sh-sci.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. #include <linux/serial_core.h>
  2. #include <linux/io.h>
  3. #include <linux/gpio.h>
  4. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  5. #include <asm/regs306x.h>
  6. #endif
  7. #if defined(CONFIG_H8S2678)
  8. #include <asm/regs267x.h>
  9. #endif
  10. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  11. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  12. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  13. defined(CONFIG_CPU_SUBTYPE_SH7709)
  14. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  15. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  16. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  17. # define SCIF0 0xA4400000
  18. # define SCIF2 0xA4410000
  19. # define SCPCR 0xA4000116
  20. # define SCPDR 0xA4000136
  21. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  22. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  23. defined(CONFIG_ARCH_SH73A0) || \
  24. defined(CONFIG_ARCH_SH7367) || \
  25. defined(CONFIG_ARCH_SH7377) || \
  26. defined(CONFIG_ARCH_SH7372)
  27. # define PORT_PTCR 0xA405011EUL
  28. # define PORT_PVCR 0xA4050122UL
  29. # define SCIF_ORER 0x0200 /* overrun error bit */
  30. #elif defined(CONFIG_SH_RTS7751R2D)
  31. # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
  32. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  33. # define SCIF_ORER 0x0001 /* overrun error bit */
  34. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  35. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  36. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  37. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  38. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  39. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  40. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  41. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  42. # define SCIF_ORER 0x0001 /* overrun error bit */
  43. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  44. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  45. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  46. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  47. # define SCIF_ORER 0x0001 /* overrun error bit */
  48. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  49. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  50. # define SCIF_ORER 0x0001 /* overrun error bit */
  51. # define PACR 0xa4050100
  52. # define PBCR 0xa4050102
  53. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  54. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  55. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  56. # define PADR 0xA4050120
  57. # define PSDR 0xA405013e
  58. # define PWDR 0xA4050166
  59. # define PSCR 0xA405011E
  60. # define SCIF_ORER 0x0001 /* overrun error bit */
  61. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  62. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  63. # define SCSPTR0 SCPDR0
  64. # define SCIF_ORER 0x0001 /* overrun error bit */
  65. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  66. # define SCSPTR0 0xa4050160
  67. # define SCIF_ORER 0x0001 /* overrun error bit */
  68. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  69. # define SCIF_ORER 0x0001 /* overrun error bit */
  70. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  71. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  72. # define SCIF_ORER 0x0001 /* overrun error bit */
  73. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  74. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  75. #elif defined(CONFIG_H8S2678)
  76. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  77. #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
  78. # define SCSPTR0 0xfe4b0020
  79. # define SCIF_ORER 0x0001
  80. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  81. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  82. # define SCIF_ORER 0x0001 /* overrun error bit */
  83. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  84. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  85. # define SCIF_ORER 0x0001 /* overrun error bit */
  86. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  87. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  88. # define SCIF_ORER 0x0001 /* Overrun error bit */
  89. #elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  90. defined(CONFIG_CPU_SUBTYPE_SH7786)
  91. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  92. # define SCIF_ORER 0x0001 /* Overrun error bit */
  93. #elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
  94. defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  95. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  96. defined(CONFIG_CPU_SUBTYPE_SH7263)
  97. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  98. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  99. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  100. # define SCIF_ORER 0x0001 /* overrun error bit */
  101. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  102. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  103. # define SCIF_ORER 0x0001 /* Overrun error bit */
  104. #else
  105. # error CPU subtype not defined
  106. #endif
  107. /* SCxSR SCI */
  108. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  109. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  110. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  111. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  112. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  113. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  114. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  115. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  116. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  117. /* SCxSR SCIF */
  118. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  119. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  120. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  121. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  122. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  123. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  124. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  125. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  126. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  127. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  128. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  129. defined(CONFIG_ARCH_SH73A0) || \
  130. defined(CONFIG_ARCH_SH7367) || \
  131. defined(CONFIG_ARCH_SH7377) || \
  132. defined(CONFIG_ARCH_SH7372)
  133. # define SCIF_ORER 0x0200
  134. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  135. # define SCIF_RFDC_MASK 0x007f
  136. # define SCIF_TXROOM_MAX 64
  137. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  138. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
  139. # define SCIF_RFDC_MASK 0x007f
  140. # define SCIF_TXROOM_MAX 64
  141. /* SH7763 SCIF2 support */
  142. # define SCIF2_RFDC_MASK 0x001f
  143. # define SCIF2_TXROOM_MAX 16
  144. #else
  145. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  146. # define SCIF_RFDC_MASK 0x001f
  147. # define SCIF_TXROOM_MAX 16
  148. #endif
  149. #ifndef SCIF_ORER
  150. #define SCIF_ORER 0x0000
  151. #endif
  152. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  153. #define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  154. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  155. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  156. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  157. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  158. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  159. #define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
  160. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  161. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  162. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  163. defined(CONFIG_ARCH_SH73A0) || \
  164. defined(CONFIG_ARCH_SH7367) || \
  165. defined(CONFIG_ARCH_SH7377) || \
  166. defined(CONFIG_ARCH_SH7372)
  167. # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
  168. # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
  169. # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
  170. # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
  171. #else
  172. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  173. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  174. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  175. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  176. #endif
  177. /* SCFCR */
  178. #define SCFCR_RFRST 0x0002
  179. #define SCFCR_TFRST 0x0004
  180. #define SCFCR_MCE 0x0008
  181. #define SCI_MAJOR 204
  182. #define SCI_MINOR_START 8
  183. #define SCI_IN(size, offset) \
  184. if ((size) == 8) { \
  185. return ioread8(port->membase + (offset)); \
  186. } else { \
  187. return ioread16(port->membase + (offset)); \
  188. }
  189. #define SCI_OUT(size, offset, value) \
  190. if ((size) == 8) { \
  191. iowrite8(value, port->membase + (offset)); \
  192. } else if ((size) == 16) { \
  193. iowrite16(value, port->membase + (offset)); \
  194. }
  195. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  196. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  197. { \
  198. if (port->type == PORT_SCIF || port->type == PORT_SCIFB) { \
  199. SCI_IN(scif_size, scif_offset) \
  200. } else { /* PORT_SCI or PORT_SCIFA */ \
  201. SCI_IN(sci_size, sci_offset); \
  202. } \
  203. } \
  204. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  205. { \
  206. if (port->type == PORT_SCIF || port->type == PORT_SCIFB) { \
  207. SCI_OUT(scif_size, scif_offset, value) \
  208. } else { /* PORT_SCI or PORT_SCIFA */ \
  209. SCI_OUT(sci_size, sci_offset, value); \
  210. } \
  211. }
  212. #ifdef CONFIG_H8300
  213. /* h8300 don't have SCIF */
  214. #define CPU_SCIF_FNS(name) \
  215. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  216. { \
  217. return 0; \
  218. } \
  219. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  220. { \
  221. }
  222. #else
  223. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  224. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  225. { \
  226. SCI_IN(scif_size, scif_offset); \
  227. } \
  228. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  229. { \
  230. SCI_OUT(scif_size, scif_offset, value); \
  231. }
  232. #endif
  233. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  234. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  235. { \
  236. SCI_IN(sci_size, sci_offset); \
  237. } \
  238. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  239. { \
  240. SCI_OUT(sci_size, sci_offset, value); \
  241. }
  242. #if defined(CONFIG_CPU_SH3) || \
  243. defined(CONFIG_ARCH_SH73A0) || \
  244. defined(CONFIG_ARCH_SH7367) || \
  245. defined(CONFIG_ARCH_SH7377) || \
  246. defined(CONFIG_ARCH_SH7372)
  247. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  248. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  249. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  250. h8_sci_offset, h8_sci_size) \
  251. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  252. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  253. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  254. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  255. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  256. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  257. defined(CONFIG_ARCH_SH73A0) || \
  258. defined(CONFIG_ARCH_SH7367) || \
  259. defined(CONFIG_ARCH_SH7377)
  260. #define SCIF_FNS(name, scif_offset, scif_size) \
  261. CPU_SCIF_FNS(name, scif_offset, scif_size)
  262. #elif defined(CONFIG_ARCH_SH7372)
  263. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scifb_offset, sh4_scifb_size) \
  264. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scifb_offset, sh4_scifb_size)
  265. #define SCIF_FNS(name, scif_offset, scif_size) \
  266. CPU_SCIF_FNS(name, scif_offset, scif_size)
  267. #else
  268. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  269. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  270. h8_sci_offset, h8_sci_size) \
  271. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  272. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  273. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  274. #endif
  275. #elif defined(__H8300H__) || defined(__H8300S__)
  276. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  277. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  278. h8_sci_offset, h8_sci_size) \
  279. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  280. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  281. CPU_SCIF_FNS(name)
  282. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  283. defined(CONFIG_CPU_SUBTYPE_SH7724)
  284. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
  285. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
  286. #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
  287. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  288. #else
  289. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  290. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  291. h8_sci_offset, h8_sci_size) \
  292. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  293. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  294. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  295. #endif
  296. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  297. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  298. defined(CONFIG_CPU_SUBTYPE_SH7721) || \
  299. defined(CONFIG_ARCH_SH73A0) || \
  300. defined(CONFIG_ARCH_SH7367) || \
  301. defined(CONFIG_ARCH_SH7377)
  302. SCIF_FNS(SCSMR, 0x00, 16)
  303. SCIF_FNS(SCBRR, 0x04, 8)
  304. SCIF_FNS(SCSCR, 0x08, 16)
  305. SCIF_FNS(SCxSR, 0x14, 16)
  306. SCIF_FNS(SCFCR, 0x18, 16)
  307. SCIF_FNS(SCFDR, 0x1c, 16)
  308. SCIF_FNS(SCxTDR, 0x20, 8)
  309. SCIF_FNS(SCxRDR, 0x24, 8)
  310. SCIF_FNS(SCLSR, 0x00, 0)
  311. #elif defined(CONFIG_ARCH_SH7372)
  312. SCIF_FNS(SCSMR, 0x00, 16)
  313. SCIF_FNS(SCBRR, 0x04, 8)
  314. SCIF_FNS(SCSCR, 0x08, 16)
  315. SCIF_FNS(SCTDSR, 0x0c, 16)
  316. SCIF_FNS(SCFER, 0x10, 16)
  317. SCIF_FNS(SCxSR, 0x14, 16)
  318. SCIF_FNS(SCFCR, 0x18, 16)
  319. SCIF_FNS(SCFDR, 0x1c, 16)
  320. SCIF_FNS(SCTFDR, 0x38, 16)
  321. SCIF_FNS(SCRFDR, 0x3c, 16)
  322. SCIx_FNS(SCxTDR, 0x20, 8, 0x40, 8)
  323. SCIx_FNS(SCxRDR, 0x24, 8, 0x60, 8)
  324. SCIF_FNS(SCLSR, 0x00, 0)
  325. #elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
  326. defined(CONFIG_CPU_SUBTYPE_SH7724)
  327. SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
  328. SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
  329. SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
  330. SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
  331. SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
  332. SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
  333. SCIx_FNS(SCSPTR, 0, 0, 0, 0)
  334. SCIF_FNS(SCFCR, 0x18, 16)
  335. SCIF_FNS(SCFDR, 0x1c, 16)
  336. SCIF_FNS(SCLSR, 0x24, 16)
  337. #else
  338. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  339. /* name off sz off sz off sz off sz off sz*/
  340. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  341. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  342. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  343. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  344. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  345. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  346. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  347. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  348. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  349. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  350. defined(CONFIG_CPU_SUBTYPE_SH7786)
  351. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  352. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  353. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  354. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  355. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  356. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  357. SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
  358. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  359. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  360. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  361. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  362. #else
  363. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  364. #if defined(CONFIG_CPU_SUBTYPE_SH7722)
  365. SCIF_FNS(SCSPTR, 0, 0, 0, 0)
  366. #else
  367. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  368. #endif
  369. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  370. #endif
  371. #endif
  372. #define sci_in(port, reg) sci_##reg##_in(port)
  373. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  374. /* H8/300 series SCI pins assignment */
  375. #if defined(__H8300H__) || defined(__H8300S__)
  376. static const struct __attribute__((packed)) {
  377. int port; /* GPIO port no */
  378. unsigned short rx,tx; /* GPIO bit no */
  379. } h8300_sci_pins[] = {
  380. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  381. { /* SCI0 */
  382. .port = H8300_GPIO_P9,
  383. .rx = H8300_GPIO_B2,
  384. .tx = H8300_GPIO_B0,
  385. },
  386. { /* SCI1 */
  387. .port = H8300_GPIO_P9,
  388. .rx = H8300_GPIO_B3,
  389. .tx = H8300_GPIO_B1,
  390. },
  391. { /* SCI2 */
  392. .port = H8300_GPIO_PB,
  393. .rx = H8300_GPIO_B7,
  394. .tx = H8300_GPIO_B6,
  395. }
  396. #elif defined(CONFIG_H8S2678)
  397. { /* SCI0 */
  398. .port = H8300_GPIO_P3,
  399. .rx = H8300_GPIO_B2,
  400. .tx = H8300_GPIO_B0,
  401. },
  402. { /* SCI1 */
  403. .port = H8300_GPIO_P3,
  404. .rx = H8300_GPIO_B3,
  405. .tx = H8300_GPIO_B1,
  406. },
  407. { /* SCI2 */
  408. .port = H8300_GPIO_P5,
  409. .rx = H8300_GPIO_B1,
  410. .tx = H8300_GPIO_B0,
  411. }
  412. #endif
  413. };
  414. #endif
  415. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  416. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  417. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  418. defined(CONFIG_CPU_SUBTYPE_SH7709)
  419. static inline int sci_rxd_in(struct uart_port *port)
  420. {
  421. if (port->mapbase == 0xfffffe80)
  422. return __raw_readb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  423. return 1;
  424. }
  425. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  426. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  427. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  428. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  429. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  430. defined(CONFIG_CPU_SUBTYPE_SH7091)
  431. static inline int sci_rxd_in(struct uart_port *port)
  432. {
  433. if (port->mapbase == 0xffe00000)
  434. return __raw_readb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  435. return 1;
  436. }
  437. #elif defined(__H8300H__) || defined(__H8300S__)
  438. static inline int sci_rxd_in(struct uart_port *port)
  439. {
  440. int ch = (port->mapbase - SMR0) >> 3;
  441. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  442. }
  443. #else /* default case for non-SCI processors */
  444. static inline int sci_rxd_in(struct uart_port *port)
  445. {
  446. return 1;
  447. }
  448. #endif