qla_nx.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <scsi/scsi_tcq.h>
  11. #define MASK(n) ((1ULL<<(n))-1)
  12. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  13. ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define MS_WIN(addr) (addr & 0x0ffc0000)
  17. #define QLA82XX_PCI_MN_2M (0)
  18. #define QLA82XX_PCI_MS_2M (0x80000)
  19. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  20. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  21. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  22. #define BLOCK_PROTECT_BITS 0x0F
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  29. ((off) & 0xf0000))
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. #define MAX_CRB_XFORM 60
  33. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  34. int qla82xx_crb_table_initialized;
  35. #define qla82xx_crb_addr_transform(name) \
  36. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  37. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  38. static void qla82xx_crb_addr_transform_setup(void)
  39. {
  40. qla82xx_crb_addr_transform(XDMA);
  41. qla82xx_crb_addr_transform(TIMR);
  42. qla82xx_crb_addr_transform(SRE);
  43. qla82xx_crb_addr_transform(SQN3);
  44. qla82xx_crb_addr_transform(SQN2);
  45. qla82xx_crb_addr_transform(SQN1);
  46. qla82xx_crb_addr_transform(SQN0);
  47. qla82xx_crb_addr_transform(SQS3);
  48. qla82xx_crb_addr_transform(SQS2);
  49. qla82xx_crb_addr_transform(SQS1);
  50. qla82xx_crb_addr_transform(SQS0);
  51. qla82xx_crb_addr_transform(RPMX7);
  52. qla82xx_crb_addr_transform(RPMX6);
  53. qla82xx_crb_addr_transform(RPMX5);
  54. qla82xx_crb_addr_transform(RPMX4);
  55. qla82xx_crb_addr_transform(RPMX3);
  56. qla82xx_crb_addr_transform(RPMX2);
  57. qla82xx_crb_addr_transform(RPMX1);
  58. qla82xx_crb_addr_transform(RPMX0);
  59. qla82xx_crb_addr_transform(ROMUSB);
  60. qla82xx_crb_addr_transform(SN);
  61. qla82xx_crb_addr_transform(QMN);
  62. qla82xx_crb_addr_transform(QMS);
  63. qla82xx_crb_addr_transform(PGNI);
  64. qla82xx_crb_addr_transform(PGND);
  65. qla82xx_crb_addr_transform(PGN3);
  66. qla82xx_crb_addr_transform(PGN2);
  67. qla82xx_crb_addr_transform(PGN1);
  68. qla82xx_crb_addr_transform(PGN0);
  69. qla82xx_crb_addr_transform(PGSI);
  70. qla82xx_crb_addr_transform(PGSD);
  71. qla82xx_crb_addr_transform(PGS3);
  72. qla82xx_crb_addr_transform(PGS2);
  73. qla82xx_crb_addr_transform(PGS1);
  74. qla82xx_crb_addr_transform(PGS0);
  75. qla82xx_crb_addr_transform(PS);
  76. qla82xx_crb_addr_transform(PH);
  77. qla82xx_crb_addr_transform(NIU);
  78. qla82xx_crb_addr_transform(I2Q);
  79. qla82xx_crb_addr_transform(EG);
  80. qla82xx_crb_addr_transform(MN);
  81. qla82xx_crb_addr_transform(MS);
  82. qla82xx_crb_addr_transform(CAS2);
  83. qla82xx_crb_addr_transform(CAS1);
  84. qla82xx_crb_addr_transform(CAS0);
  85. qla82xx_crb_addr_transform(CAM);
  86. qla82xx_crb_addr_transform(C2C1);
  87. qla82xx_crb_addr_transform(C2C0);
  88. qla82xx_crb_addr_transform(SMB);
  89. qla82xx_crb_addr_transform(OCM0);
  90. /*
  91. * Used only in P3 just define it for P2 also.
  92. */
  93. qla82xx_crb_addr_transform(I2C0);
  94. qla82xx_crb_table_initialized = 1;
  95. }
  96. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  97. {{{0, 0, 0, 0} } },
  98. {{{1, 0x0100000, 0x0102000, 0x120000},
  99. {1, 0x0110000, 0x0120000, 0x130000},
  100. {1, 0x0120000, 0x0122000, 0x124000},
  101. {1, 0x0130000, 0x0132000, 0x126000},
  102. {1, 0x0140000, 0x0142000, 0x128000},
  103. {1, 0x0150000, 0x0152000, 0x12a000},
  104. {1, 0x0160000, 0x0170000, 0x110000},
  105. {1, 0x0170000, 0x0172000, 0x12e000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {1, 0x01e0000, 0x01e0800, 0x122000},
  113. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  114. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  115. {{{0, 0, 0, 0} } },
  116. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  117. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  118. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  119. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  120. {{{1, 0x0800000, 0x0802000, 0x170000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  136. {{{1, 0x0900000, 0x0902000, 0x174000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  152. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  168. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  184. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  185. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  186. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  187. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  188. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  189. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  190. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  191. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  192. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  193. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  194. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  202. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  203. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  204. {{{0} } },
  205. {{{1, 0x2100000, 0x2102000, 0x120000},
  206. {1, 0x2110000, 0x2120000, 0x130000},
  207. {1, 0x2120000, 0x2122000, 0x124000},
  208. {1, 0x2130000, 0x2132000, 0x126000},
  209. {1, 0x2140000, 0x2142000, 0x128000},
  210. {1, 0x2150000, 0x2152000, 0x12a000},
  211. {1, 0x2160000, 0x2170000, 0x110000},
  212. {1, 0x2170000, 0x2172000, 0x12e000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000} } },
  221. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  228. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  229. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  230. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  231. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  232. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  233. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  234. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  235. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  236. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  237. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  238. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  239. {{{0} } },
  240. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  241. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  242. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  243. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  244. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  245. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  246. {{{0} } },
  247. {{{0} } },
  248. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  249. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  250. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  251. };
  252. /*
  253. * top 12 bits of crb internal address (hub, agent)
  254. */
  255. unsigned qla82xx_crb_hub_agt[64] = {
  256. 0,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  283. 0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  308. 0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  313. 0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  319. 0,
  320. };
  321. /* Device states */
  322. char *qdev_state[] = {
  323. "Unknown",
  324. "Cold",
  325. "Initializing",
  326. "Ready",
  327. "Need Reset",
  328. "Need Quiescent",
  329. "Failed",
  330. "Quiescent",
  331. };
  332. /*
  333. * In: 'off' is offset from CRB space in 128M pci map
  334. * Out: 'off' is 2M pci map addr
  335. * side effect: lock crb window
  336. */
  337. static void
  338. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  339. {
  340. u32 win_read;
  341. ha->crb_win = CRB_HI(*off);
  342. writel(ha->crb_win,
  343. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  344. /* Read back value to make sure write has gone through before trying
  345. * to use it.
  346. */
  347. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  348. if (win_read != ha->crb_win) {
  349. DEBUG2(qla_printk(KERN_INFO, ha,
  350. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  351. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  352. }
  353. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  354. }
  355. static inline unsigned long
  356. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  357. {
  358. /* See if we are currently pointing to the region we want to use next */
  359. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  360. /* No need to change window. PCIX and PCIEregs are in both
  361. * regs are in both windows.
  362. */
  363. return off;
  364. }
  365. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  366. /* We are in first CRB window */
  367. if (ha->curr_window != 0)
  368. WARN_ON(1);
  369. return off;
  370. }
  371. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  372. /* We are in second CRB window */
  373. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  374. if (ha->curr_window != 1)
  375. return off;
  376. /* We are in the QM or direct access
  377. * register region - do nothing
  378. */
  379. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  380. (off < QLA82XX_PCI_CAMQM_MAX))
  381. return off;
  382. }
  383. /* strange address given */
  384. qla_printk(KERN_WARNING, ha,
  385. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  386. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  387. return off;
  388. }
  389. static int
  390. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  391. {
  392. struct crb_128M_2M_sub_block_map *m;
  393. if (*off >= QLA82XX_CRB_MAX)
  394. return -1;
  395. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  396. *off = (*off - QLA82XX_PCI_CAMQM) +
  397. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  398. return 0;
  399. }
  400. if (*off < QLA82XX_PCI_CRBSPACE)
  401. return -1;
  402. *off -= QLA82XX_PCI_CRBSPACE;
  403. /* Try direct map */
  404. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  405. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  406. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  407. return 0;
  408. }
  409. /* Not in direct map, use crb window */
  410. return 1;
  411. }
  412. #define CRB_WIN_LOCK_TIMEOUT 100000000
  413. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  414. {
  415. int done = 0, timeout = 0;
  416. while (!done) {
  417. /* acquire semaphore3 from PCI HW block */
  418. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  419. if (done == 1)
  420. break;
  421. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  422. return -1;
  423. timeout++;
  424. }
  425. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  426. return 0;
  427. }
  428. int
  429. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  430. {
  431. unsigned long flags = 0;
  432. int rv;
  433. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  434. BUG_ON(rv == -1);
  435. if (rv == 1) {
  436. write_lock_irqsave(&ha->hw_lock, flags);
  437. qla82xx_crb_win_lock(ha);
  438. qla82xx_pci_set_crbwindow_2M(ha, &off);
  439. }
  440. writel(data, (void __iomem *)off);
  441. if (rv == 1) {
  442. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  443. write_unlock_irqrestore(&ha->hw_lock, flags);
  444. }
  445. return 0;
  446. }
  447. int
  448. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  449. {
  450. unsigned long flags = 0;
  451. int rv;
  452. u32 data;
  453. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  454. BUG_ON(rv == -1);
  455. if (rv == 1) {
  456. write_lock_irqsave(&ha->hw_lock, flags);
  457. qla82xx_crb_win_lock(ha);
  458. qla82xx_pci_set_crbwindow_2M(ha, &off);
  459. }
  460. data = RD_REG_DWORD((void __iomem *)off);
  461. if (rv == 1) {
  462. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  463. write_unlock_irqrestore(&ha->hw_lock, flags);
  464. }
  465. return data;
  466. }
  467. #define IDC_LOCK_TIMEOUT 100000000
  468. int qla82xx_idc_lock(struct qla_hw_data *ha)
  469. {
  470. int i;
  471. int done = 0, timeout = 0;
  472. while (!done) {
  473. /* acquire semaphore5 from PCI HW block */
  474. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  475. if (done == 1)
  476. break;
  477. if (timeout >= IDC_LOCK_TIMEOUT)
  478. return -1;
  479. timeout++;
  480. /* Yield CPU */
  481. if (!in_interrupt())
  482. schedule();
  483. else {
  484. for (i = 0; i < 20; i++)
  485. cpu_relax();
  486. }
  487. }
  488. return 0;
  489. }
  490. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  491. {
  492. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  493. }
  494. /* PCI Windowing for DDR regions. */
  495. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  496. (((addr) <= (high)) && ((addr) >= (low)))
  497. /*
  498. * check memory access boundary.
  499. * used by test agent. support ddr access only for now
  500. */
  501. static unsigned long
  502. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  503. unsigned long long addr, int size)
  504. {
  505. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  506. QLA82XX_ADDR_DDR_NET_MAX) ||
  507. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  508. QLA82XX_ADDR_DDR_NET_MAX) ||
  509. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  510. return 0;
  511. else
  512. return 1;
  513. }
  514. int qla82xx_pci_set_window_warning_count;
  515. static unsigned long
  516. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  517. {
  518. int window;
  519. u32 win_read;
  520. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  521. QLA82XX_ADDR_DDR_NET_MAX)) {
  522. /* DDR network side */
  523. window = MN_WIN(addr);
  524. ha->ddr_mn_window = window;
  525. qla82xx_wr_32(ha,
  526. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  527. win_read = qla82xx_rd_32(ha,
  528. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  529. if ((win_read << 17) != window) {
  530. qla_printk(KERN_WARNING, ha,
  531. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  532. __func__, window, win_read);
  533. }
  534. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  535. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  536. QLA82XX_ADDR_OCM0_MAX)) {
  537. unsigned int temp1;
  538. if ((addr & 0x00ff800) == 0xff800) {
  539. qla_printk(KERN_WARNING, ha,
  540. "%s: QM access not handled.\n", __func__);
  541. addr = -1UL;
  542. }
  543. window = OCM_WIN(addr);
  544. ha->ddr_mn_window = window;
  545. qla82xx_wr_32(ha,
  546. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  547. win_read = qla82xx_rd_32(ha,
  548. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  549. temp1 = ((window & 0x1FF) << 7) |
  550. ((window & 0x0FFFE0000) >> 17);
  551. if (win_read != temp1) {
  552. qla_printk(KERN_WARNING, ha,
  553. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  554. __func__, temp1, win_read);
  555. }
  556. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  557. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  558. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  559. /* QDR network side */
  560. window = MS_WIN(addr);
  561. ha->qdr_sn_window = window;
  562. qla82xx_wr_32(ha,
  563. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  564. win_read = qla82xx_rd_32(ha,
  565. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  566. if (win_read != window) {
  567. qla_printk(KERN_WARNING, ha,
  568. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  569. __func__, window, win_read);
  570. }
  571. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  572. } else {
  573. /*
  574. * peg gdb frequently accesses memory that doesn't exist,
  575. * this limits the chit chat so debugging isn't slowed down.
  576. */
  577. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  578. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  579. qla_printk(KERN_WARNING, ha,
  580. "%s: Warning:%s Unknown address range!\n", __func__,
  581. QLA2XXX_DRIVER_NAME);
  582. }
  583. addr = -1UL;
  584. }
  585. return addr;
  586. }
  587. /* check if address is in the same windows as the previous access */
  588. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  589. unsigned long long addr)
  590. {
  591. int window;
  592. unsigned long long qdr_max;
  593. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  594. /* DDR network side */
  595. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  596. QLA82XX_ADDR_DDR_NET_MAX))
  597. BUG();
  598. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  599. QLA82XX_ADDR_OCM0_MAX))
  600. return 1;
  601. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  602. QLA82XX_ADDR_OCM1_MAX))
  603. return 1;
  604. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  605. /* QDR network side */
  606. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  607. if (ha->qdr_sn_window == window)
  608. return 1;
  609. }
  610. return 0;
  611. }
  612. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  613. u64 off, void *data, int size)
  614. {
  615. unsigned long flags;
  616. void *addr = NULL;
  617. int ret = 0;
  618. u64 start;
  619. uint8_t *mem_ptr = NULL;
  620. unsigned long mem_base;
  621. unsigned long mem_page;
  622. write_lock_irqsave(&ha->hw_lock, flags);
  623. /*
  624. * If attempting to access unknown address or straddle hw windows,
  625. * do not access.
  626. */
  627. start = qla82xx_pci_set_window(ha, off);
  628. if ((start == -1UL) ||
  629. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  630. write_unlock_irqrestore(&ha->hw_lock, flags);
  631. qla_printk(KERN_ERR, ha,
  632. "%s out of bound pci memory access. "
  633. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  634. return -1;
  635. }
  636. write_unlock_irqrestore(&ha->hw_lock, flags);
  637. mem_base = pci_resource_start(ha->pdev, 0);
  638. mem_page = start & PAGE_MASK;
  639. /* Map two pages whenever user tries to access addresses in two
  640. * consecutive pages.
  641. */
  642. if (mem_page != ((start + size - 1) & PAGE_MASK))
  643. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  644. else
  645. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  646. if (mem_ptr == 0UL) {
  647. *(u8 *)data = 0;
  648. return -1;
  649. }
  650. addr = mem_ptr;
  651. addr += start & (PAGE_SIZE - 1);
  652. write_lock_irqsave(&ha->hw_lock, flags);
  653. switch (size) {
  654. case 1:
  655. *(u8 *)data = readb(addr);
  656. break;
  657. case 2:
  658. *(u16 *)data = readw(addr);
  659. break;
  660. case 4:
  661. *(u32 *)data = readl(addr);
  662. break;
  663. case 8:
  664. *(u64 *)data = readq(addr);
  665. break;
  666. default:
  667. ret = -1;
  668. break;
  669. }
  670. write_unlock_irqrestore(&ha->hw_lock, flags);
  671. if (mem_ptr)
  672. iounmap(mem_ptr);
  673. return ret;
  674. }
  675. static int
  676. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  677. u64 off, void *data, int size)
  678. {
  679. unsigned long flags;
  680. void *addr = NULL;
  681. int ret = 0;
  682. u64 start;
  683. uint8_t *mem_ptr = NULL;
  684. unsigned long mem_base;
  685. unsigned long mem_page;
  686. write_lock_irqsave(&ha->hw_lock, flags);
  687. /*
  688. * If attempting to access unknown address or straddle hw windows,
  689. * do not access.
  690. */
  691. start = qla82xx_pci_set_window(ha, off);
  692. if ((start == -1UL) ||
  693. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  694. write_unlock_irqrestore(&ha->hw_lock, flags);
  695. qla_printk(KERN_ERR, ha,
  696. "%s out of bound pci memory access. "
  697. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  698. return -1;
  699. }
  700. write_unlock_irqrestore(&ha->hw_lock, flags);
  701. mem_base = pci_resource_start(ha->pdev, 0);
  702. mem_page = start & PAGE_MASK;
  703. /* Map two pages whenever user tries to access addresses in two
  704. * consecutive pages.
  705. */
  706. if (mem_page != ((start + size - 1) & PAGE_MASK))
  707. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  708. else
  709. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  710. if (mem_ptr == 0UL)
  711. return -1;
  712. addr = mem_ptr;
  713. addr += start & (PAGE_SIZE - 1);
  714. write_lock_irqsave(&ha->hw_lock, flags);
  715. switch (size) {
  716. case 1:
  717. writeb(*(u8 *)data, addr);
  718. break;
  719. case 2:
  720. writew(*(u16 *)data, addr);
  721. break;
  722. case 4:
  723. writel(*(u32 *)data, addr);
  724. break;
  725. case 8:
  726. writeq(*(u64 *)data, addr);
  727. break;
  728. default:
  729. ret = -1;
  730. break;
  731. }
  732. write_unlock_irqrestore(&ha->hw_lock, flags);
  733. if (mem_ptr)
  734. iounmap(mem_ptr);
  735. return ret;
  736. }
  737. #define MTU_FUDGE_FACTOR 100
  738. static unsigned long
  739. qla82xx_decode_crb_addr(unsigned long addr)
  740. {
  741. int i;
  742. unsigned long base_addr, offset, pci_base;
  743. if (!qla82xx_crb_table_initialized)
  744. qla82xx_crb_addr_transform_setup();
  745. pci_base = ADDR_ERROR;
  746. base_addr = addr & 0xfff00000;
  747. offset = addr & 0x000fffff;
  748. for (i = 0; i < MAX_CRB_XFORM; i++) {
  749. if (crb_addr_xform[i] == base_addr) {
  750. pci_base = i << 20;
  751. break;
  752. }
  753. }
  754. if (pci_base == ADDR_ERROR)
  755. return pci_base;
  756. return pci_base + offset;
  757. }
  758. static long rom_max_timeout = 100;
  759. static long qla82xx_rom_lock_timeout = 100;
  760. static int
  761. qla82xx_rom_lock(struct qla_hw_data *ha)
  762. {
  763. int done = 0, timeout = 0;
  764. while (!done) {
  765. /* acquire semaphore2 from PCI HW block */
  766. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  767. if (done == 1)
  768. break;
  769. if (timeout >= qla82xx_rom_lock_timeout)
  770. return -1;
  771. timeout++;
  772. }
  773. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  774. return 0;
  775. }
  776. static int
  777. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  778. {
  779. long timeout = 0;
  780. long done = 0 ;
  781. while (done == 0) {
  782. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  783. done &= 4;
  784. timeout++;
  785. if (timeout >= rom_max_timeout) {
  786. DEBUG(qla_printk(KERN_INFO, ha,
  787. "%s: Timeout reached waiting for rom busy",
  788. QLA2XXX_DRIVER_NAME));
  789. return -1;
  790. }
  791. }
  792. return 0;
  793. }
  794. static int
  795. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  796. {
  797. long timeout = 0;
  798. long done = 0 ;
  799. while (done == 0) {
  800. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  801. done &= 2;
  802. timeout++;
  803. if (timeout >= rom_max_timeout) {
  804. DEBUG(qla_printk(KERN_INFO, ha,
  805. "%s: Timeout reached waiting for rom done",
  806. QLA2XXX_DRIVER_NAME));
  807. return -1;
  808. }
  809. }
  810. return 0;
  811. }
  812. static int
  813. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  814. {
  815. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  816. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  817. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  818. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  819. qla82xx_wait_rom_busy(ha);
  820. if (qla82xx_wait_rom_done(ha)) {
  821. qla_printk(KERN_WARNING, ha,
  822. "%s: Error waiting for rom done\n",
  823. QLA2XXX_DRIVER_NAME);
  824. return -1;
  825. }
  826. /* Reset abyte_cnt and dummy_byte_cnt */
  827. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  828. udelay(10);
  829. cond_resched();
  830. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  831. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  832. return 0;
  833. }
  834. static int
  835. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  836. {
  837. int ret, loops = 0;
  838. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  839. udelay(100);
  840. schedule();
  841. loops++;
  842. }
  843. if (loops >= 50000) {
  844. qla_printk(KERN_INFO, ha,
  845. "%s: qla82xx_rom_lock failed\n",
  846. QLA2XXX_DRIVER_NAME);
  847. return -1;
  848. }
  849. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  850. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  851. return ret;
  852. }
  853. static int
  854. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  855. {
  856. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  857. qla82xx_wait_rom_busy(ha);
  858. if (qla82xx_wait_rom_done(ha)) {
  859. qla_printk(KERN_WARNING, ha,
  860. "Error waiting for rom done\n");
  861. return -1;
  862. }
  863. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  864. return 0;
  865. }
  866. static int
  867. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  868. {
  869. long timeout = 0;
  870. uint32_t done = 1 ;
  871. uint32_t val;
  872. int ret = 0;
  873. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  874. while ((done != 0) && (ret == 0)) {
  875. ret = qla82xx_read_status_reg(ha, &val);
  876. done = val & 1;
  877. timeout++;
  878. udelay(10);
  879. cond_resched();
  880. if (timeout >= 50000) {
  881. qla_printk(KERN_WARNING, ha,
  882. "Timeout reached waiting for write finish");
  883. return -1;
  884. }
  885. }
  886. return ret;
  887. }
  888. static int
  889. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  890. {
  891. uint32_t val;
  892. qla82xx_wait_rom_busy(ha);
  893. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  894. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  895. qla82xx_wait_rom_busy(ha);
  896. if (qla82xx_wait_rom_done(ha))
  897. return -1;
  898. if (qla82xx_read_status_reg(ha, &val) != 0)
  899. return -1;
  900. if ((val & 2) != 2)
  901. return -1;
  902. return 0;
  903. }
  904. static int
  905. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  906. {
  907. if (qla82xx_flash_set_write_enable(ha))
  908. return -1;
  909. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  910. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  911. if (qla82xx_wait_rom_done(ha)) {
  912. qla_printk(KERN_WARNING, ha,
  913. "Error waiting for rom done\n");
  914. return -1;
  915. }
  916. return qla82xx_flash_wait_write_finish(ha);
  917. }
  918. static int
  919. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  920. {
  921. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  922. if (qla82xx_wait_rom_done(ha)) {
  923. qla_printk(KERN_WARNING, ha,
  924. "Error waiting for rom done\n");
  925. return -1;
  926. }
  927. return 0;
  928. }
  929. static int
  930. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  931. {
  932. int loops = 0;
  933. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  934. udelay(100);
  935. cond_resched();
  936. loops++;
  937. }
  938. if (loops >= 50000) {
  939. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  940. return -1;
  941. }
  942. return 0;;
  943. }
  944. static int
  945. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  946. uint32_t data)
  947. {
  948. int ret = 0;
  949. ret = ql82xx_rom_lock_d(ha);
  950. if (ret < 0) {
  951. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  952. return ret;
  953. }
  954. if (qla82xx_flash_set_write_enable(ha))
  955. goto done_write;
  956. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  957. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  958. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  959. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  960. qla82xx_wait_rom_busy(ha);
  961. if (qla82xx_wait_rom_done(ha)) {
  962. qla_printk(KERN_WARNING, ha,
  963. "Error waiting for rom done\n");
  964. ret = -1;
  965. goto done_write;
  966. }
  967. ret = qla82xx_flash_wait_write_finish(ha);
  968. done_write:
  969. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  970. return ret;
  971. }
  972. /* This routine does CRB initialize sequence
  973. * to put the ISP into operational state
  974. */
  975. static int
  976. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  977. {
  978. int addr, val;
  979. int i ;
  980. struct crb_addr_pair *buf;
  981. unsigned long off;
  982. unsigned offset, n;
  983. struct qla_hw_data *ha = vha->hw;
  984. struct crb_addr_pair {
  985. long addr;
  986. long data;
  987. };
  988. /* Halt all the indiviual PEGs and other blocks of the ISP */
  989. qla82xx_rom_lock(ha);
  990. /* mask all niu interrupts */
  991. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  992. /* disable xge rx/tx */
  993. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  994. /* disable xg1 rx/tx */
  995. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  996. /* halt sre */
  997. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  998. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  999. /* halt epg */
  1000. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1001. /* halt timers */
  1002. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1003. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1004. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1005. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1006. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1007. /* halt pegs */
  1008. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1009. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1010. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1011. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1012. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1013. /* big hammer */
  1014. msleep(1000);
  1015. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1016. /* don't reset CAM block on reset */
  1017. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1018. else
  1019. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1020. /* reset ms */
  1021. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1022. val |= (1 << 1);
  1023. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1024. msleep(20);
  1025. /* unreset ms */
  1026. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1027. val &= ~(1 << 1);
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1029. msleep(20);
  1030. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1031. /* Read the signature value from the flash.
  1032. * Offset 0: Contain signature (0xcafecafe)
  1033. * Offset 4: Offset and number of addr/value pairs
  1034. * that present in CRB initialize sequence
  1035. */
  1036. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1037. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1038. qla_printk(KERN_WARNING, ha,
  1039. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1040. return -1;
  1041. }
  1042. /* Offset in flash = lower 16 bits
  1043. * Number of enteries = upper 16 bits
  1044. */
  1045. offset = n & 0xffffU;
  1046. n = (n >> 16) & 0xffffU;
  1047. /* number of addr/value pair should not exceed 1024 enteries */
  1048. if (n >= 1024) {
  1049. qla_printk(KERN_WARNING, ha,
  1050. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1051. QLA2XXX_DRIVER_NAME, __func__, n);
  1052. return -1;
  1053. }
  1054. qla_printk(KERN_INFO, ha,
  1055. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1056. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1057. if (buf == NULL) {
  1058. qla_printk(KERN_WARNING, ha,
  1059. "%s: [ERROR] Unable to malloc memory.\n",
  1060. QLA2XXX_DRIVER_NAME);
  1061. return -1;
  1062. }
  1063. for (i = 0; i < n; i++) {
  1064. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1065. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1066. kfree(buf);
  1067. return -1;
  1068. }
  1069. buf[i].addr = addr;
  1070. buf[i].data = val;
  1071. }
  1072. for (i = 0; i < n; i++) {
  1073. /* Translate internal CRB initialization
  1074. * address to PCI bus address
  1075. */
  1076. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1077. QLA82XX_PCI_CRBSPACE;
  1078. /* Not all CRB addr/value pair to be written,
  1079. * some of them are skipped
  1080. */
  1081. /* skipping cold reboot MAGIC */
  1082. if (off == QLA82XX_CAM_RAM(0x1fc))
  1083. continue;
  1084. /* do not reset PCI */
  1085. if (off == (ROMUSB_GLB + 0xbc))
  1086. continue;
  1087. /* skip core clock, so that firmware can increase the clock */
  1088. if (off == (ROMUSB_GLB + 0xc8))
  1089. continue;
  1090. /* skip the function enable register */
  1091. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1092. continue;
  1093. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1094. continue;
  1095. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1096. continue;
  1097. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1098. continue;
  1099. if (off == ADDR_ERROR) {
  1100. qla_printk(KERN_WARNING, ha,
  1101. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1102. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1103. continue;
  1104. }
  1105. qla82xx_wr_32(ha, off, buf[i].data);
  1106. /* ISP requires much bigger delay to settle down,
  1107. * else crb_window returns 0xffffffff
  1108. */
  1109. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1110. msleep(1000);
  1111. /* ISP requires millisec delay between
  1112. * successive CRB register updation
  1113. */
  1114. msleep(1);
  1115. }
  1116. kfree(buf);
  1117. /* Resetting the data and instruction cache */
  1118. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1119. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1120. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1121. /* Clear all protocol processing engines */
  1122. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1123. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1124. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1125. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1126. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1127. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1128. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1129. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1130. return 0;
  1131. }
  1132. static int
  1133. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1134. u64 off, void *data, int size)
  1135. {
  1136. int i, j, ret = 0, loop, sz[2], off0;
  1137. int scale, shift_amount, startword;
  1138. uint32_t temp;
  1139. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1140. /*
  1141. * If not MN, go check for MS or invalid.
  1142. */
  1143. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1144. mem_crb = QLA82XX_CRB_QDR_NET;
  1145. else {
  1146. mem_crb = QLA82XX_CRB_DDR_NET;
  1147. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1148. return qla82xx_pci_mem_write_direct(ha,
  1149. off, data, size);
  1150. }
  1151. off0 = off & 0x7;
  1152. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1153. sz[1] = size - sz[0];
  1154. off8 = off & 0xfffffff0;
  1155. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1156. shift_amount = 4;
  1157. scale = 2;
  1158. startword = (off & 0xf)/8;
  1159. for (i = 0; i < loop; i++) {
  1160. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1161. (i << shift_amount), &word[i * scale], 8))
  1162. return -1;
  1163. }
  1164. switch (size) {
  1165. case 1:
  1166. tmpw = *((uint8_t *)data);
  1167. break;
  1168. case 2:
  1169. tmpw = *((uint16_t *)data);
  1170. break;
  1171. case 4:
  1172. tmpw = *((uint32_t *)data);
  1173. break;
  1174. case 8:
  1175. default:
  1176. tmpw = *((uint64_t *)data);
  1177. break;
  1178. }
  1179. if (sz[0] == 8) {
  1180. word[startword] = tmpw;
  1181. } else {
  1182. word[startword] &=
  1183. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1184. word[startword] |= tmpw << (off0 * 8);
  1185. }
  1186. if (sz[1] != 0) {
  1187. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1188. word[startword+1] |= tmpw >> (sz[0] * 8);
  1189. }
  1190. for (i = 0; i < loop; i++) {
  1191. temp = off8 + (i << shift_amount);
  1192. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1193. temp = 0;
  1194. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1195. temp = word[i * scale] & 0xffffffff;
  1196. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1197. temp = (word[i * scale] >> 32) & 0xffffffff;
  1198. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1199. temp = word[i*scale + 1] & 0xffffffff;
  1200. qla82xx_wr_32(ha, mem_crb +
  1201. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1202. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1203. qla82xx_wr_32(ha, mem_crb +
  1204. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1205. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1206. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1207. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1208. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1209. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1210. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1211. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1212. break;
  1213. }
  1214. if (j >= MAX_CTL_CHECK) {
  1215. if (printk_ratelimit())
  1216. dev_err(&ha->pdev->dev,
  1217. "failed to write through agent\n");
  1218. ret = -1;
  1219. break;
  1220. }
  1221. }
  1222. return ret;
  1223. }
  1224. static int
  1225. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1226. {
  1227. int i;
  1228. long size = 0;
  1229. long flashaddr = ha->flt_region_bootload << 2;
  1230. long memaddr = BOOTLD_START;
  1231. u64 data;
  1232. u32 high, low;
  1233. size = (IMAGE_START - BOOTLD_START) / 8;
  1234. for (i = 0; i < size; i++) {
  1235. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1236. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1237. return -1;
  1238. }
  1239. data = ((u64)high << 32) | low ;
  1240. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1241. flashaddr += 8;
  1242. memaddr += 8;
  1243. if (i % 0x1000 == 0)
  1244. msleep(1);
  1245. }
  1246. udelay(100);
  1247. read_lock(&ha->hw_lock);
  1248. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1249. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1250. read_unlock(&ha->hw_lock);
  1251. return 0;
  1252. }
  1253. int
  1254. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1255. u64 off, void *data, int size)
  1256. {
  1257. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1258. int shift_amount;
  1259. uint32_t temp;
  1260. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1261. /*
  1262. * If not MN, go check for MS or invalid.
  1263. */
  1264. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1265. mem_crb = QLA82XX_CRB_QDR_NET;
  1266. else {
  1267. mem_crb = QLA82XX_CRB_DDR_NET;
  1268. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1269. return qla82xx_pci_mem_read_direct(ha,
  1270. off, data, size);
  1271. }
  1272. off8 = off & 0xfffffff0;
  1273. off0[0] = off & 0xf;
  1274. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1275. shift_amount = 4;
  1276. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1277. off0[1] = 0;
  1278. sz[1] = size - sz[0];
  1279. for (i = 0; i < loop; i++) {
  1280. temp = off8 + (i << shift_amount);
  1281. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1282. temp = 0;
  1283. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1284. temp = MIU_TA_CTL_ENABLE;
  1285. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1286. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1287. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1288. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1289. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1290. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1291. break;
  1292. }
  1293. if (j >= MAX_CTL_CHECK) {
  1294. if (printk_ratelimit())
  1295. dev_err(&ha->pdev->dev,
  1296. "failed to read through agent\n");
  1297. break;
  1298. }
  1299. start = off0[i] >> 2;
  1300. end = (off0[i] + sz[i] - 1) >> 2;
  1301. for (k = start; k <= end; k++) {
  1302. temp = qla82xx_rd_32(ha,
  1303. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1304. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1305. }
  1306. }
  1307. if (j >= MAX_CTL_CHECK)
  1308. return -1;
  1309. if ((off0[0] & 7) == 0) {
  1310. val = word[0];
  1311. } else {
  1312. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1313. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1314. }
  1315. switch (size) {
  1316. case 1:
  1317. *(uint8_t *)data = val;
  1318. break;
  1319. case 2:
  1320. *(uint16_t *)data = val;
  1321. break;
  1322. case 4:
  1323. *(uint32_t *)data = val;
  1324. break;
  1325. case 8:
  1326. *(uint64_t *)data = val;
  1327. break;
  1328. }
  1329. return 0;
  1330. }
  1331. static struct qla82xx_uri_table_desc *
  1332. qla82xx_get_table_desc(const u8 *unirom, int section)
  1333. {
  1334. uint32_t i;
  1335. struct qla82xx_uri_table_desc *directory =
  1336. (struct qla82xx_uri_table_desc *)&unirom[0];
  1337. __le32 offset;
  1338. __le32 tab_type;
  1339. __le32 entries = cpu_to_le32(directory->num_entries);
  1340. for (i = 0; i < entries; i++) {
  1341. offset = cpu_to_le32(directory->findex) +
  1342. (i * cpu_to_le32(directory->entry_size));
  1343. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1344. if (tab_type == section)
  1345. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1346. }
  1347. return NULL;
  1348. }
  1349. static struct qla82xx_uri_data_desc *
  1350. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1351. u32 section, u32 idx_offset)
  1352. {
  1353. const u8 *unirom = ha->hablob->fw->data;
  1354. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1355. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1356. __le32 offset;
  1357. tab_desc = qla82xx_get_table_desc(unirom, section);
  1358. if (!tab_desc)
  1359. return NULL;
  1360. offset = cpu_to_le32(tab_desc->findex) +
  1361. (cpu_to_le32(tab_desc->entry_size) * idx);
  1362. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1363. }
  1364. static u8 *
  1365. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1366. {
  1367. u32 offset = BOOTLD_START;
  1368. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1369. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1370. uri_desc = qla82xx_get_data_desc(ha,
  1371. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1372. if (uri_desc)
  1373. offset = cpu_to_le32(uri_desc->findex);
  1374. }
  1375. return (u8 *)&ha->hablob->fw->data[offset];
  1376. }
  1377. static __le32
  1378. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1379. {
  1380. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1381. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1382. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1383. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1384. if (uri_desc)
  1385. return cpu_to_le32(uri_desc->size);
  1386. }
  1387. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1388. }
  1389. static u8 *
  1390. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1391. {
  1392. u32 offset = IMAGE_START;
  1393. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1394. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1395. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1396. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1397. if (uri_desc)
  1398. offset = cpu_to_le32(uri_desc->findex);
  1399. }
  1400. return (u8 *)&ha->hablob->fw->data[offset];
  1401. }
  1402. /* PCI related functions */
  1403. char *
  1404. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1405. {
  1406. int pcie_reg;
  1407. struct qla_hw_data *ha = vha->hw;
  1408. char lwstr[6];
  1409. uint16_t lnk;
  1410. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1411. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1412. ha->link_width = (lnk >> 4) & 0x3f;
  1413. strcpy(str, "PCIe (");
  1414. strcat(str, "2.5Gb/s ");
  1415. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1416. strcat(str, lwstr);
  1417. return str;
  1418. }
  1419. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1420. {
  1421. unsigned long val = 0;
  1422. u32 control;
  1423. switch (region) {
  1424. case 0:
  1425. val = 0;
  1426. break;
  1427. case 1:
  1428. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1429. val = control + QLA82XX_MSIX_TBL_SPACE;
  1430. break;
  1431. }
  1432. return val;
  1433. }
  1434. int
  1435. qla82xx_iospace_config(struct qla_hw_data *ha)
  1436. {
  1437. uint32_t len = 0;
  1438. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1439. qla_printk(KERN_WARNING, ha,
  1440. "Failed to reserve selected regions (%s)\n",
  1441. pci_name(ha->pdev));
  1442. goto iospace_error_exit;
  1443. }
  1444. /* Use MMIO operations for all accesses. */
  1445. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1446. qla_printk(KERN_ERR, ha,
  1447. "region #0 not an MMIO resource (%s), aborting\n",
  1448. pci_name(ha->pdev));
  1449. goto iospace_error_exit;
  1450. }
  1451. len = pci_resource_len(ha->pdev, 0);
  1452. ha->nx_pcibase =
  1453. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1454. if (!ha->nx_pcibase) {
  1455. qla_printk(KERN_ERR, ha,
  1456. "cannot remap pcibase MMIO (%s), aborting\n",
  1457. pci_name(ha->pdev));
  1458. pci_release_regions(ha->pdev);
  1459. goto iospace_error_exit;
  1460. }
  1461. /* Mapping of IO base pointer */
  1462. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1463. 0xbc000 + (ha->pdev->devfn << 11));
  1464. if (!ql2xdbwr) {
  1465. ha->nxdb_wr_ptr =
  1466. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1467. (ha->pdev->devfn << 12)), 4);
  1468. if (!ha->nxdb_wr_ptr) {
  1469. qla_printk(KERN_ERR, ha,
  1470. "cannot remap MMIO (%s), aborting\n",
  1471. pci_name(ha->pdev));
  1472. pci_release_regions(ha->pdev);
  1473. goto iospace_error_exit;
  1474. }
  1475. /* Mapping of IO base pointer,
  1476. * door bell read and write pointer
  1477. */
  1478. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1479. (ha->pdev->devfn * 8);
  1480. } else {
  1481. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1482. QLA82XX_CAMRAM_DB1 :
  1483. QLA82XX_CAMRAM_DB2);
  1484. }
  1485. ha->max_req_queues = ha->max_rsp_queues = 1;
  1486. ha->msix_count = ha->max_rsp_queues + 1;
  1487. return 0;
  1488. iospace_error_exit:
  1489. return -ENOMEM;
  1490. }
  1491. /* GS related functions */
  1492. /* Initialization related functions */
  1493. /**
  1494. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1495. * @ha: HA context
  1496. *
  1497. * Returns 0 on success.
  1498. */
  1499. int
  1500. qla82xx_pci_config(scsi_qla_host_t *vha)
  1501. {
  1502. struct qla_hw_data *ha = vha->hw;
  1503. int ret;
  1504. pci_set_master(ha->pdev);
  1505. ret = pci_set_mwi(ha->pdev);
  1506. ha->chip_revision = ha->pdev->revision;
  1507. return 0;
  1508. }
  1509. /**
  1510. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1511. * @ha: HA context
  1512. *
  1513. * Returns 0 on success.
  1514. */
  1515. void
  1516. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1517. {
  1518. struct qla_hw_data *ha = vha->hw;
  1519. ha->isp_ops->disable_intrs(ha);
  1520. }
  1521. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1522. {
  1523. struct qla_hw_data *ha = vha->hw;
  1524. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1525. struct init_cb_81xx *icb;
  1526. struct req_que *req = ha->req_q_map[0];
  1527. struct rsp_que *rsp = ha->rsp_q_map[0];
  1528. /* Setup ring parameters in initialization control block. */
  1529. icb = (struct init_cb_81xx *)ha->init_cb;
  1530. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1531. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1532. icb->request_q_length = cpu_to_le16(req->length);
  1533. icb->response_q_length = cpu_to_le16(rsp->length);
  1534. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1535. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1536. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1537. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1538. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1539. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1540. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1541. }
  1542. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1543. {
  1544. struct qla_hw_data *ha = vha->hw;
  1545. vha->flags.online = 0;
  1546. qla2x00_try_to_stop_firmware(vha);
  1547. ha->isp_ops->disable_intrs(ha);
  1548. }
  1549. static int
  1550. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1551. {
  1552. u64 *ptr64;
  1553. u32 i, flashaddr, size;
  1554. __le64 data;
  1555. size = (IMAGE_START - BOOTLD_START) / 8;
  1556. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1557. flashaddr = BOOTLD_START;
  1558. for (i = 0; i < size; i++) {
  1559. data = cpu_to_le64(ptr64[i]);
  1560. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1561. return -EIO;
  1562. flashaddr += 8;
  1563. }
  1564. flashaddr = FLASH_ADDR_START;
  1565. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1566. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1567. for (i = 0; i < size; i++) {
  1568. data = cpu_to_le64(ptr64[i]);
  1569. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1570. return -EIO;
  1571. flashaddr += 8;
  1572. }
  1573. udelay(100);
  1574. /* Write a magic value to CAMRAM register
  1575. * at a specified offset to indicate
  1576. * that all data is written and
  1577. * ready for firmware to initialize.
  1578. */
  1579. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1580. read_lock(&ha->hw_lock);
  1581. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1582. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1583. read_unlock(&ha->hw_lock);
  1584. return 0;
  1585. }
  1586. static int
  1587. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1588. {
  1589. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1590. const uint8_t *unirom = ha->hablob->fw->data;
  1591. uint32_t i;
  1592. __le32 entries;
  1593. __le32 flags, file_chiprev, offset;
  1594. uint8_t chiprev = ha->chip_revision;
  1595. /* Hardcoding mn_present flag for P3P */
  1596. int mn_present = 0;
  1597. uint32_t flagbit;
  1598. ptab_desc = qla82xx_get_table_desc(unirom,
  1599. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1600. if (!ptab_desc)
  1601. return -1;
  1602. entries = cpu_to_le32(ptab_desc->num_entries);
  1603. for (i = 0; i < entries; i++) {
  1604. offset = cpu_to_le32(ptab_desc->findex) +
  1605. (i * cpu_to_le32(ptab_desc->entry_size));
  1606. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1607. QLA82XX_URI_FLAGS_OFF));
  1608. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1609. QLA82XX_URI_CHIP_REV_OFF));
  1610. flagbit = mn_present ? 1 : 2;
  1611. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1612. ha->file_prd_off = offset;
  1613. return 0;
  1614. }
  1615. }
  1616. return -1;
  1617. }
  1618. int
  1619. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1620. {
  1621. __le32 val;
  1622. uint32_t min_size;
  1623. struct qla_hw_data *ha = vha->hw;
  1624. const struct firmware *fw = ha->hablob->fw;
  1625. ha->fw_type = fw_type;
  1626. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1627. if (qla82xx_set_product_offset(ha))
  1628. return -EINVAL;
  1629. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1630. } else {
  1631. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1632. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1633. return -EINVAL;
  1634. min_size = QLA82XX_FW_MIN_SIZE;
  1635. }
  1636. if (fw->size < min_size)
  1637. return -EINVAL;
  1638. return 0;
  1639. }
  1640. static int
  1641. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1642. {
  1643. u32 val = 0;
  1644. int retries = 60;
  1645. do {
  1646. read_lock(&ha->hw_lock);
  1647. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1648. read_unlock(&ha->hw_lock);
  1649. switch (val) {
  1650. case PHAN_INITIALIZE_COMPLETE:
  1651. case PHAN_INITIALIZE_ACK:
  1652. return QLA_SUCCESS;
  1653. case PHAN_INITIALIZE_FAILED:
  1654. break;
  1655. default:
  1656. break;
  1657. }
  1658. qla_printk(KERN_WARNING, ha,
  1659. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1660. val, retries);
  1661. msleep(500);
  1662. } while (--retries);
  1663. qla_printk(KERN_INFO, ha,
  1664. "Cmd Peg initialization failed: 0x%x.\n", val);
  1665. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1666. read_lock(&ha->hw_lock);
  1667. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1668. read_unlock(&ha->hw_lock);
  1669. return QLA_FUNCTION_FAILED;
  1670. }
  1671. static int
  1672. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1673. {
  1674. u32 val = 0;
  1675. int retries = 60;
  1676. do {
  1677. read_lock(&ha->hw_lock);
  1678. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1679. read_unlock(&ha->hw_lock);
  1680. switch (val) {
  1681. case PHAN_INITIALIZE_COMPLETE:
  1682. case PHAN_INITIALIZE_ACK:
  1683. return QLA_SUCCESS;
  1684. case PHAN_INITIALIZE_FAILED:
  1685. break;
  1686. default:
  1687. break;
  1688. }
  1689. qla_printk(KERN_WARNING, ha,
  1690. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1691. val, retries);
  1692. msleep(500);
  1693. } while (--retries);
  1694. qla_printk(KERN_INFO, ha,
  1695. "Rcv Peg initialization failed: 0x%x.\n", val);
  1696. read_lock(&ha->hw_lock);
  1697. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1698. read_unlock(&ha->hw_lock);
  1699. return QLA_FUNCTION_FAILED;
  1700. }
  1701. /* ISR related functions */
  1702. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1703. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1704. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1705. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1706. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1707. };
  1708. uint32_t qla82xx_isr_int_target_status[8] = {
  1709. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1710. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1711. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1712. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1713. };
  1714. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1715. QLA82XX_LEGACY_INTR_CONFIG;
  1716. /*
  1717. * qla82xx_mbx_completion() - Process mailbox command completions.
  1718. * @ha: SCSI driver HA context
  1719. * @mb0: Mailbox0 register
  1720. */
  1721. static void
  1722. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1723. {
  1724. uint16_t cnt;
  1725. uint16_t __iomem *wptr;
  1726. struct qla_hw_data *ha = vha->hw;
  1727. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1728. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1729. /* Load return mailbox registers. */
  1730. ha->flags.mbox_int = 1;
  1731. ha->mailbox_out[0] = mb0;
  1732. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1733. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1734. wptr++;
  1735. }
  1736. if (ha->mcp) {
  1737. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1738. "Got mailbox completion. cmd=%x.\n",
  1739. __func__, vha->host_no, ha->mcp->mb[0]));
  1740. } else {
  1741. qla_printk(KERN_INFO, ha,
  1742. "%s(%ld): MBX pointer ERROR!\n",
  1743. __func__, vha->host_no);
  1744. }
  1745. }
  1746. /*
  1747. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1748. * @irq:
  1749. * @dev_id: SCSI driver HA context
  1750. * @regs:
  1751. *
  1752. * Called by system whenever the host adapter generates an interrupt.
  1753. *
  1754. * Returns handled flag.
  1755. */
  1756. irqreturn_t
  1757. qla82xx_intr_handler(int irq, void *dev_id)
  1758. {
  1759. scsi_qla_host_t *vha;
  1760. struct qla_hw_data *ha;
  1761. struct rsp_que *rsp;
  1762. struct device_reg_82xx __iomem *reg;
  1763. int status = 0, status1 = 0;
  1764. unsigned long flags;
  1765. unsigned long iter;
  1766. uint32_t stat;
  1767. uint16_t mb[4];
  1768. rsp = (struct rsp_que *) dev_id;
  1769. if (!rsp) {
  1770. printk(KERN_INFO
  1771. "%s(): NULL response queue pointer\n", __func__);
  1772. return IRQ_NONE;
  1773. }
  1774. ha = rsp->hw;
  1775. if (!ha->flags.msi_enabled) {
  1776. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1777. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1778. return IRQ_NONE;
  1779. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1780. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1781. return IRQ_NONE;
  1782. }
  1783. /* clear the interrupt */
  1784. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1785. /* read twice to ensure write is flushed */
  1786. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1787. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1788. reg = &ha->iobase->isp82;
  1789. spin_lock_irqsave(&ha->hardware_lock, flags);
  1790. vha = pci_get_drvdata(ha->pdev);
  1791. for (iter = 1; iter--; ) {
  1792. if (RD_REG_DWORD(&reg->host_int)) {
  1793. stat = RD_REG_DWORD(&reg->host_status);
  1794. switch (stat & 0xff) {
  1795. case 0x1:
  1796. case 0x2:
  1797. case 0x10:
  1798. case 0x11:
  1799. qla82xx_mbx_completion(vha, MSW(stat));
  1800. status |= MBX_INTERRUPT;
  1801. break;
  1802. case 0x12:
  1803. mb[0] = MSW(stat);
  1804. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1805. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1806. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1807. qla2x00_async_event(vha, rsp, mb);
  1808. break;
  1809. case 0x13:
  1810. qla24xx_process_response_queue(vha, rsp);
  1811. break;
  1812. default:
  1813. DEBUG2(printk("scsi(%ld): "
  1814. " Unrecognized interrupt type (%d).\n",
  1815. vha->host_no, stat & 0xff));
  1816. break;
  1817. }
  1818. }
  1819. WRT_REG_DWORD(&reg->host_int, 0);
  1820. }
  1821. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1822. if (!ha->flags.msi_enabled)
  1823. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1824. #ifdef QL_DEBUG_LEVEL_17
  1825. if (!irq && ha->flags.eeh_busy)
  1826. qla_printk(KERN_WARNING, ha,
  1827. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1828. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1829. #endif
  1830. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1831. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1832. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1833. complete(&ha->mbx_intr_comp);
  1834. }
  1835. return IRQ_HANDLED;
  1836. }
  1837. irqreturn_t
  1838. qla82xx_msix_default(int irq, void *dev_id)
  1839. {
  1840. scsi_qla_host_t *vha;
  1841. struct qla_hw_data *ha;
  1842. struct rsp_que *rsp;
  1843. struct device_reg_82xx __iomem *reg;
  1844. int status = 0;
  1845. unsigned long flags;
  1846. uint32_t stat;
  1847. uint16_t mb[4];
  1848. rsp = (struct rsp_que *) dev_id;
  1849. if (!rsp) {
  1850. printk(KERN_INFO
  1851. "%s(): NULL response queue pointer\n", __func__);
  1852. return IRQ_NONE;
  1853. }
  1854. ha = rsp->hw;
  1855. reg = &ha->iobase->isp82;
  1856. spin_lock_irqsave(&ha->hardware_lock, flags);
  1857. vha = pci_get_drvdata(ha->pdev);
  1858. do {
  1859. if (RD_REG_DWORD(&reg->host_int)) {
  1860. stat = RD_REG_DWORD(&reg->host_status);
  1861. switch (stat & 0xff) {
  1862. case 0x1:
  1863. case 0x2:
  1864. case 0x10:
  1865. case 0x11:
  1866. qla82xx_mbx_completion(vha, MSW(stat));
  1867. status |= MBX_INTERRUPT;
  1868. break;
  1869. case 0x12:
  1870. mb[0] = MSW(stat);
  1871. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1872. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1873. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1874. qla2x00_async_event(vha, rsp, mb);
  1875. break;
  1876. case 0x13:
  1877. qla24xx_process_response_queue(vha, rsp);
  1878. break;
  1879. default:
  1880. DEBUG2(printk("scsi(%ld): "
  1881. " Unrecognized interrupt type (%d).\n",
  1882. vha->host_no, stat & 0xff));
  1883. break;
  1884. }
  1885. }
  1886. WRT_REG_DWORD(&reg->host_int, 0);
  1887. } while (0);
  1888. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1889. #ifdef QL_DEBUG_LEVEL_17
  1890. if (!irq && ha->flags.eeh_busy)
  1891. qla_printk(KERN_WARNING, ha,
  1892. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1893. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1894. #endif
  1895. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1896. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1897. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1898. complete(&ha->mbx_intr_comp);
  1899. }
  1900. return IRQ_HANDLED;
  1901. }
  1902. irqreturn_t
  1903. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1904. {
  1905. scsi_qla_host_t *vha;
  1906. struct qla_hw_data *ha;
  1907. struct rsp_que *rsp;
  1908. struct device_reg_82xx __iomem *reg;
  1909. rsp = (struct rsp_que *) dev_id;
  1910. if (!rsp) {
  1911. printk(KERN_INFO
  1912. "%s(): NULL response queue pointer\n", __func__);
  1913. return IRQ_NONE;
  1914. }
  1915. ha = rsp->hw;
  1916. reg = &ha->iobase->isp82;
  1917. spin_lock_irq(&ha->hardware_lock);
  1918. vha = pci_get_drvdata(ha->pdev);
  1919. qla24xx_process_response_queue(vha, rsp);
  1920. WRT_REG_DWORD(&reg->host_int, 0);
  1921. spin_unlock_irq(&ha->hardware_lock);
  1922. return IRQ_HANDLED;
  1923. }
  1924. void
  1925. qla82xx_poll(int irq, void *dev_id)
  1926. {
  1927. scsi_qla_host_t *vha;
  1928. struct qla_hw_data *ha;
  1929. struct rsp_que *rsp;
  1930. struct device_reg_82xx __iomem *reg;
  1931. int status = 0;
  1932. uint32_t stat;
  1933. uint16_t mb[4];
  1934. unsigned long flags;
  1935. rsp = (struct rsp_que *) dev_id;
  1936. if (!rsp) {
  1937. printk(KERN_INFO
  1938. "%s(): NULL response queue pointer\n", __func__);
  1939. return;
  1940. }
  1941. ha = rsp->hw;
  1942. reg = &ha->iobase->isp82;
  1943. spin_lock_irqsave(&ha->hardware_lock, flags);
  1944. vha = pci_get_drvdata(ha->pdev);
  1945. if (RD_REG_DWORD(&reg->host_int)) {
  1946. stat = RD_REG_DWORD(&reg->host_status);
  1947. switch (stat & 0xff) {
  1948. case 0x1:
  1949. case 0x2:
  1950. case 0x10:
  1951. case 0x11:
  1952. qla82xx_mbx_completion(vha, MSW(stat));
  1953. status |= MBX_INTERRUPT;
  1954. break;
  1955. case 0x12:
  1956. mb[0] = MSW(stat);
  1957. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1958. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1959. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1960. qla2x00_async_event(vha, rsp, mb);
  1961. break;
  1962. case 0x13:
  1963. qla24xx_process_response_queue(vha, rsp);
  1964. break;
  1965. default:
  1966. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  1967. "(%d).\n",
  1968. vha->host_no, stat & 0xff));
  1969. break;
  1970. }
  1971. }
  1972. WRT_REG_DWORD(&reg->host_int, 0);
  1973. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1974. }
  1975. void
  1976. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1977. {
  1978. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1979. qla82xx_mbx_intr_enable(vha);
  1980. spin_lock_irq(&ha->hardware_lock);
  1981. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1982. spin_unlock_irq(&ha->hardware_lock);
  1983. ha->interrupts_on = 1;
  1984. }
  1985. void
  1986. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1987. {
  1988. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1989. qla82xx_mbx_intr_disable(vha);
  1990. spin_lock_irq(&ha->hardware_lock);
  1991. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1992. spin_unlock_irq(&ha->hardware_lock);
  1993. ha->interrupts_on = 0;
  1994. }
  1995. void qla82xx_init_flags(struct qla_hw_data *ha)
  1996. {
  1997. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  1998. /* ISP 8021 initializations */
  1999. rwlock_init(&ha->hw_lock);
  2000. ha->qdr_sn_window = -1;
  2001. ha->ddr_mn_window = -1;
  2002. ha->curr_window = 255;
  2003. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2004. nx_legacy_intr = &legacy_intr[ha->portnum];
  2005. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2006. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2007. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2008. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2009. }
  2010. inline void
  2011. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2012. {
  2013. uint32_t drv_active;
  2014. struct qla_hw_data *ha = vha->hw;
  2015. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2016. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2017. if (drv_active == 0xffffffff) {
  2018. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2019. QLA82XX_DRV_NOT_ACTIVE);
  2020. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2021. }
  2022. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2023. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2024. }
  2025. inline void
  2026. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2027. {
  2028. uint32_t drv_active;
  2029. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2030. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2031. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2032. }
  2033. static inline int
  2034. qla82xx_need_reset(struct qla_hw_data *ha)
  2035. {
  2036. uint32_t drv_state;
  2037. int rval;
  2038. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2039. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2040. return rval;
  2041. }
  2042. static inline void
  2043. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2044. {
  2045. uint32_t drv_state;
  2046. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2047. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2048. /* If reset value is all FF's, initialize DRV_STATE */
  2049. if (drv_state == 0xffffffff) {
  2050. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2051. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2052. }
  2053. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2054. qla_printk(KERN_INFO, ha,
  2055. "%s(%ld):drv_state = 0x%x\n",
  2056. __func__, vha->host_no, drv_state);
  2057. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2058. }
  2059. static inline void
  2060. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2061. {
  2062. uint32_t drv_state;
  2063. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2064. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2065. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2066. }
  2067. static inline void
  2068. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2069. {
  2070. uint32_t qsnt_state;
  2071. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2072. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2073. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2074. }
  2075. void
  2076. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2077. {
  2078. struct qla_hw_data *ha = vha->hw;
  2079. uint32_t qsnt_state;
  2080. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2081. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2082. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2083. }
  2084. static int
  2085. qla82xx_load_fw(scsi_qla_host_t *vha)
  2086. {
  2087. int rst;
  2088. struct fw_blob *blob;
  2089. struct qla_hw_data *ha = vha->hw;
  2090. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2091. qla_printk(KERN_ERR, ha,
  2092. "%s: Error during CRB Initialization\n", __func__);
  2093. return QLA_FUNCTION_FAILED;
  2094. }
  2095. udelay(500);
  2096. /* Bring QM and CAMRAM out of reset */
  2097. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2098. rst &= ~((1 << 28) | (1 << 24));
  2099. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2100. /*
  2101. * FW Load priority:
  2102. * 1) Operational firmware residing in flash.
  2103. * 2) Firmware via request-firmware interface (.bin file).
  2104. */
  2105. if (ql2xfwloadbin == 2)
  2106. goto try_blob_fw;
  2107. qla_printk(KERN_INFO, ha,
  2108. "Attempting to load firmware from flash\n");
  2109. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2110. qla_printk(KERN_ERR, ha,
  2111. "Firmware loaded successfully from flash\n");
  2112. return QLA_SUCCESS;
  2113. }
  2114. try_blob_fw:
  2115. qla_printk(KERN_INFO, ha,
  2116. "Attempting to load firmware from blob\n");
  2117. /* Load firmware blob. */
  2118. blob = ha->hablob = qla2x00_request_firmware(vha);
  2119. if (!blob) {
  2120. qla_printk(KERN_ERR, ha,
  2121. "Firmware image not present.\n");
  2122. goto fw_load_failed;
  2123. }
  2124. /* Validating firmware blob */
  2125. if (qla82xx_validate_firmware_blob(vha,
  2126. QLA82XX_FLASH_ROMIMAGE)) {
  2127. /* Fallback to URI format */
  2128. if (qla82xx_validate_firmware_blob(vha,
  2129. QLA82XX_UNIFIED_ROMIMAGE)) {
  2130. qla_printk(KERN_ERR, ha,
  2131. "No valid firmware image found!!!");
  2132. return QLA_FUNCTION_FAILED;
  2133. }
  2134. }
  2135. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2136. qla_printk(KERN_ERR, ha,
  2137. "%s: Firmware loaded successfully "
  2138. " from binary blob\n", __func__);
  2139. return QLA_SUCCESS;
  2140. } else {
  2141. qla_printk(KERN_ERR, ha,
  2142. "Firmware load failed from binary blob\n");
  2143. blob->fw = NULL;
  2144. blob = NULL;
  2145. goto fw_load_failed;
  2146. }
  2147. return QLA_SUCCESS;
  2148. fw_load_failed:
  2149. return QLA_FUNCTION_FAILED;
  2150. }
  2151. int
  2152. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2153. {
  2154. int pcie_cap;
  2155. uint16_t lnk;
  2156. struct qla_hw_data *ha = vha->hw;
  2157. /* scrub dma mask expansion register */
  2158. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2159. /* Put both the PEG CMD and RCV PEG to default state
  2160. * of 0 before resetting the hardware
  2161. */
  2162. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2163. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2164. /* Overwrite stale initialization register values */
  2165. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2166. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2167. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2168. qla_printk(KERN_INFO, ha,
  2169. "%s: Error trying to start fw!\n", __func__);
  2170. return QLA_FUNCTION_FAILED;
  2171. }
  2172. /* Handshake with the card before we register the devices. */
  2173. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2174. qla_printk(KERN_INFO, ha,
  2175. "%s: Error during card handshake!\n", __func__);
  2176. return QLA_FUNCTION_FAILED;
  2177. }
  2178. /* Negotiated Link width */
  2179. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2180. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2181. ha->link_width = (lnk >> 4) & 0x3f;
  2182. /* Synchronize with Receive peg */
  2183. return qla82xx_check_rcvpeg_state(ha);
  2184. }
  2185. static inline int
  2186. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2187. uint16_t tot_dsds)
  2188. {
  2189. uint32_t *cur_dsd = NULL;
  2190. scsi_qla_host_t *vha;
  2191. struct qla_hw_data *ha;
  2192. struct scsi_cmnd *cmd;
  2193. struct scatterlist *cur_seg;
  2194. uint32_t *dsd_seg;
  2195. void *next_dsd;
  2196. uint8_t avail_dsds;
  2197. uint8_t first_iocb = 1;
  2198. uint32_t dsd_list_len;
  2199. struct dsd_dma *dsd_ptr;
  2200. struct ct6_dsd *ctx;
  2201. cmd = sp->cmd;
  2202. /* Update entry type to indicate Command Type 3 IOCB */
  2203. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2204. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2205. /* No data transfer */
  2206. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2207. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2208. return 0;
  2209. }
  2210. vha = sp->fcport->vha;
  2211. ha = vha->hw;
  2212. /* Set transfer direction */
  2213. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2214. cmd_pkt->control_flags =
  2215. __constant_cpu_to_le16(CF_WRITE_DATA);
  2216. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2217. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2218. cmd_pkt->control_flags =
  2219. __constant_cpu_to_le16(CF_READ_DATA);
  2220. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2221. }
  2222. cur_seg = scsi_sglist(cmd);
  2223. ctx = sp->ctx;
  2224. while (tot_dsds) {
  2225. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2226. QLA_DSDS_PER_IOCB : tot_dsds;
  2227. tot_dsds -= avail_dsds;
  2228. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2229. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2230. struct dsd_dma, list);
  2231. next_dsd = dsd_ptr->dsd_addr;
  2232. list_del(&dsd_ptr->list);
  2233. ha->gbl_dsd_avail--;
  2234. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2235. ctx->dsd_use_cnt++;
  2236. ha->gbl_dsd_inuse++;
  2237. if (first_iocb) {
  2238. first_iocb = 0;
  2239. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2240. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2241. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2242. cmd_pkt->fcp_data_dseg_len = dsd_list_len;
  2243. } else {
  2244. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2245. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2246. *cur_dsd++ = dsd_list_len;
  2247. }
  2248. cur_dsd = (uint32_t *)next_dsd;
  2249. while (avail_dsds) {
  2250. dma_addr_t sle_dma;
  2251. sle_dma = sg_dma_address(cur_seg);
  2252. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2253. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2254. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2255. cur_seg = sg_next(cur_seg);
  2256. avail_dsds--;
  2257. }
  2258. }
  2259. /* Null termination */
  2260. *cur_dsd++ = 0;
  2261. *cur_dsd++ = 0;
  2262. *cur_dsd++ = 0;
  2263. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2264. return 0;
  2265. }
  2266. /*
  2267. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2268. * for Command Type 6.
  2269. *
  2270. * @dsds: number of data segment decriptors needed
  2271. *
  2272. * Returns the number of dsd list needed to store @dsds.
  2273. */
  2274. inline uint16_t
  2275. qla82xx_calc_dsd_lists(uint16_t dsds)
  2276. {
  2277. uint16_t dsd_lists = 0;
  2278. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2279. if (dsds % QLA_DSDS_PER_IOCB)
  2280. dsd_lists++;
  2281. return dsd_lists;
  2282. }
  2283. /*
  2284. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2285. * @sp: command to send to the ISP
  2286. *
  2287. * Returns non-zero if a failure occured, else zero.
  2288. */
  2289. int
  2290. qla82xx_start_scsi(srb_t *sp)
  2291. {
  2292. int ret, nseg;
  2293. unsigned long flags;
  2294. struct scsi_cmnd *cmd;
  2295. uint32_t *clr_ptr;
  2296. uint32_t index;
  2297. uint32_t handle;
  2298. uint16_t cnt;
  2299. uint16_t req_cnt;
  2300. uint16_t tot_dsds;
  2301. struct device_reg_82xx __iomem *reg;
  2302. uint32_t dbval;
  2303. uint32_t *fcp_dl;
  2304. uint8_t additional_cdb_len;
  2305. struct ct6_dsd *ctx;
  2306. struct scsi_qla_host *vha = sp->fcport->vha;
  2307. struct qla_hw_data *ha = vha->hw;
  2308. struct req_que *req = NULL;
  2309. struct rsp_que *rsp = NULL;
  2310. char tag[2];
  2311. /* Setup device pointers. */
  2312. ret = 0;
  2313. reg = &ha->iobase->isp82;
  2314. cmd = sp->cmd;
  2315. req = vha->req;
  2316. rsp = ha->rsp_q_map[0];
  2317. /* So we know we haven't pci_map'ed anything yet */
  2318. tot_dsds = 0;
  2319. dbval = 0x04 | (ha->portnum << 5);
  2320. /* Send marker if required */
  2321. if (vha->marker_needed != 0) {
  2322. if (qla2x00_marker(vha, req,
  2323. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2324. return QLA_FUNCTION_FAILED;
  2325. vha->marker_needed = 0;
  2326. }
  2327. /* Acquire ring specific lock */
  2328. spin_lock_irqsave(&ha->hardware_lock, flags);
  2329. /* Check for room in outstanding command list. */
  2330. handle = req->current_outstanding_cmd;
  2331. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2332. handle++;
  2333. if (handle == MAX_OUTSTANDING_COMMANDS)
  2334. handle = 1;
  2335. if (!req->outstanding_cmds[handle])
  2336. break;
  2337. }
  2338. if (index == MAX_OUTSTANDING_COMMANDS)
  2339. goto queuing_error;
  2340. /* Map the sg table so we have an accurate count of sg entries needed */
  2341. if (scsi_sg_count(cmd)) {
  2342. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2343. scsi_sg_count(cmd), cmd->sc_data_direction);
  2344. if (unlikely(!nseg))
  2345. goto queuing_error;
  2346. } else
  2347. nseg = 0;
  2348. tot_dsds = nseg;
  2349. if (tot_dsds > ql2xshiftctondsd) {
  2350. struct cmd_type_6 *cmd_pkt;
  2351. uint16_t more_dsd_lists = 0;
  2352. struct dsd_dma *dsd_ptr;
  2353. uint16_t i;
  2354. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2355. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2356. goto queuing_error;
  2357. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2358. goto sufficient_dsds;
  2359. else
  2360. more_dsd_lists -= ha->gbl_dsd_avail;
  2361. for (i = 0; i < more_dsd_lists; i++) {
  2362. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2363. if (!dsd_ptr)
  2364. goto queuing_error;
  2365. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2366. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2367. if (!dsd_ptr->dsd_addr) {
  2368. kfree(dsd_ptr);
  2369. goto queuing_error;
  2370. }
  2371. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2372. ha->gbl_dsd_avail++;
  2373. }
  2374. sufficient_dsds:
  2375. req_cnt = 1;
  2376. if (req->cnt < (req_cnt + 2)) {
  2377. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2378. &reg->req_q_out[0]);
  2379. if (req->ring_index < cnt)
  2380. req->cnt = cnt - req->ring_index;
  2381. else
  2382. req->cnt = req->length -
  2383. (req->ring_index - cnt);
  2384. }
  2385. if (req->cnt < (req_cnt + 2))
  2386. goto queuing_error;
  2387. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2388. if (!sp->ctx) {
  2389. DEBUG(printk(KERN_INFO
  2390. "%s(%ld): failed to allocate"
  2391. " ctx.\n", __func__, vha->host_no));
  2392. goto queuing_error;
  2393. }
  2394. memset(ctx, 0, sizeof(struct ct6_dsd));
  2395. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2396. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2397. if (!ctx->fcp_cmnd) {
  2398. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2399. " fcp_cmnd.\n", __func__, vha->host_no));
  2400. goto queuing_error_fcp_cmnd;
  2401. }
  2402. /* Initialize the DSD list and dma handle */
  2403. INIT_LIST_HEAD(&ctx->dsd_list);
  2404. ctx->dsd_use_cnt = 0;
  2405. if (cmd->cmd_len > 16) {
  2406. additional_cdb_len = cmd->cmd_len - 16;
  2407. if ((cmd->cmd_len % 4) != 0) {
  2408. /* SCSI command bigger than 16 bytes must be
  2409. * multiple of 4
  2410. */
  2411. goto queuing_error_fcp_cmnd;
  2412. }
  2413. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2414. } else {
  2415. additional_cdb_len = 0;
  2416. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2417. }
  2418. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2419. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2420. /* Zero out remaining portion of packet. */
  2421. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2422. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2423. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2424. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2425. /* Set NPORT-ID and LUN number*/
  2426. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2427. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2428. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2429. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2430. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2431. /* Build IOCB segments */
  2432. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2433. goto queuing_error_fcp_cmnd;
  2434. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2435. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun, sizeof(cmd_pkt->lun));
  2436. /*
  2437. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2438. */
  2439. if (scsi_populate_tag_msg(cmd, tag)) {
  2440. switch (tag[0]) {
  2441. case HEAD_OF_QUEUE_TAG:
  2442. ctx->fcp_cmnd->task_attribute =
  2443. TSK_HEAD_OF_QUEUE;
  2444. break;
  2445. case ORDERED_QUEUE_TAG:
  2446. ctx->fcp_cmnd->task_attribute =
  2447. TSK_ORDERED;
  2448. break;
  2449. }
  2450. }
  2451. /* build FCP_CMND IU */
  2452. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2453. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2454. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2455. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2456. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2457. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2458. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2459. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2460. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2461. additional_cdb_len);
  2462. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2463. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2464. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2465. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2466. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2467. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2468. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2469. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2470. /* Set total data segment count. */
  2471. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2472. /* Specify response queue number where
  2473. * completion should happen
  2474. */
  2475. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2476. } else {
  2477. struct cmd_type_7 *cmd_pkt;
  2478. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2479. if (req->cnt < (req_cnt + 2)) {
  2480. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2481. &reg->req_q_out[0]);
  2482. if (req->ring_index < cnt)
  2483. req->cnt = cnt - req->ring_index;
  2484. else
  2485. req->cnt = req->length -
  2486. (req->ring_index - cnt);
  2487. }
  2488. if (req->cnt < (req_cnt + 2))
  2489. goto queuing_error;
  2490. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2491. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2492. /* Zero out remaining portion of packet. */
  2493. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2494. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2495. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2496. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2497. /* Set NPORT-ID and LUN number*/
  2498. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2499. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2500. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2501. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2502. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2503. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2504. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2505. sizeof(cmd_pkt->lun));
  2506. /*
  2507. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2508. */
  2509. if (scsi_populate_tag_msg(cmd, tag)) {
  2510. switch (tag[0]) {
  2511. case HEAD_OF_QUEUE_TAG:
  2512. cmd_pkt->task = TSK_HEAD_OF_QUEUE;
  2513. break;
  2514. case ORDERED_QUEUE_TAG:
  2515. cmd_pkt->task = TSK_ORDERED;
  2516. break;
  2517. }
  2518. }
  2519. /* Load SCSI command packet. */
  2520. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2521. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2522. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2523. /* Build IOCB segments */
  2524. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2525. /* Set total data segment count. */
  2526. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2527. /* Specify response queue number where
  2528. * completion should happen.
  2529. */
  2530. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2531. }
  2532. /* Build command packet. */
  2533. req->current_outstanding_cmd = handle;
  2534. req->outstanding_cmds[handle] = sp;
  2535. sp->handle = handle;
  2536. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2537. req->cnt -= req_cnt;
  2538. wmb();
  2539. /* Adjust ring index. */
  2540. req->ring_index++;
  2541. if (req->ring_index == req->length) {
  2542. req->ring_index = 0;
  2543. req->ring_ptr = req->ring;
  2544. } else
  2545. req->ring_ptr++;
  2546. sp->flags |= SRB_DMA_VALID;
  2547. /* Set chip new ring index. */
  2548. /* write, read and verify logic */
  2549. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2550. if (ql2xdbwr)
  2551. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2552. else {
  2553. WRT_REG_DWORD(
  2554. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2555. dbval);
  2556. wmb();
  2557. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2558. WRT_REG_DWORD(
  2559. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2560. dbval);
  2561. wmb();
  2562. }
  2563. }
  2564. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2565. if (vha->flags.process_response_queue &&
  2566. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2567. qla24xx_process_response_queue(vha, rsp);
  2568. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2569. return QLA_SUCCESS;
  2570. queuing_error_fcp_cmnd:
  2571. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2572. queuing_error:
  2573. if (tot_dsds)
  2574. scsi_dma_unmap(cmd);
  2575. if (sp->ctx) {
  2576. mempool_free(sp->ctx, ha->ctx_mempool);
  2577. sp->ctx = NULL;
  2578. }
  2579. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2580. return QLA_FUNCTION_FAILED;
  2581. }
  2582. static uint32_t *
  2583. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2584. uint32_t length)
  2585. {
  2586. uint32_t i;
  2587. uint32_t val;
  2588. struct qla_hw_data *ha = vha->hw;
  2589. /* Dword reads to flash. */
  2590. for (i = 0; i < length/4; i++, faddr += 4) {
  2591. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2592. qla_printk(KERN_WARNING, ha,
  2593. "Do ROM fast read failed\n");
  2594. goto done_read;
  2595. }
  2596. dwptr[i] = __constant_cpu_to_le32(val);
  2597. }
  2598. done_read:
  2599. return dwptr;
  2600. }
  2601. static int
  2602. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2603. {
  2604. int ret;
  2605. uint32_t val;
  2606. ret = ql82xx_rom_lock_d(ha);
  2607. if (ret < 0) {
  2608. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2609. return ret;
  2610. }
  2611. ret = qla82xx_read_status_reg(ha, &val);
  2612. if (ret < 0)
  2613. goto done_unprotect;
  2614. val &= ~(BLOCK_PROTECT_BITS << 2);
  2615. ret = qla82xx_write_status_reg(ha, val);
  2616. if (ret < 0) {
  2617. val |= (BLOCK_PROTECT_BITS << 2);
  2618. qla82xx_write_status_reg(ha, val);
  2619. }
  2620. if (qla82xx_write_disable_flash(ha) != 0)
  2621. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2622. done_unprotect:
  2623. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2624. return ret;
  2625. }
  2626. static int
  2627. qla82xx_protect_flash(struct qla_hw_data *ha)
  2628. {
  2629. int ret;
  2630. uint32_t val;
  2631. ret = ql82xx_rom_lock_d(ha);
  2632. if (ret < 0) {
  2633. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2634. return ret;
  2635. }
  2636. ret = qla82xx_read_status_reg(ha, &val);
  2637. if (ret < 0)
  2638. goto done_protect;
  2639. val |= (BLOCK_PROTECT_BITS << 2);
  2640. /* LOCK all sectors */
  2641. ret = qla82xx_write_status_reg(ha, val);
  2642. if (ret < 0)
  2643. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2644. if (qla82xx_write_disable_flash(ha) != 0)
  2645. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2646. done_protect:
  2647. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2648. return ret;
  2649. }
  2650. static int
  2651. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2652. {
  2653. int ret = 0;
  2654. ret = ql82xx_rom_lock_d(ha);
  2655. if (ret < 0) {
  2656. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2657. return ret;
  2658. }
  2659. qla82xx_flash_set_write_enable(ha);
  2660. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2661. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2662. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2663. if (qla82xx_wait_rom_done(ha)) {
  2664. qla_printk(KERN_WARNING, ha,
  2665. "Error waiting for rom done\n");
  2666. ret = -1;
  2667. goto done;
  2668. }
  2669. ret = qla82xx_flash_wait_write_finish(ha);
  2670. done:
  2671. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2672. return ret;
  2673. }
  2674. /*
  2675. * Address and length are byte address
  2676. */
  2677. uint8_t *
  2678. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2679. uint32_t offset, uint32_t length)
  2680. {
  2681. scsi_block_requests(vha->host);
  2682. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2683. scsi_unblock_requests(vha->host);
  2684. return buf;
  2685. }
  2686. static int
  2687. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2688. uint32_t faddr, uint32_t dwords)
  2689. {
  2690. int ret;
  2691. uint32_t liter;
  2692. uint32_t sec_mask, rest_addr;
  2693. dma_addr_t optrom_dma;
  2694. void *optrom = NULL;
  2695. int page_mode = 0;
  2696. struct qla_hw_data *ha = vha->hw;
  2697. ret = -1;
  2698. /* Prepare burst-capable write on supported ISPs. */
  2699. if (page_mode && !(faddr & 0xfff) &&
  2700. dwords > OPTROM_BURST_DWORDS) {
  2701. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2702. &optrom_dma, GFP_KERNEL);
  2703. if (!optrom) {
  2704. qla_printk(KERN_DEBUG, ha,
  2705. "Unable to allocate memory for optrom "
  2706. "burst write (%x KB).\n",
  2707. OPTROM_BURST_SIZE / 1024);
  2708. }
  2709. }
  2710. rest_addr = ha->fdt_block_size - 1;
  2711. sec_mask = ~rest_addr;
  2712. ret = qla82xx_unprotect_flash(ha);
  2713. if (ret) {
  2714. qla_printk(KERN_WARNING, ha,
  2715. "Unable to unprotect flash for update.\n");
  2716. goto write_done;
  2717. }
  2718. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2719. /* Are we at the beginning of a sector? */
  2720. if ((faddr & rest_addr) == 0) {
  2721. ret = qla82xx_erase_sector(ha, faddr);
  2722. if (ret) {
  2723. DEBUG9(qla_printk(KERN_ERR, ha,
  2724. "Unable to erase sector: "
  2725. "address=%x.\n", faddr));
  2726. break;
  2727. }
  2728. }
  2729. /* Go with burst-write. */
  2730. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2731. /* Copy data to DMA'ble buffer. */
  2732. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2733. ret = qla2x00_load_ram(vha, optrom_dma,
  2734. (ha->flash_data_off | faddr),
  2735. OPTROM_BURST_DWORDS);
  2736. if (ret != QLA_SUCCESS) {
  2737. qla_printk(KERN_WARNING, ha,
  2738. "Unable to burst-write optrom segment "
  2739. "(%x/%x/%llx).\n", ret,
  2740. (ha->flash_data_off | faddr),
  2741. (unsigned long long)optrom_dma);
  2742. qla_printk(KERN_WARNING, ha,
  2743. "Reverting to slow-write.\n");
  2744. dma_free_coherent(&ha->pdev->dev,
  2745. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2746. optrom = NULL;
  2747. } else {
  2748. liter += OPTROM_BURST_DWORDS - 1;
  2749. faddr += OPTROM_BURST_DWORDS - 1;
  2750. dwptr += OPTROM_BURST_DWORDS - 1;
  2751. continue;
  2752. }
  2753. }
  2754. ret = qla82xx_write_flash_dword(ha, faddr,
  2755. cpu_to_le32(*dwptr));
  2756. if (ret) {
  2757. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2758. "flash address=%x data=%x.\n", __func__,
  2759. ha->host_no, faddr, *dwptr));
  2760. break;
  2761. }
  2762. }
  2763. ret = qla82xx_protect_flash(ha);
  2764. if (ret)
  2765. qla_printk(KERN_WARNING, ha,
  2766. "Unable to protect flash after update.\n");
  2767. write_done:
  2768. if (optrom)
  2769. dma_free_coherent(&ha->pdev->dev,
  2770. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2771. return ret;
  2772. }
  2773. int
  2774. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2775. uint32_t offset, uint32_t length)
  2776. {
  2777. int rval;
  2778. /* Suspend HBA. */
  2779. scsi_block_requests(vha->host);
  2780. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2781. length >> 2);
  2782. scsi_unblock_requests(vha->host);
  2783. /* Convert return ISP82xx to generic */
  2784. if (rval)
  2785. rval = QLA_FUNCTION_FAILED;
  2786. else
  2787. rval = QLA_SUCCESS;
  2788. return rval;
  2789. }
  2790. void
  2791. qla82xx_start_iocbs(srb_t *sp)
  2792. {
  2793. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2794. struct req_que *req = ha->req_q_map[0];
  2795. struct device_reg_82xx __iomem *reg;
  2796. uint32_t dbval;
  2797. /* Adjust ring index. */
  2798. req->ring_index++;
  2799. if (req->ring_index == req->length) {
  2800. req->ring_index = 0;
  2801. req->ring_ptr = req->ring;
  2802. } else
  2803. req->ring_ptr++;
  2804. reg = &ha->iobase->isp82;
  2805. dbval = 0x04 | (ha->portnum << 5);
  2806. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2807. if (ql2xdbwr)
  2808. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2809. else {
  2810. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2811. wmb();
  2812. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2813. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2814. dbval);
  2815. wmb();
  2816. }
  2817. }
  2818. }
  2819. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2820. {
  2821. if (qla82xx_rom_lock(ha))
  2822. /* Someone else is holding the lock. */
  2823. qla_printk(KERN_INFO, ha, "Resetting rom_lock\n");
  2824. /*
  2825. * Either we got the lock, or someone
  2826. * else died while holding it.
  2827. * In either case, unlock.
  2828. */
  2829. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2830. }
  2831. /*
  2832. * qla82xx_device_bootstrap
  2833. * Initialize device, set DEV_READY, start fw
  2834. *
  2835. * Note:
  2836. * IDC lock must be held upon entry
  2837. *
  2838. * Return:
  2839. * Success : 0
  2840. * Failed : 1
  2841. */
  2842. static int
  2843. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2844. {
  2845. int rval = QLA_SUCCESS;
  2846. int i, timeout;
  2847. uint32_t old_count, count;
  2848. struct qla_hw_data *ha = vha->hw;
  2849. int need_reset = 0, peg_stuck = 1;
  2850. need_reset = qla82xx_need_reset(ha);
  2851. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2852. for (i = 0; i < 10; i++) {
  2853. timeout = msleep_interruptible(200);
  2854. if (timeout) {
  2855. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2856. QLA82XX_DEV_FAILED);
  2857. return QLA_FUNCTION_FAILED;
  2858. }
  2859. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2860. if (count != old_count)
  2861. peg_stuck = 0;
  2862. }
  2863. if (need_reset) {
  2864. /* We are trying to perform a recovery here. */
  2865. if (peg_stuck)
  2866. qla82xx_rom_lock_recovery(ha);
  2867. goto dev_initialize;
  2868. } else {
  2869. /* Start of day for this ha context. */
  2870. if (peg_stuck) {
  2871. /* Either we are the first or recovery in progress. */
  2872. qla82xx_rom_lock_recovery(ha);
  2873. goto dev_initialize;
  2874. } else
  2875. /* Firmware already running. */
  2876. goto dev_ready;
  2877. }
  2878. return rval;
  2879. dev_initialize:
  2880. /* set to DEV_INITIALIZING */
  2881. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2882. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2883. /* Driver that sets device state to initializating sets IDC version */
  2884. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2885. qla82xx_idc_unlock(ha);
  2886. rval = qla82xx_start_firmware(vha);
  2887. qla82xx_idc_lock(ha);
  2888. if (rval != QLA_SUCCESS) {
  2889. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2890. qla82xx_clear_drv_active(ha);
  2891. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2892. return rval;
  2893. }
  2894. dev_ready:
  2895. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2896. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2897. return QLA_SUCCESS;
  2898. }
  2899. /*
  2900. * qla82xx_need_qsnt_handler
  2901. * Code to start quiescence sequence
  2902. *
  2903. * Note:
  2904. * IDC lock must be held upon entry
  2905. *
  2906. * Return: void
  2907. */
  2908. static void
  2909. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2910. {
  2911. struct qla_hw_data *ha = vha->hw;
  2912. uint32_t dev_state, drv_state, drv_active;
  2913. unsigned long reset_timeout;
  2914. if (vha->flags.online) {
  2915. /*Block any further I/O and wait for pending cmnds to complete*/
  2916. qla82xx_quiescent_state_cleanup(vha);
  2917. }
  2918. /* Set the quiescence ready bit */
  2919. qla82xx_set_qsnt_ready(ha);
  2920. /*wait for 30 secs for other functions to ack */
  2921. reset_timeout = jiffies + (30 * HZ);
  2922. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2923. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2924. /* Its 2 that is written when qsnt is acked, moving one bit */
  2925. drv_active = drv_active << 0x01;
  2926. while (drv_state != drv_active) {
  2927. if (time_after_eq(jiffies, reset_timeout)) {
  2928. /* quiescence timeout, other functions didn't ack
  2929. * changing the state to DEV_READY
  2930. */
  2931. qla_printk(KERN_INFO, ha,
  2932. "%s: QUIESCENT TIMEOUT\n", QLA2XXX_DRIVER_NAME);
  2933. qla_printk(KERN_INFO, ha,
  2934. "DRV_ACTIVE:%d DRV_STATE:%d\n", drv_active,
  2935. drv_state);
  2936. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2937. QLA82XX_DEV_READY);
  2938. qla_printk(KERN_INFO, ha,
  2939. "HW State: DEV_READY\n");
  2940. qla82xx_idc_unlock(ha);
  2941. qla2x00_perform_loop_resync(vha);
  2942. qla82xx_idc_lock(ha);
  2943. qla82xx_clear_qsnt_ready(vha);
  2944. return;
  2945. }
  2946. qla82xx_idc_unlock(ha);
  2947. msleep(1000);
  2948. qla82xx_idc_lock(ha);
  2949. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2950. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2951. drv_active = drv_active << 0x01;
  2952. }
  2953. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2954. /* everyone acked so set the state to DEV_QUIESCENCE */
  2955. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2956. qla_printk(KERN_INFO, ha, "HW State: DEV_QUIESCENT\n");
  2957. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2958. }
  2959. }
  2960. /*
  2961. * qla82xx_wait_for_state_change
  2962. * Wait for device state to change from given current state
  2963. *
  2964. * Note:
  2965. * IDC lock must not be held upon entry
  2966. *
  2967. * Return:
  2968. * Changed device state.
  2969. */
  2970. uint32_t
  2971. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2972. {
  2973. struct qla_hw_data *ha = vha->hw;
  2974. uint32_t dev_state;
  2975. do {
  2976. msleep(1000);
  2977. qla82xx_idc_lock(ha);
  2978. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2979. qla82xx_idc_unlock(ha);
  2980. } while (dev_state == curr_state);
  2981. return dev_state;
  2982. }
  2983. static void
  2984. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2985. {
  2986. struct qla_hw_data *ha = vha->hw;
  2987. /* Disable the board */
  2988. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  2989. qla82xx_idc_lock(ha);
  2990. qla82xx_clear_drv_active(ha);
  2991. qla82xx_idc_unlock(ha);
  2992. /* Set DEV_FAILED flag to disable timer */
  2993. vha->device_flags |= DFLG_DEV_FAILED;
  2994. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2995. qla2x00_mark_all_devices_lost(vha, 0);
  2996. vha->flags.online = 0;
  2997. vha->flags.init_done = 0;
  2998. }
  2999. /*
  3000. * qla82xx_need_reset_handler
  3001. * Code to start reset sequence
  3002. *
  3003. * Note:
  3004. * IDC lock must be held upon entry
  3005. *
  3006. * Return:
  3007. * Success : 0
  3008. * Failed : 1
  3009. */
  3010. static void
  3011. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  3012. {
  3013. uint32_t dev_state, drv_state, drv_active;
  3014. unsigned long reset_timeout;
  3015. struct qla_hw_data *ha = vha->hw;
  3016. struct req_que *req = ha->req_q_map[0];
  3017. if (vha->flags.online) {
  3018. qla82xx_idc_unlock(ha);
  3019. qla2x00_abort_isp_cleanup(vha);
  3020. ha->isp_ops->get_flash_version(vha, req->ring);
  3021. ha->isp_ops->nvram_config(vha);
  3022. qla82xx_idc_lock(ha);
  3023. }
  3024. qla82xx_set_rst_ready(ha);
  3025. /* wait for 10 seconds for reset ack from all functions */
  3026. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  3027. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3028. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3029. while (drv_state != drv_active) {
  3030. if (time_after_eq(jiffies, reset_timeout)) {
  3031. qla_printk(KERN_INFO, ha,
  3032. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  3033. break;
  3034. }
  3035. qla82xx_idc_unlock(ha);
  3036. msleep(1000);
  3037. qla82xx_idc_lock(ha);
  3038. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3039. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3040. }
  3041. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3042. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  3043. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3044. /* Force to DEV_COLD unless someone else is starting a reset */
  3045. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3046. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  3047. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3048. }
  3049. }
  3050. int
  3051. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3052. {
  3053. uint32_t fw_heartbeat_counter;
  3054. int status = 0;
  3055. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  3056. QLA82XX_PEG_ALIVE_COUNTER);
  3057. /* all 0xff, assume AER/EEH in progress, ignore */
  3058. if (fw_heartbeat_counter == 0xffffffff)
  3059. return status;
  3060. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3061. vha->seconds_since_last_heartbeat++;
  3062. /* FW not alive after 2 seconds */
  3063. if (vha->seconds_since_last_heartbeat == 2) {
  3064. vha->seconds_since_last_heartbeat = 0;
  3065. status = 1;
  3066. }
  3067. } else
  3068. vha->seconds_since_last_heartbeat = 0;
  3069. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3070. return status;
  3071. }
  3072. /*
  3073. * qla82xx_device_state_handler
  3074. * Main state handler
  3075. *
  3076. * Note:
  3077. * IDC lock must be held upon entry
  3078. *
  3079. * Return:
  3080. * Success : 0
  3081. * Failed : 1
  3082. */
  3083. int
  3084. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3085. {
  3086. uint32_t dev_state;
  3087. int rval = QLA_SUCCESS;
  3088. unsigned long dev_init_timeout;
  3089. struct qla_hw_data *ha = vha->hw;
  3090. qla82xx_idc_lock(ha);
  3091. if (!vha->flags.init_done)
  3092. qla82xx_set_drv_active(vha);
  3093. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3094. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  3095. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3096. /* wait for 30 seconds for device to go ready */
  3097. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3098. while (1) {
  3099. if (time_after_eq(jiffies, dev_init_timeout)) {
  3100. DEBUG(qla_printk(KERN_INFO, ha,
  3101. "%s: device init failed!\n",
  3102. QLA2XXX_DRIVER_NAME));
  3103. rval = QLA_FUNCTION_FAILED;
  3104. break;
  3105. }
  3106. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3107. qla_printk(KERN_INFO, ha,
  3108. "2:Device state is 0x%x = %s\n", dev_state,
  3109. dev_state < MAX_STATES ?
  3110. qdev_state[dev_state] : "Unknown");
  3111. switch (dev_state) {
  3112. case QLA82XX_DEV_READY:
  3113. goto exit;
  3114. case QLA82XX_DEV_COLD:
  3115. rval = qla82xx_device_bootstrap(vha);
  3116. goto exit;
  3117. case QLA82XX_DEV_INITIALIZING:
  3118. qla82xx_idc_unlock(ha);
  3119. msleep(1000);
  3120. qla82xx_idc_lock(ha);
  3121. break;
  3122. case QLA82XX_DEV_NEED_RESET:
  3123. qla82xx_need_reset_handler(vha);
  3124. dev_init_timeout = jiffies +
  3125. (ha->nx_dev_init_timeout * HZ);
  3126. break;
  3127. case QLA82XX_DEV_NEED_QUIESCENT:
  3128. qla82xx_need_qsnt_handler(vha);
  3129. /* Reset timeout value after quiescence handler */
  3130. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3131. * HZ);
  3132. break;
  3133. case QLA82XX_DEV_QUIESCENT:
  3134. /* Owner will exit and other will wait for the state
  3135. * to get changed
  3136. */
  3137. if (ha->flags.quiesce_owner)
  3138. goto exit;
  3139. qla82xx_idc_unlock(ha);
  3140. msleep(1000);
  3141. qla82xx_idc_lock(ha);
  3142. /* Reset timeout value after quiescence handler */
  3143. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3144. * HZ);
  3145. break;
  3146. case QLA82XX_DEV_FAILED:
  3147. qla82xx_dev_failed_handler(vha);
  3148. rval = QLA_FUNCTION_FAILED;
  3149. goto exit;
  3150. default:
  3151. qla82xx_idc_unlock(ha);
  3152. msleep(1000);
  3153. qla82xx_idc_lock(ha);
  3154. }
  3155. }
  3156. exit:
  3157. qla82xx_idc_unlock(ha);
  3158. return rval;
  3159. }
  3160. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3161. {
  3162. uint32_t dev_state, halt_status;
  3163. struct qla_hw_data *ha = vha->hw;
  3164. /* don't poll if reset is going on */
  3165. if (!ha->flags.isp82xx_reset_hdlr_active) {
  3166. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3167. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  3168. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  3169. qla_printk(KERN_WARNING, ha,
  3170. "%s(): Adapter reset needed!\n", __func__);
  3171. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3172. qla2xxx_wake_dpc(vha);
  3173. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  3174. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  3175. DEBUG(qla_printk(KERN_INFO, ha,
  3176. "scsi(%ld) %s - detected quiescence needed\n",
  3177. vha->host_no, __func__));
  3178. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  3179. qla2xxx_wake_dpc(vha);
  3180. } else {
  3181. qla82xx_check_fw_alive(vha);
  3182. if (qla82xx_check_fw_alive(vha)) {
  3183. halt_status = qla82xx_rd_32(ha,
  3184. QLA82XX_PEG_HALT_STATUS1);
  3185. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3186. set_bit(ISP_UNRECOVERABLE,
  3187. &vha->dpc_flags);
  3188. } else {
  3189. qla_printk(KERN_INFO, ha,
  3190. "scsi(%ld): %s - detect abort needed\n",
  3191. vha->host_no, __func__);
  3192. set_bit(ISP_ABORT_NEEDED,
  3193. &vha->dpc_flags);
  3194. }
  3195. qla2xxx_wake_dpc(vha);
  3196. ha->flags.isp82xx_fw_hung = 1;
  3197. if (ha->flags.mbox_busy) {
  3198. ha->flags.mbox_int = 1;
  3199. DEBUG2(qla_printk(KERN_ERR, ha,
  3200. "Due to fw hung, doing premature "
  3201. "completion of mbx command\n"));
  3202. if (test_bit(MBX_INTR_WAIT,
  3203. &ha->mbx_cmd_flags))
  3204. complete(&ha->mbx_intr_comp);
  3205. }
  3206. }
  3207. }
  3208. }
  3209. }
  3210. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3211. {
  3212. int rval;
  3213. rval = qla82xx_device_state_handler(vha);
  3214. return rval;
  3215. }
  3216. /*
  3217. * qla82xx_abort_isp
  3218. * Resets ISP and aborts all outstanding commands.
  3219. *
  3220. * Input:
  3221. * ha = adapter block pointer.
  3222. *
  3223. * Returns:
  3224. * 0 = success
  3225. */
  3226. int
  3227. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3228. {
  3229. int rval;
  3230. struct qla_hw_data *ha = vha->hw;
  3231. uint32_t dev_state;
  3232. if (vha->device_flags & DFLG_DEV_FAILED) {
  3233. qla_printk(KERN_WARNING, ha,
  3234. "%s(%ld): Device in failed state, "
  3235. "Exiting.\n", __func__, vha->host_no);
  3236. return QLA_SUCCESS;
  3237. }
  3238. ha->flags.isp82xx_reset_hdlr_active = 1;
  3239. qla82xx_idc_lock(ha);
  3240. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3241. if (dev_state == QLA82XX_DEV_READY) {
  3242. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3243. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3244. QLA82XX_DEV_NEED_RESET);
  3245. } else
  3246. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3247. dev_state < MAX_STATES ?
  3248. qdev_state[dev_state] : "Unknown");
  3249. qla82xx_idc_unlock(ha);
  3250. rval = qla82xx_device_state_handler(vha);
  3251. qla82xx_idc_lock(ha);
  3252. qla82xx_clear_rst_ready(ha);
  3253. qla82xx_idc_unlock(ha);
  3254. if (rval == QLA_SUCCESS) {
  3255. ha->flags.isp82xx_fw_hung = 0;
  3256. ha->flags.isp82xx_reset_hdlr_active = 0;
  3257. qla82xx_restart_isp(vha);
  3258. }
  3259. if (rval) {
  3260. vha->flags.online = 1;
  3261. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3262. if (ha->isp_abort_cnt == 0) {
  3263. qla_printk(KERN_WARNING, ha,
  3264. "ISP error recovery failed - "
  3265. "board disabled\n");
  3266. /*
  3267. * The next call disables the board
  3268. * completely.
  3269. */
  3270. ha->isp_ops->reset_adapter(vha);
  3271. vha->flags.online = 0;
  3272. clear_bit(ISP_ABORT_RETRY,
  3273. &vha->dpc_flags);
  3274. rval = QLA_SUCCESS;
  3275. } else { /* schedule another ISP abort */
  3276. ha->isp_abort_cnt--;
  3277. DEBUG(qla_printk(KERN_INFO, ha,
  3278. "qla%ld: ISP abort - retry remaining %d\n",
  3279. vha->host_no, ha->isp_abort_cnt));
  3280. rval = QLA_FUNCTION_FAILED;
  3281. }
  3282. } else {
  3283. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3284. DEBUG(qla_printk(KERN_INFO, ha,
  3285. "(%ld): ISP error recovery - retrying (%d) "
  3286. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3287. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3288. rval = QLA_FUNCTION_FAILED;
  3289. }
  3290. }
  3291. return rval;
  3292. }
  3293. /*
  3294. * qla82xx_fcoe_ctx_reset
  3295. * Perform a quick reset and aborts all outstanding commands.
  3296. * This will only perform an FCoE context reset and avoids a full blown
  3297. * chip reset.
  3298. *
  3299. * Input:
  3300. * ha = adapter block pointer.
  3301. * is_reset_path = flag for identifying the reset path.
  3302. *
  3303. * Returns:
  3304. * 0 = success
  3305. */
  3306. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3307. {
  3308. int rval = QLA_FUNCTION_FAILED;
  3309. if (vha->flags.online) {
  3310. /* Abort all outstanding commands, so as to be requeued later */
  3311. qla2x00_abort_isp_cleanup(vha);
  3312. }
  3313. /* Stop currently executing firmware.
  3314. * This will destroy existing FCoE context at the F/W end.
  3315. */
  3316. qla2x00_try_to_stop_firmware(vha);
  3317. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3318. rval = qla82xx_restart_isp(vha);
  3319. return rval;
  3320. }
  3321. /*
  3322. * qla2x00_wait_for_fcoe_ctx_reset
  3323. * Wait till the FCoE context is reset.
  3324. *
  3325. * Note:
  3326. * Does context switching here.
  3327. * Release SPIN_LOCK (if any) before calling this routine.
  3328. *
  3329. * Return:
  3330. * Success (fcoe_ctx reset is done) : 0
  3331. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3332. */
  3333. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3334. {
  3335. int status = QLA_FUNCTION_FAILED;
  3336. unsigned long wait_reset;
  3337. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3338. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3339. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3340. && time_before(jiffies, wait_reset)) {
  3341. set_current_state(TASK_UNINTERRUPTIBLE);
  3342. schedule_timeout(HZ);
  3343. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3344. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3345. status = QLA_SUCCESS;
  3346. break;
  3347. }
  3348. }
  3349. DEBUG2(printk(KERN_INFO
  3350. "%s status=%d\n", __func__, status));
  3351. return status;
  3352. }
  3353. void
  3354. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3355. {
  3356. int i;
  3357. unsigned long flags;
  3358. struct qla_hw_data *ha = vha->hw;
  3359. /* Check if 82XX firmware is alive or not
  3360. * We may have arrived here from NEED_RESET
  3361. * detection only
  3362. */
  3363. if (!ha->flags.isp82xx_fw_hung) {
  3364. for (i = 0; i < 2; i++) {
  3365. msleep(1000);
  3366. if (qla82xx_check_fw_alive(vha)) {
  3367. ha->flags.isp82xx_fw_hung = 1;
  3368. if (ha->flags.mbox_busy) {
  3369. ha->flags.mbox_int = 1;
  3370. complete(&ha->mbx_intr_comp);
  3371. }
  3372. break;
  3373. }
  3374. }
  3375. }
  3376. /* Abort all commands gracefully if fw NOT hung */
  3377. if (!ha->flags.isp82xx_fw_hung) {
  3378. int cnt, que;
  3379. srb_t *sp;
  3380. struct req_que *req;
  3381. spin_lock_irqsave(&ha->hardware_lock, flags);
  3382. for (que = 0; que < ha->max_req_queues; que++) {
  3383. req = ha->req_q_map[que];
  3384. if (!req)
  3385. continue;
  3386. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3387. sp = req->outstanding_cmds[cnt];
  3388. if (sp) {
  3389. if (!sp->ctx ||
  3390. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3391. spin_unlock_irqrestore(
  3392. &ha->hardware_lock, flags);
  3393. if (ha->isp_ops->abort_command(sp)) {
  3394. qla_printk(KERN_INFO, ha,
  3395. "scsi(%ld): mbx abort command failed in %s\n",
  3396. vha->host_no, __func__);
  3397. } else {
  3398. qla_printk(KERN_INFO, ha,
  3399. "scsi(%ld): mbx abort command success in %s\n",
  3400. vha->host_no, __func__);
  3401. }
  3402. spin_lock_irqsave(&ha->hardware_lock, flags);
  3403. }
  3404. }
  3405. }
  3406. }
  3407. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3408. /* Wait for pending cmds (physical and virtual) to complete */
  3409. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3410. WAIT_HOST) == QLA_SUCCESS) {
  3411. DEBUG2(qla_printk(KERN_INFO, ha,
  3412. "Done wait for pending commands\n"));
  3413. }
  3414. }
  3415. }