boot.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include <linux/wl12xx.h>
  25. #include "acx.h"
  26. #include "reg.h"
  27. #include "boot.h"
  28. #include "io.h"
  29. #include "event.h"
  30. #include "rx.h"
  31. static struct wl1271_partition_set part_table[PART_TABLE_LEN] = {
  32. [PART_DOWN] = {
  33. .mem = {
  34. .start = 0x00000000,
  35. .size = 0x000177c0
  36. },
  37. .reg = {
  38. .start = REGISTERS_BASE,
  39. .size = 0x00008800
  40. },
  41. .mem2 = {
  42. .start = 0x00000000,
  43. .size = 0x00000000
  44. },
  45. .mem3 = {
  46. .start = 0x00000000,
  47. .size = 0x00000000
  48. },
  49. },
  50. [PART_WORK] = {
  51. .mem = {
  52. .start = 0x00040000,
  53. .size = 0x00014fc0
  54. },
  55. .reg = {
  56. .start = REGISTERS_BASE,
  57. .size = 0x0000a000
  58. },
  59. .mem2 = {
  60. .start = 0x003004f8,
  61. .size = 0x00000004
  62. },
  63. .mem3 = {
  64. .start = 0x00040404,
  65. .size = 0x00000000
  66. },
  67. },
  68. [PART_DRPW] = {
  69. .mem = {
  70. .start = 0x00040000,
  71. .size = 0x00014fc0
  72. },
  73. .reg = {
  74. .start = DRPW_BASE,
  75. .size = 0x00006000
  76. },
  77. .mem2 = {
  78. .start = 0x00000000,
  79. .size = 0x00000000
  80. },
  81. .mem3 = {
  82. .start = 0x00000000,
  83. .size = 0x00000000
  84. }
  85. }
  86. };
  87. static void wl1271_boot_set_ecpu_ctrl(struct wl1271 *wl, u32 flag)
  88. {
  89. u32 cpu_ctrl;
  90. /* 10.5.0 run the firmware (I) */
  91. cpu_ctrl = wl1271_read32(wl, ACX_REG_ECPU_CONTROL);
  92. /* 10.5.1 run the firmware (II) */
  93. cpu_ctrl |= flag;
  94. wl1271_write32(wl, ACX_REG_ECPU_CONTROL, cpu_ctrl);
  95. }
  96. static void wl1271_parse_fw_ver(struct wl1271 *wl)
  97. {
  98. int ret;
  99. ret = sscanf(wl->chip.fw_ver_str + 4, "%u.%u.%u.%u.%u",
  100. &wl->chip.fw_ver[0], &wl->chip.fw_ver[1],
  101. &wl->chip.fw_ver[2], &wl->chip.fw_ver[3],
  102. &wl->chip.fw_ver[4]);
  103. if (ret != 5) {
  104. wl1271_warning("fw version incorrect value");
  105. memset(wl->chip.fw_ver, 0, sizeof(wl->chip.fw_ver));
  106. return;
  107. }
  108. }
  109. static void wl1271_boot_fw_version(struct wl1271 *wl)
  110. {
  111. struct wl1271_static_data static_data;
  112. wl1271_read(wl, wl->cmd_box_addr, &static_data, sizeof(static_data),
  113. false);
  114. strncpy(wl->chip.fw_ver_str, static_data.fw_version,
  115. sizeof(wl->chip.fw_ver_str));
  116. /* make sure the string is NULL-terminated */
  117. wl->chip.fw_ver_str[sizeof(wl->chip.fw_ver_str) - 1] = '\0';
  118. wl1271_parse_fw_ver(wl);
  119. }
  120. static int wl1271_boot_upload_firmware_chunk(struct wl1271 *wl, void *buf,
  121. size_t fw_data_len, u32 dest)
  122. {
  123. struct wl1271_partition_set partition;
  124. int addr, chunk_num, partition_limit;
  125. u8 *p, *chunk;
  126. /* whal_FwCtrl_LoadFwImageSm() */
  127. wl1271_debug(DEBUG_BOOT, "starting firmware upload");
  128. wl1271_debug(DEBUG_BOOT, "fw_data_len %zd chunk_size %d",
  129. fw_data_len, CHUNK_SIZE);
  130. if ((fw_data_len % 4) != 0) {
  131. wl1271_error("firmware length not multiple of four");
  132. return -EIO;
  133. }
  134. chunk = kmalloc(CHUNK_SIZE, GFP_KERNEL);
  135. if (!chunk) {
  136. wl1271_error("allocation for firmware upload chunk failed");
  137. return -ENOMEM;
  138. }
  139. memcpy(&partition, &part_table[PART_DOWN], sizeof(partition));
  140. partition.mem.start = dest;
  141. wl1271_set_partition(wl, &partition);
  142. /* 10.1 set partition limit and chunk num */
  143. chunk_num = 0;
  144. partition_limit = part_table[PART_DOWN].mem.size;
  145. while (chunk_num < fw_data_len / CHUNK_SIZE) {
  146. /* 10.2 update partition, if needed */
  147. addr = dest + (chunk_num + 2) * CHUNK_SIZE;
  148. if (addr > partition_limit) {
  149. addr = dest + chunk_num * CHUNK_SIZE;
  150. partition_limit = chunk_num * CHUNK_SIZE +
  151. part_table[PART_DOWN].mem.size;
  152. partition.mem.start = addr;
  153. wl1271_set_partition(wl, &partition);
  154. }
  155. /* 10.3 upload the chunk */
  156. addr = dest + chunk_num * CHUNK_SIZE;
  157. p = buf + chunk_num * CHUNK_SIZE;
  158. memcpy(chunk, p, CHUNK_SIZE);
  159. wl1271_debug(DEBUG_BOOT, "uploading fw chunk 0x%p to 0x%x",
  160. p, addr);
  161. wl1271_write(wl, addr, chunk, CHUNK_SIZE, false);
  162. chunk_num++;
  163. }
  164. /* 10.4 upload the last chunk */
  165. addr = dest + chunk_num * CHUNK_SIZE;
  166. p = buf + chunk_num * CHUNK_SIZE;
  167. memcpy(chunk, p, fw_data_len % CHUNK_SIZE);
  168. wl1271_debug(DEBUG_BOOT, "uploading fw last chunk (%zd B) 0x%p to 0x%x",
  169. fw_data_len % CHUNK_SIZE, p, addr);
  170. wl1271_write(wl, addr, chunk, fw_data_len % CHUNK_SIZE, false);
  171. kfree(chunk);
  172. return 0;
  173. }
  174. static int wl1271_boot_upload_firmware(struct wl1271 *wl)
  175. {
  176. u32 chunks, addr, len;
  177. int ret = 0;
  178. u8 *fw;
  179. fw = wl->fw;
  180. chunks = be32_to_cpup((__be32 *) fw);
  181. fw += sizeof(u32);
  182. wl1271_debug(DEBUG_BOOT, "firmware chunks to be uploaded: %u", chunks);
  183. while (chunks--) {
  184. addr = be32_to_cpup((__be32 *) fw);
  185. fw += sizeof(u32);
  186. len = be32_to_cpup((__be32 *) fw);
  187. fw += sizeof(u32);
  188. if (len > 300000) {
  189. wl1271_info("firmware chunk too long: %u", len);
  190. return -EINVAL;
  191. }
  192. wl1271_debug(DEBUG_BOOT, "chunk %d addr 0x%x len %u",
  193. chunks, addr, len);
  194. ret = wl1271_boot_upload_firmware_chunk(wl, fw, len, addr);
  195. if (ret != 0)
  196. break;
  197. fw += len;
  198. }
  199. return ret;
  200. }
  201. static int wl1271_boot_upload_nvs(struct wl1271 *wl)
  202. {
  203. size_t nvs_len, burst_len;
  204. int i;
  205. u32 dest_addr, val;
  206. u8 *nvs_ptr, *nvs_aligned;
  207. if (wl->nvs == NULL)
  208. return -ENODEV;
  209. if (wl->chip.id == CHIP_ID_1283_PG20) {
  210. struct wl128x_nvs_file *nvs = (struct wl128x_nvs_file *)wl->nvs;
  211. if (wl->nvs_len == sizeof(struct wl128x_nvs_file)) {
  212. if (nvs->general_params.dual_mode_select)
  213. wl->enable_11a = true;
  214. } else {
  215. wl1271_error("nvs size is not as expected: %zu != %zu",
  216. wl->nvs_len,
  217. sizeof(struct wl128x_nvs_file));
  218. kfree(wl->nvs);
  219. wl->nvs = NULL;
  220. wl->nvs_len = 0;
  221. return -EILSEQ;
  222. }
  223. /* only the first part of the NVS needs to be uploaded */
  224. nvs_len = sizeof(nvs->nvs);
  225. nvs_ptr = (u8 *)nvs->nvs;
  226. } else {
  227. struct wl1271_nvs_file *nvs =
  228. (struct wl1271_nvs_file *)wl->nvs;
  229. /*
  230. * FIXME: the LEGACY NVS image support (NVS's missing the 5GHz
  231. * band configurations) can be removed when those NVS files stop
  232. * floating around.
  233. */
  234. if (wl->nvs_len == sizeof(struct wl1271_nvs_file) ||
  235. wl->nvs_len == WL1271_INI_LEGACY_NVS_FILE_SIZE) {
  236. /* for now 11a is unsupported in AP mode */
  237. if (wl->bss_type != BSS_TYPE_AP_BSS &&
  238. nvs->general_params.dual_mode_select)
  239. wl->enable_11a = true;
  240. }
  241. if (wl->nvs_len != sizeof(struct wl1271_nvs_file) &&
  242. (wl->nvs_len != WL1271_INI_LEGACY_NVS_FILE_SIZE ||
  243. wl->enable_11a)) {
  244. wl1271_error("nvs size is not as expected: %zu != %zu",
  245. wl->nvs_len, sizeof(struct wl1271_nvs_file));
  246. kfree(wl->nvs);
  247. wl->nvs = NULL;
  248. wl->nvs_len = 0;
  249. return -EILSEQ;
  250. }
  251. /* only the first part of the NVS needs to be uploaded */
  252. nvs_len = sizeof(nvs->nvs);
  253. nvs_ptr = (u8 *) nvs->nvs;
  254. }
  255. /* update current MAC address to NVS */
  256. nvs_ptr[11] = wl->mac_addr[0];
  257. nvs_ptr[10] = wl->mac_addr[1];
  258. nvs_ptr[6] = wl->mac_addr[2];
  259. nvs_ptr[5] = wl->mac_addr[3];
  260. nvs_ptr[4] = wl->mac_addr[4];
  261. nvs_ptr[3] = wl->mac_addr[5];
  262. /*
  263. * Layout before the actual NVS tables:
  264. * 1 byte : burst length.
  265. * 2 bytes: destination address.
  266. * n bytes: data to burst copy.
  267. *
  268. * This is ended by a 0 length, then the NVS tables.
  269. */
  270. /* FIXME: Do we need to check here whether the LSB is 1? */
  271. while (nvs_ptr[0]) {
  272. burst_len = nvs_ptr[0];
  273. dest_addr = (nvs_ptr[1] & 0xfe) | ((u32)(nvs_ptr[2] << 8));
  274. /*
  275. * Due to our new wl1271_translate_reg_addr function,
  276. * we need to add the REGISTER_BASE to the destination
  277. */
  278. dest_addr += REGISTERS_BASE;
  279. /* We move our pointer to the data */
  280. nvs_ptr += 3;
  281. for (i = 0; i < burst_len; i++) {
  282. val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
  283. | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
  284. wl1271_debug(DEBUG_BOOT,
  285. "nvs burst write 0x%x: 0x%x",
  286. dest_addr, val);
  287. wl1271_write32(wl, dest_addr, val);
  288. nvs_ptr += 4;
  289. dest_addr += 4;
  290. }
  291. }
  292. /*
  293. * We've reached the first zero length, the first NVS table
  294. * is located at an aligned offset which is at least 7 bytes further.
  295. * NOTE: The wl->nvs->nvs element must be first, in order to
  296. * simplify the casting, we assume it is at the beginning of
  297. * the wl->nvs structure.
  298. */
  299. nvs_ptr = (u8 *)wl->nvs +
  300. ALIGN(nvs_ptr - (u8 *)wl->nvs + 7, 4);
  301. nvs_len -= nvs_ptr - (u8 *)wl->nvs;
  302. /* Now we must set the partition correctly */
  303. wl1271_set_partition(wl, &part_table[PART_WORK]);
  304. /* Copy the NVS tables to a new block to ensure alignment */
  305. nvs_aligned = kmemdup(nvs_ptr, nvs_len, GFP_KERNEL);
  306. if (!nvs_aligned)
  307. return -ENOMEM;
  308. /* And finally we upload the NVS tables */
  309. wl1271_write(wl, CMD_MBOX_ADDRESS, nvs_aligned, nvs_len, false);
  310. kfree(nvs_aligned);
  311. return 0;
  312. }
  313. static void wl1271_boot_enable_interrupts(struct wl1271 *wl)
  314. {
  315. wl1271_enable_interrupts(wl);
  316. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
  317. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  318. wl1271_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
  319. }
  320. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  321. {
  322. unsigned long timeout;
  323. u32 boot_data;
  324. /* perform soft reset */
  325. wl1271_write32(wl, ACX_REG_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  326. /* SOFT_RESET is self clearing */
  327. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  328. while (1) {
  329. boot_data = wl1271_read32(wl, ACX_REG_SLV_SOFT_RESET);
  330. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  331. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  332. break;
  333. if (time_after(jiffies, timeout)) {
  334. /* 1.2 check pWhalBus->uSelfClearTime if the
  335. * timeout was reached */
  336. wl1271_error("soft reset timeout");
  337. return -1;
  338. }
  339. udelay(SOFT_RESET_STALL_TIME);
  340. }
  341. /* disable Rx/Tx */
  342. wl1271_write32(wl, ENABLE, 0x0);
  343. /* disable auto calibration on start*/
  344. wl1271_write32(wl, SPARE_A2, 0xffff);
  345. return 0;
  346. }
  347. static int wl1271_boot_run_firmware(struct wl1271 *wl)
  348. {
  349. int loop, ret;
  350. u32 chip_id, intr;
  351. wl1271_boot_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
  352. chip_id = wl1271_read32(wl, CHIP_ID_B);
  353. wl1271_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
  354. if (chip_id != wl->chip.id) {
  355. wl1271_error("chip id doesn't match after firmware boot");
  356. return -EIO;
  357. }
  358. /* wait for init to complete */
  359. loop = 0;
  360. while (loop++ < INIT_LOOP) {
  361. udelay(INIT_LOOP_DELAY);
  362. intr = wl1271_read32(wl, ACX_REG_INTERRUPT_NO_CLEAR);
  363. if (intr == 0xffffffff) {
  364. wl1271_error("error reading hardware complete "
  365. "init indication");
  366. return -EIO;
  367. }
  368. /* check that ACX_INTR_INIT_COMPLETE is enabled */
  369. else if (intr & WL1271_ACX_INTR_INIT_COMPLETE) {
  370. wl1271_write32(wl, ACX_REG_INTERRUPT_ACK,
  371. WL1271_ACX_INTR_INIT_COMPLETE);
  372. break;
  373. }
  374. }
  375. if (loop > INIT_LOOP) {
  376. wl1271_error("timeout waiting for the hardware to "
  377. "complete initialization");
  378. return -EIO;
  379. }
  380. /* get hardware config command mail box */
  381. wl->cmd_box_addr = wl1271_read32(wl, REG_COMMAND_MAILBOX_PTR);
  382. /* get hardware config event mail box */
  383. wl->event_box_addr = wl1271_read32(wl, REG_EVENT_MAILBOX_PTR);
  384. /* set the working partition to its "running" mode offset */
  385. wl1271_set_partition(wl, &part_table[PART_WORK]);
  386. wl1271_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
  387. wl->cmd_box_addr, wl->event_box_addr);
  388. wl1271_boot_fw_version(wl);
  389. /*
  390. * in case of full asynchronous mode the firmware event must be
  391. * ready to receive event from the command mailbox
  392. */
  393. /* unmask required mbox events */
  394. wl->event_mask = BSS_LOSE_EVENT_ID |
  395. SCAN_COMPLETE_EVENT_ID |
  396. PS_REPORT_EVENT_ID |
  397. JOIN_EVENT_COMPLETE_ID |
  398. DISCONNECT_EVENT_COMPLETE_ID |
  399. RSSI_SNR_TRIGGER_0_EVENT_ID |
  400. PSPOLL_DELIVERY_FAILURE_EVENT_ID |
  401. SOFT_GEMINI_SENSE_EVENT_ID |
  402. MAX_TX_RETRY_EVENT_ID;
  403. if (wl->bss_type == BSS_TYPE_AP_BSS)
  404. wl->event_mask |= STA_REMOVE_COMPLETE_EVENT_ID |
  405. INACTIVE_STA_EVENT_ID;
  406. else
  407. wl->event_mask |= DUMMY_PACKET_EVENT_ID;
  408. ret = wl1271_event_unmask(wl);
  409. if (ret < 0) {
  410. wl1271_error("EVENT mask setting failed");
  411. return ret;
  412. }
  413. wl1271_event_mbox_config(wl);
  414. /* firmware startup completed */
  415. return 0;
  416. }
  417. static int wl1271_boot_write_irq_polarity(struct wl1271 *wl)
  418. {
  419. u32 polarity;
  420. polarity = wl1271_top_reg_read(wl, OCP_REG_POLARITY);
  421. /* We use HIGH polarity, so unset the LOW bit */
  422. polarity &= ~POLARITY_LOW;
  423. wl1271_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  424. return 0;
  425. }
  426. static void wl1271_boot_hw_version(struct wl1271 *wl)
  427. {
  428. u32 fuse;
  429. fuse = wl1271_top_reg_read(wl, REG_FUSE_DATA_2_1);
  430. fuse = (fuse & PG_VER_MASK) >> PG_VER_OFFSET;
  431. wl->hw_pg_ver = (s8)fuse;
  432. if (((wl->hw_pg_ver & PG_MAJOR_VER_MASK) >> PG_MAJOR_VER_OFFSET) < 3)
  433. wl->quirks |= WL12XX_QUIRK_END_OF_TRANSACTION;
  434. }
  435. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  436. {
  437. u16 spare_reg;
  438. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  439. spare_reg = wl1271_top_reg_read(wl, WL_SPARE_REG);
  440. if (spare_reg == 0xFFFF)
  441. return -EFAULT;
  442. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  443. wl1271_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  444. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  445. wl1271_top_reg_write(wl, SYS_CLK_CFG_REG,
  446. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  447. /* Delay execution for 15msec, to let the HW settle */
  448. mdelay(15);
  449. return 0;
  450. }
  451. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  452. {
  453. u16 tcxo_detection;
  454. tcxo_detection = wl1271_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  455. if (tcxo_detection & TCXO_DET_FAILED)
  456. return false;
  457. return true;
  458. }
  459. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  460. {
  461. u16 fref_detection;
  462. fref_detection = wl1271_top_reg_read(wl, FREF_CLK_DETECT_REG);
  463. if (fref_detection & FREF_CLK_DETECT_FAIL)
  464. return false;
  465. return true;
  466. }
  467. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  468. {
  469. wl1271_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  470. wl1271_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  471. wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  472. return 0;
  473. }
  474. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  475. {
  476. u16 spare_reg;
  477. u16 pll_config;
  478. u8 input_freq;
  479. /* Mask bits [3:1] in the sys_clk_cfg register */
  480. spare_reg = wl1271_top_reg_read(wl, WL_SPARE_REG);
  481. if (spare_reg == 0xFFFF)
  482. return -EFAULT;
  483. spare_reg |= BIT(2);
  484. wl1271_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  485. /* Handle special cases of the TCXO clock */
  486. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  487. wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  488. return wl128x_manually_configure_mcs_pll(wl);
  489. /* Set the input frequency according to the selected clock source */
  490. input_freq = (clk & 1) + 1;
  491. pll_config = wl1271_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  492. if (pll_config == 0xFFFF)
  493. return -EFAULT;
  494. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  495. pll_config |= MCS_PLL_ENABLE_HP;
  496. wl1271_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  497. return 0;
  498. }
  499. /*
  500. * WL128x has two clocks input - TCXO and FREF.
  501. * TCXO is the main clock of the device, while FREF is used to sync
  502. * between the GPS and the cellular modem.
  503. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  504. * as the WLAN/BT main clock.
  505. */
  506. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  507. {
  508. u16 sys_clk_cfg;
  509. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  510. if (wl->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  511. wl->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  512. if (!wl128x_switch_tcxo_to_fref(wl))
  513. return -EINVAL;
  514. goto fref_clk;
  515. }
  516. /* Query the HW, to determine which clock source we should use */
  517. sys_clk_cfg = wl1271_top_reg_read(wl, SYS_CLK_CFG_REG);
  518. if (sys_clk_cfg == 0xFFFF)
  519. return -EINVAL;
  520. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  521. goto fref_clk;
  522. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  523. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  524. wl->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  525. if (!wl128x_switch_tcxo_to_fref(wl))
  526. return -EINVAL;
  527. goto fref_clk;
  528. }
  529. /* TCXO clock is selected */
  530. if (!wl128x_is_tcxo_valid(wl))
  531. return -EINVAL;
  532. *selected_clock = wl->tcxo_clock;
  533. goto config_mcs_pll;
  534. fref_clk:
  535. /* FREF clock is selected */
  536. if (!wl128x_is_fref_valid(wl))
  537. return -EINVAL;
  538. *selected_clock = wl->ref_clock;
  539. config_mcs_pll:
  540. return wl128x_configure_mcs_pll(wl, *selected_clock);
  541. }
  542. static int wl127x_boot_clk(struct wl1271 *wl)
  543. {
  544. u32 pause;
  545. u32 clk;
  546. wl1271_boot_hw_version(wl);
  547. if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
  548. wl->ref_clock == CONF_REF_CLK_38_4_E ||
  549. wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  550. /* ref clk: 19.2/38.4/38.4-XTAL */
  551. clk = 0x3;
  552. else if (wl->ref_clock == CONF_REF_CLK_26_E ||
  553. wl->ref_clock == CONF_REF_CLK_52_E)
  554. /* ref clk: 26/52 */
  555. clk = 0x5;
  556. else
  557. return -EINVAL;
  558. if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
  559. u16 val;
  560. /* Set clock type (open drain) */
  561. val = wl1271_top_reg_read(wl, OCP_REG_CLK_TYPE);
  562. val &= FREF_CLK_TYPE_BITS;
  563. wl1271_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  564. /* Set clock pull mode (no pull) */
  565. val = wl1271_top_reg_read(wl, OCP_REG_CLK_PULL);
  566. val |= NO_PULL;
  567. wl1271_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  568. } else {
  569. u16 val;
  570. /* Set clock polarity */
  571. val = wl1271_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  572. val &= FREF_CLK_POLARITY_BITS;
  573. val |= CLK_REQ_OUTN_SEL;
  574. wl1271_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  575. }
  576. wl1271_write32(wl, PLL_PARAMETERS, clk);
  577. pause = wl1271_read32(wl, PLL_PARAMETERS);
  578. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  579. pause &= ~(WU_COUNTER_PAUSE_VAL);
  580. pause |= WU_COUNTER_PAUSE_VAL;
  581. wl1271_write32(wl, WU_COUNTER_PAUSE, pause);
  582. return 0;
  583. }
  584. /* uploads NVS and firmware */
  585. int wl1271_load_firmware(struct wl1271 *wl)
  586. {
  587. int ret = 0;
  588. u32 tmp, clk;
  589. int selected_clock = -1;
  590. if (wl->chip.id == CHIP_ID_1283_PG20) {
  591. ret = wl128x_boot_clk(wl, &selected_clock);
  592. if (ret < 0)
  593. goto out;
  594. } else {
  595. ret = wl127x_boot_clk(wl);
  596. if (ret < 0)
  597. goto out;
  598. }
  599. /* Continue the ELP wake up sequence */
  600. wl1271_write32(wl, WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  601. udelay(500);
  602. wl1271_set_partition(wl, &part_table[PART_DRPW]);
  603. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  604. to be used by DRPw FW. The RTRIM value will be added by the FW
  605. before taking DRPw out of reset */
  606. wl1271_debug(DEBUG_BOOT, "DRPW_SCRATCH_START %08x", DRPW_SCRATCH_START);
  607. clk = wl1271_read32(wl, DRPW_SCRATCH_START);
  608. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  609. if (wl->chip.id == CHIP_ID_1283_PG20) {
  610. clk |= ((selected_clock & 0x3) << 1) << 4;
  611. } else {
  612. clk |= (wl->ref_clock << 1) << 4;
  613. }
  614. wl1271_write32(wl, DRPW_SCRATCH_START, clk);
  615. wl1271_set_partition(wl, &part_table[PART_WORK]);
  616. /* Disable interrupts */
  617. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  618. ret = wl1271_boot_soft_reset(wl);
  619. if (ret < 0)
  620. goto out;
  621. /* 2. start processing NVS file */
  622. ret = wl1271_boot_upload_nvs(wl);
  623. if (ret < 0)
  624. goto out;
  625. /* write firmware's last address (ie. it's length) to
  626. * ACX_EEPROMLESS_IND_REG */
  627. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  628. wl1271_write32(wl, ACX_EEPROMLESS_IND_REG, ACX_EEPROMLESS_IND_REG);
  629. tmp = wl1271_read32(wl, CHIP_ID_B);
  630. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  631. /* 6. read the EEPROM parameters */
  632. tmp = wl1271_read32(wl, SCR_PAD2);
  633. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  634. * to upload_fw) */
  635. if (wl->chip.id == CHIP_ID_1283_PG20)
  636. wl1271_top_reg_write(wl, SDIO_IO_DS, wl->conf.hci_io_ds);
  637. ret = wl1271_boot_upload_firmware(wl);
  638. if (ret < 0)
  639. goto out;
  640. out:
  641. return ret;
  642. }
  643. EXPORT_SYMBOL_GPL(wl1271_load_firmware);
  644. int wl1271_boot(struct wl1271 *wl)
  645. {
  646. int ret;
  647. /* upload NVS and firmware */
  648. ret = wl1271_load_firmware(wl);
  649. if (ret)
  650. return ret;
  651. /* 10.5 start firmware */
  652. ret = wl1271_boot_run_firmware(wl);
  653. if (ret < 0)
  654. goto out;
  655. ret = wl1271_boot_write_irq_polarity(wl);
  656. if (ret < 0)
  657. goto out;
  658. wl1271_write32(wl, ACX_REG_INTERRUPT_MASK,
  659. WL1271_ACX_ALL_EVENTS_VECTOR);
  660. /* Enable firmware interrupts now */
  661. wl1271_boot_enable_interrupts(wl);
  662. /* set the wl1271 default filters */
  663. wl1271_set_default_filters(wl);
  664. wl1271_event_mbox_config(wl);
  665. out:
  666. return ret;
  667. }