hw.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "../rtl8192c/fw_common.h"
  40. #include "dm.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #define LLT_CONFIG 5
  44. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  45. u8 set_bits, u8 clear_bits)
  46. {
  47. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. rtlpci->reg_bcn_ctrl_val |= set_bits;
  50. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  51. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  52. }
  53. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  54. {
  55. struct rtl_priv *rtlpriv = rtl_priv(hw);
  56. u8 tmp1byte;
  57. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  58. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  59. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  60. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  61. tmp1byte &= ~(BIT(0));
  62. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  63. }
  64. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. u8 tmp1byte;
  68. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  69. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  70. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  71. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  72. tmp1byte |= BIT(0);
  73. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  74. }
  75. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  76. {
  77. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  78. }
  79. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  80. {
  81. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  82. }
  83. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  87. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  88. switch (variable) {
  89. case HW_VAR_RCR:
  90. *((u32 *) (val)) = rtlpci->receive_config;
  91. break;
  92. case HW_VAR_RF_STATE:
  93. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  94. break;
  95. case HW_VAR_FWLPS_RF_ON:{
  96. enum rf_pwrstate rfState;
  97. u32 val_rcr;
  98. rtlpriv->cfg->ops->get_hw_reg(hw,
  99. HW_VAR_RF_STATE,
  100. (u8 *) (&rfState));
  101. if (rfState == ERFOFF) {
  102. *((bool *) (val)) = true;
  103. } else {
  104. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  105. val_rcr &= 0x00070000;
  106. if (val_rcr)
  107. *((bool *) (val)) = false;
  108. else
  109. *((bool *) (val)) = true;
  110. }
  111. break;
  112. }
  113. case HW_VAR_FW_PSMODE_STATUS:
  114. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  115. break;
  116. case HW_VAR_CORRECT_TSF:{
  117. u64 tsf;
  118. u32 *ptsf_low = (u32 *)&tsf;
  119. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  120. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  121. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  122. *((u64 *) (val)) = tsf;
  123. break;
  124. }
  125. default:
  126. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  127. ("switch case not process\n"));
  128. break;
  129. }
  130. }
  131. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  132. {
  133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  134. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  137. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  139. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  140. u8 idx;
  141. switch (variable) {
  142. case HW_VAR_ETHER_ADDR:{
  143. for (idx = 0; idx < ETH_ALEN; idx++) {
  144. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  145. val[idx]);
  146. }
  147. break;
  148. }
  149. case HW_VAR_BASIC_RATE:{
  150. u16 rate_cfg = ((u16 *) val)[0];
  151. u8 rate_index = 0;
  152. rate_cfg &= 0x15f;
  153. rate_cfg |= 0x01;
  154. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  155. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  156. (rate_cfg >> 8) & 0xff);
  157. while (rate_cfg > 0x1) {
  158. rate_cfg = (rate_cfg >> 1);
  159. rate_index++;
  160. }
  161. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  162. rate_index);
  163. break;
  164. }
  165. case HW_VAR_BSSID:{
  166. for (idx = 0; idx < ETH_ALEN; idx++) {
  167. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  168. val[idx]);
  169. }
  170. break;
  171. }
  172. case HW_VAR_SIFS:{
  173. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  174. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  175. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  176. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  177. if (!mac->ht_enable)
  178. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  179. 0x0e0e);
  180. else
  181. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  182. *((u16 *) val));
  183. break;
  184. }
  185. case HW_VAR_SLOT_TIME:{
  186. u8 e_aci;
  187. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  188. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  189. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  190. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  191. rtlpriv->cfg->ops->set_hw_reg(hw,
  192. HW_VAR_AC_PARAM,
  193. (u8 *) (&e_aci));
  194. }
  195. break;
  196. }
  197. case HW_VAR_ACK_PREAMBLE:{
  198. u8 reg_tmp;
  199. u8 short_preamble = (bool) (*(u8 *) val);
  200. reg_tmp = (mac->cur_40_prime_sc) << 5;
  201. if (short_preamble)
  202. reg_tmp |= 0x80;
  203. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  204. break;
  205. }
  206. case HW_VAR_AMPDU_MIN_SPACE:{
  207. u8 min_spacing_to_set;
  208. u8 sec_min_space;
  209. min_spacing_to_set = *((u8 *) val);
  210. if (min_spacing_to_set <= 7) {
  211. sec_min_space = 0;
  212. if (min_spacing_to_set < sec_min_space)
  213. min_spacing_to_set = sec_min_space;
  214. mac->min_space_cfg = ((mac->min_space_cfg &
  215. 0xf8) |
  216. min_spacing_to_set);
  217. *val = min_spacing_to_set;
  218. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  219. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  220. mac->min_space_cfg));
  221. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  222. mac->min_space_cfg);
  223. }
  224. break;
  225. }
  226. case HW_VAR_SHORTGI_DENSITY:{
  227. u8 density_to_set;
  228. density_to_set = *((u8 *) val);
  229. mac->min_space_cfg |= (density_to_set << 3);
  230. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  231. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  232. mac->min_space_cfg));
  233. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  234. mac->min_space_cfg);
  235. break;
  236. }
  237. case HW_VAR_AMPDU_FACTOR:{
  238. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  239. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  240. u8 factor_toset;
  241. u8 *p_regtoset = NULL;
  242. u8 index = 0;
  243. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  244. (rtlpcipriv->bt_coexist.bt_coexist_type ==
  245. BT_CSR_BC4))
  246. p_regtoset = regtoset_bt;
  247. else
  248. p_regtoset = regtoset_normal;
  249. factor_toset = *((u8 *) val);
  250. if (factor_toset <= 3) {
  251. factor_toset = (1 << (factor_toset + 2));
  252. if (factor_toset > 0xf)
  253. factor_toset = 0xf;
  254. for (index = 0; index < 4; index++) {
  255. if ((p_regtoset[index] & 0xf0) >
  256. (factor_toset << 4))
  257. p_regtoset[index] =
  258. (p_regtoset[index] & 0x0f) |
  259. (factor_toset << 4);
  260. if ((p_regtoset[index] & 0x0f) >
  261. factor_toset)
  262. p_regtoset[index] =
  263. (p_regtoset[index] & 0xf0) |
  264. (factor_toset);
  265. rtl_write_byte(rtlpriv,
  266. (REG_AGGLEN_LMT + index),
  267. p_regtoset[index]);
  268. }
  269. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  270. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  271. factor_toset));
  272. }
  273. break;
  274. }
  275. case HW_VAR_AC_PARAM:{
  276. u8 e_aci = *((u8 *) val);
  277. rtl92c_dm_init_edca_turbo(hw);
  278. if (rtlpci->acm_method != eAcmWay2_SW)
  279. rtlpriv->cfg->ops->set_hw_reg(hw,
  280. HW_VAR_ACM_CTRL,
  281. (u8 *) (&e_aci));
  282. break;
  283. }
  284. case HW_VAR_ACM_CTRL:{
  285. u8 e_aci = *((u8 *) val);
  286. union aci_aifsn *p_aci_aifsn =
  287. (union aci_aifsn *)(&(mac->ac[0].aifs));
  288. u8 acm = p_aci_aifsn->f.acm;
  289. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  290. acm_ctrl =
  291. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  292. if (acm) {
  293. switch (e_aci) {
  294. case AC0_BE:
  295. acm_ctrl |= AcmHw_BeqEn;
  296. break;
  297. case AC2_VI:
  298. acm_ctrl |= AcmHw_ViqEn;
  299. break;
  300. case AC3_VO:
  301. acm_ctrl |= AcmHw_VoqEn;
  302. break;
  303. default:
  304. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  305. ("HW_VAR_ACM_CTRL acm set "
  306. "failed: eACI is %d\n", acm));
  307. break;
  308. }
  309. } else {
  310. switch (e_aci) {
  311. case AC0_BE:
  312. acm_ctrl &= (~AcmHw_BeqEn);
  313. break;
  314. case AC2_VI:
  315. acm_ctrl &= (~AcmHw_ViqEn);
  316. break;
  317. case AC3_VO:
  318. acm_ctrl &= (~AcmHw_BeqEn);
  319. break;
  320. default:
  321. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  322. ("switch case not process\n"));
  323. break;
  324. }
  325. }
  326. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  327. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  328. "Write 0x%X\n", acm_ctrl));
  329. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  330. break;
  331. }
  332. case HW_VAR_RCR:{
  333. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  334. rtlpci->receive_config = ((u32 *) (val))[0];
  335. break;
  336. }
  337. case HW_VAR_RETRY_LIMIT:{
  338. u8 retry_limit = ((u8 *) (val))[0];
  339. rtl_write_word(rtlpriv, REG_RL,
  340. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  341. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  342. break;
  343. }
  344. case HW_VAR_DUAL_TSF_RST:
  345. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  346. break;
  347. case HW_VAR_EFUSE_BYTES:
  348. rtlefuse->efuse_usedbytes = *((u16 *) val);
  349. break;
  350. case HW_VAR_EFUSE_USAGE:
  351. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  352. break;
  353. case HW_VAR_IO_CMD:
  354. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  355. break;
  356. case HW_VAR_WPA_CONFIG:
  357. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  358. break;
  359. case HW_VAR_SET_RPWM:{
  360. u8 rpwm_val;
  361. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  362. udelay(1);
  363. if (rpwm_val & BIT(7)) {
  364. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  365. (*(u8 *) val));
  366. } else {
  367. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  368. ((*(u8 *) val) | BIT(7)));
  369. }
  370. break;
  371. }
  372. case HW_VAR_H2C_FW_PWRMODE:{
  373. u8 psmode = (*(u8 *) val);
  374. if ((psmode != FW_PS_ACTIVE_MODE) &&
  375. (!IS_92C_SERIAL(rtlhal->version))) {
  376. rtl92c_dm_rf_saving(hw, true);
  377. }
  378. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  379. break;
  380. }
  381. case HW_VAR_FW_PSMODE_STATUS:
  382. ppsc->fw_current_inpsmode = *((bool *) val);
  383. break;
  384. case HW_VAR_H2C_FW_JOINBSSRPT:{
  385. u8 mstatus = (*(u8 *) val);
  386. u8 tmp_regcr, tmp_reg422;
  387. bool recover = false;
  388. if (mstatus == RT_MEDIA_CONNECT) {
  389. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  390. NULL);
  391. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  392. rtl_write_byte(rtlpriv, REG_CR + 1,
  393. (tmp_regcr | BIT(0)));
  394. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  395. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  396. tmp_reg422 =
  397. rtl_read_byte(rtlpriv,
  398. REG_FWHW_TXQ_CTRL + 2);
  399. if (tmp_reg422 & BIT(6))
  400. recover = true;
  401. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  402. tmp_reg422 & (~BIT(6)));
  403. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  404. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  405. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  406. if (recover) {
  407. rtl_write_byte(rtlpriv,
  408. REG_FWHW_TXQ_CTRL + 2,
  409. tmp_reg422);
  410. }
  411. rtl_write_byte(rtlpriv, REG_CR + 1,
  412. (tmp_regcr & ~(BIT(0))));
  413. }
  414. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  415. break;
  416. }
  417. case HW_VAR_AID:{
  418. u16 u2btmp;
  419. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  420. u2btmp &= 0xC000;
  421. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  422. mac->assoc_id));
  423. break;
  424. }
  425. case HW_VAR_CORRECT_TSF:{
  426. u8 btype_ibss = ((u8 *) (val))[0];
  427. if (btype_ibss == true)
  428. _rtl92ce_stop_tx_beacon(hw);
  429. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  430. rtl_write_dword(rtlpriv, REG_TSFTR,
  431. (u32) (mac->tsf & 0xffffffff));
  432. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  433. (u32) ((mac->tsf >> 32) & 0xffffffff));
  434. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  435. if (btype_ibss == true)
  436. _rtl92ce_resume_tx_beacon(hw);
  437. break;
  438. }
  439. default:
  440. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  441. "not process\n"));
  442. break;
  443. }
  444. }
  445. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  446. {
  447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  448. bool status = true;
  449. long count = 0;
  450. u32 value = _LLT_INIT_ADDR(address) |
  451. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  452. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  453. do {
  454. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  455. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  456. break;
  457. if (count > POLLING_LLT_THRESHOLD) {
  458. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  459. ("Failed to polling write LLT done at "
  460. "address %d!\n", address));
  461. status = false;
  462. break;
  463. }
  464. } while (++count);
  465. return status;
  466. }
  467. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  468. {
  469. struct rtl_priv *rtlpriv = rtl_priv(hw);
  470. unsigned short i;
  471. u8 txpktbuf_bndy;
  472. u8 maxPage;
  473. bool status;
  474. #if LLT_CONFIG == 1
  475. maxPage = 255;
  476. txpktbuf_bndy = 252;
  477. #elif LLT_CONFIG == 2
  478. maxPage = 127;
  479. txpktbuf_bndy = 124;
  480. #elif LLT_CONFIG == 3
  481. maxPage = 255;
  482. txpktbuf_bndy = 174;
  483. #elif LLT_CONFIG == 4
  484. maxPage = 255;
  485. txpktbuf_bndy = 246;
  486. #elif LLT_CONFIG == 5
  487. maxPage = 255;
  488. txpktbuf_bndy = 246;
  489. #endif
  490. #if LLT_CONFIG == 1
  491. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  492. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  493. #elif LLT_CONFIG == 2
  494. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  495. #elif LLT_CONFIG == 3
  496. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  497. #elif LLT_CONFIG == 4
  498. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  499. #elif LLT_CONFIG == 5
  500. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  501. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  502. #endif
  503. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  504. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  505. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  506. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  507. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  508. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  509. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  510. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  511. status = _rtl92ce_llt_write(hw, i, i + 1);
  512. if (true != status)
  513. return status;
  514. }
  515. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  516. if (true != status)
  517. return status;
  518. for (i = txpktbuf_bndy; i < maxPage; i++) {
  519. status = _rtl92ce_llt_write(hw, i, (i + 1));
  520. if (true != status)
  521. return status;
  522. }
  523. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  524. if (true != status)
  525. return status;
  526. return true;
  527. }
  528. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  529. {
  530. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  531. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  532. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  533. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  534. if (rtlpci->up_first_time)
  535. return;
  536. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  537. rtl92ce_sw_led_on(hw, pLed0);
  538. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  539. rtl92ce_sw_led_on(hw, pLed0);
  540. else
  541. rtl92ce_sw_led_off(hw, pLed0);
  542. }
  543. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  544. {
  545. struct rtl_priv *rtlpriv = rtl_priv(hw);
  546. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  547. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  548. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  549. unsigned char bytetmp;
  550. unsigned short wordtmp;
  551. u16 retry;
  552. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  553. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  554. u32 value32;
  555. value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
  556. value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
  557. rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
  558. }
  559. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  560. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  561. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  562. u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  563. u4b_tmp &= (~0x00024800);
  564. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  565. }
  566. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  567. udelay(2);
  568. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  569. udelay(2);
  570. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  571. udelay(2);
  572. retry = 0;
  573. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  574. rtl_read_dword(rtlpriv, 0xEC),
  575. bytetmp));
  576. while ((bytetmp & BIT(0)) && retry < 1000) {
  577. retry++;
  578. udelay(50);
  579. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  580. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  581. rtl_read_dword(rtlpriv,
  582. 0xEC),
  583. bytetmp));
  584. udelay(50);
  585. }
  586. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  587. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  588. udelay(2);
  589. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  590. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
  591. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
  592. }
  593. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  594. if (_rtl92ce_llt_table_init(hw) == false)
  595. return false;;
  596. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  597. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  598. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  599. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  600. wordtmp &= 0xf;
  601. wordtmp |= 0xF771;
  602. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  603. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  604. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  605. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  606. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  607. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  608. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  609. DMA_BIT_MASK(32));
  610. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  611. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  612. DMA_BIT_MASK(32));
  613. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  614. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  615. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  616. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  617. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  618. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  619. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  620. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  621. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  622. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  623. DMA_BIT_MASK(32));
  624. rtl_write_dword(rtlpriv, REG_RX_DESA,
  625. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  626. DMA_BIT_MASK(32));
  627. if (IS_92C_SERIAL(rtlhal->version))
  628. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  629. else
  630. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  631. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  632. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  633. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  634. do {
  635. retry++;
  636. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  637. } while ((retry < 200) && (bytetmp & BIT(7)));
  638. _rtl92ce_gen_refresh_led_state(hw);
  639. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  640. return true;;
  641. }
  642. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  643. {
  644. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  645. struct rtl_priv *rtlpriv = rtl_priv(hw);
  646. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  647. u8 reg_bw_opmode;
  648. u32 reg_ratr, reg_prsr;
  649. reg_bw_opmode = BW_OPMODE_20MHZ;
  650. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  651. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  652. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  653. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  654. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  655. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  656. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  657. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  658. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  659. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  660. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  661. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  662. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  663. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  664. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  665. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  666. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  667. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  668. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  669. else
  670. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  671. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  672. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  673. rtlpci->reg_bcn_ctrl_val = 0x1f;
  674. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  675. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  676. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  677. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  678. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  679. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  680. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  681. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  682. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  683. } else {
  684. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  685. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  686. }
  687. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  688. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  689. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  690. else
  691. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  692. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  693. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  694. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  695. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  696. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  697. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  698. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  699. }
  700. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  701. {
  702. struct rtl_priv *rtlpriv = rtl_priv(hw);
  703. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  704. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  705. rtl_write_word(rtlpriv, 0x350, 0x870c);
  706. rtl_write_byte(rtlpriv, 0x352, 0x1);
  707. if (ppsc->support_backdoor)
  708. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  709. else
  710. rtl_write_byte(rtlpriv, 0x349, 0x03);
  711. rtl_write_word(rtlpriv, 0x350, 0x2718);
  712. rtl_write_byte(rtlpriv, 0x352, 0x1);
  713. }
  714. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  715. {
  716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  717. u8 sec_reg_value;
  718. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  719. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  720. rtlpriv->sec.pairwise_enc_algorithm,
  721. rtlpriv->sec.group_enc_algorithm));
  722. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  723. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  724. "hw encryption\n"));
  725. return;
  726. }
  727. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  728. if (rtlpriv->sec.use_defaultkey) {
  729. sec_reg_value |= SCR_TxUseDK;
  730. sec_reg_value |= SCR_RxUseDK;
  731. }
  732. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  733. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  734. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  735. ("The SECR-value %x\n", sec_reg_value));
  736. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  737. }
  738. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  739. {
  740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  741. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  742. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  743. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  744. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  745. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  746. static bool iqk_initialized; /* initialized to false */
  747. bool rtstatus = true;
  748. bool is92c;
  749. int err;
  750. u8 tmp_u1b;
  751. rtlpci->being_init_adapter = true;
  752. rtlpriv->intf_ops->disable_aspm(hw);
  753. rtstatus = _rtl92ce_init_mac(hw);
  754. if (rtstatus != true) {
  755. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  756. err = 1;
  757. return err;
  758. }
  759. err = rtl92c_download_fw(hw);
  760. if (err) {
  761. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  762. ("Failed to download FW. Init HW "
  763. "without FW now..\n"));
  764. err = 1;
  765. rtlhal->fw_ready = false;
  766. return err;
  767. } else {
  768. rtlhal->fw_ready = true;
  769. }
  770. rtlhal->last_hmeboxnum = 0;
  771. rtl92c_phy_mac_config(hw);
  772. rtl92c_phy_bb_config(hw);
  773. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  774. rtl92c_phy_rf_config(hw);
  775. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  776. RF_CHNLBW, RFREG_OFFSET_MASK);
  777. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  778. RF_CHNLBW, RFREG_OFFSET_MASK);
  779. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  780. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  781. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  782. _rtl92ce_hw_configure(hw);
  783. rtl_cam_reset_all_entry(hw);
  784. rtl92ce_enable_hw_security_config(hw);
  785. ppsc->rfpwr_state = ERFON;
  786. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  787. _rtl92ce_enable_aspm_back_door(hw);
  788. rtlpriv->intf_ops->enable_aspm(hw);
  789. rtl8192ce_bt_hw_init(hw);
  790. if (ppsc->rfpwr_state == ERFON) {
  791. rtl92c_phy_set_rfpath_switch(hw, 1);
  792. if (iqk_initialized) {
  793. rtl92c_phy_iq_calibrate(hw, true);
  794. } else {
  795. rtl92c_phy_iq_calibrate(hw, false);
  796. iqk_initialized = true;
  797. }
  798. rtl92c_dm_check_txpower_tracking(hw);
  799. rtl92c_phy_lc_calibrate(hw);
  800. }
  801. is92c = IS_92C_SERIAL(rtlhal->version);
  802. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  803. if (!(tmp_u1b & BIT(0))) {
  804. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  805. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  806. }
  807. if (!(tmp_u1b & BIT(1)) && is92c) {
  808. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  809. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  810. }
  811. if (!(tmp_u1b & BIT(4))) {
  812. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  813. tmp_u1b &= 0x0F;
  814. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  815. udelay(10);
  816. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  817. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  818. }
  819. rtl92c_dm_init(hw);
  820. rtlpci->being_init_adapter = false;
  821. return err;
  822. }
  823. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  824. {
  825. struct rtl_priv *rtlpriv = rtl_priv(hw);
  826. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  827. enum version_8192c version = VERSION_UNKNOWN;
  828. u32 value32;
  829. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  830. if (value32 & TRP_VAUX_EN) {
  831. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  832. VERSION_A_CHIP_88C;
  833. } else {
  834. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  835. VERSION_B_CHIP_88C;
  836. }
  837. switch (version) {
  838. case VERSION_B_CHIP_92C:
  839. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  840. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  841. break;
  842. case VERSION_B_CHIP_88C:
  843. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  844. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  845. break;
  846. case VERSION_A_CHIP_92C:
  847. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  848. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  849. break;
  850. case VERSION_A_CHIP_88C:
  851. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  852. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  853. break;
  854. default:
  855. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  856. ("Chip Version ID: Unknown. Bug?\n"));
  857. break;
  858. }
  859. switch (version & 0x3) {
  860. case CHIP_88C:
  861. rtlphy->rf_type = RF_1T1R;
  862. break;
  863. case CHIP_92C:
  864. rtlphy->rf_type = RF_2T2R;
  865. break;
  866. case CHIP_92C_1T2R:
  867. rtlphy->rf_type = RF_1T2R;
  868. break;
  869. default:
  870. rtlphy->rf_type = RF_1T1R;
  871. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  872. ("ERROR RF_Type is set!!"));
  873. break;
  874. }
  875. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  876. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  877. "RF_2T2R" : "RF_1T1R"));
  878. return version;
  879. }
  880. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  881. enum nl80211_iftype type)
  882. {
  883. struct rtl_priv *rtlpriv = rtl_priv(hw);
  884. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  885. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  886. bt_msr &= 0xfc;
  887. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  888. type == NL80211_IFTYPE_STATION) {
  889. _rtl92ce_stop_tx_beacon(hw);
  890. _rtl92ce_enable_bcn_sub_func(hw);
  891. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  892. _rtl92ce_resume_tx_beacon(hw);
  893. _rtl92ce_disable_bcn_sub_func(hw);
  894. } else {
  895. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  896. ("Set HW_VAR_MEDIA_STATUS: "
  897. "No such media status(%x).\n", type));
  898. }
  899. switch (type) {
  900. case NL80211_IFTYPE_UNSPECIFIED:
  901. bt_msr |= MSR_NOLINK;
  902. ledaction = LED_CTL_LINK;
  903. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  904. ("Set Network type to NO LINK!\n"));
  905. break;
  906. case NL80211_IFTYPE_ADHOC:
  907. bt_msr |= MSR_ADHOC;
  908. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  909. ("Set Network type to Ad Hoc!\n"));
  910. break;
  911. case NL80211_IFTYPE_STATION:
  912. bt_msr |= MSR_INFRA;
  913. ledaction = LED_CTL_LINK;
  914. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  915. ("Set Network type to STA!\n"));
  916. break;
  917. case NL80211_IFTYPE_AP:
  918. bt_msr |= MSR_AP;
  919. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  920. ("Set Network type to AP!\n"));
  921. break;
  922. default:
  923. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  924. ("Network type %d not support!\n", type));
  925. return 1;
  926. break;
  927. }
  928. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  929. rtlpriv->cfg->ops->led_control(hw, ledaction);
  930. if ((bt_msr & 0xfc) == MSR_AP)
  931. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  932. else
  933. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  934. return 0;
  935. }
  936. void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  937. {
  938. struct rtl_priv *rtlpriv = rtl_priv(hw);
  939. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  940. if (rtlpriv->psc.rfpwr_state != ERFON)
  941. return;
  942. if (check_bssid == true) {
  943. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  944. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  945. (u8 *) (&reg_rcr));
  946. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  947. } else if (check_bssid == false) {
  948. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  949. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  950. rtlpriv->cfg->ops->set_hw_reg(hw,
  951. HW_VAR_RCR, (u8 *) (&reg_rcr));
  952. }
  953. }
  954. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  955. {
  956. struct rtl_priv *rtlpriv = rtl_priv(hw);
  957. if (_rtl92ce_set_media_status(hw, type))
  958. return -EOPNOTSUPP;
  959. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  960. if (type != NL80211_IFTYPE_AP)
  961. rtl92ce_set_check_bssid(hw, true);
  962. } else {
  963. rtl92ce_set_check_bssid(hw, false);
  964. }
  965. return 0;
  966. }
  967. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  968. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  969. {
  970. struct rtl_priv *rtlpriv = rtl_priv(hw);
  971. rtl92c_dm_init_edca_turbo(hw);
  972. switch (aci) {
  973. case AC1_BK:
  974. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  975. break;
  976. case AC0_BE:
  977. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
  978. break;
  979. case AC2_VI:
  980. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  981. break;
  982. case AC3_VO:
  983. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  984. break;
  985. default:
  986. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  987. break;
  988. }
  989. }
  990. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  994. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  995. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  996. rtlpci->irq_enabled = true;
  997. }
  998. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  999. {
  1000. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1001. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1002. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1003. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1004. rtlpci->irq_enabled = false;
  1005. }
  1006. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1007. {
  1008. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1009. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1010. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1011. u8 u1b_tmp;
  1012. u32 u4b_tmp;
  1013. rtlpriv->intf_ops->enable_aspm(hw);
  1014. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1015. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1016. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1017. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1018. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1019. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1020. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1021. rtl92c_firmware_selfreset(hw);
  1022. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1023. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1024. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1025. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1026. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1027. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1028. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
  1029. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
  1030. (u1b_tmp << 8));
  1031. } else {
  1032. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1033. (u1b_tmp << 8));
  1034. }
  1035. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1036. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1037. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1038. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1039. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1040. u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
  1041. u4b_tmp |= 0x03824800;
  1042. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
  1043. } else {
  1044. rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1045. }
  1046. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1047. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1048. }
  1049. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1050. {
  1051. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1052. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1053. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1054. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1055. enum nl80211_iftype opmode;
  1056. mac->link_state = MAC80211_NOLINK;
  1057. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1058. _rtl92ce_set_media_status(hw, opmode);
  1059. if (rtlpci->driver_is_goingto_unload ||
  1060. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1061. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1062. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1063. _rtl92ce_poweroff_adapter(hw);
  1064. }
  1065. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1066. u32 *p_inta, u32 *p_intb)
  1067. {
  1068. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1069. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1070. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1071. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1072. /*
  1073. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1074. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1075. */
  1076. }
  1077. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1078. {
  1079. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1080. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1081. u16 bcn_interval, atim_window;
  1082. bcn_interval = mac->beacon_interval;
  1083. atim_window = 2; /*FIX MERGE */
  1084. rtl92ce_disable_interrupt(hw);
  1085. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1086. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1087. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1088. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1089. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1090. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1091. rtl92ce_enable_interrupt(hw);
  1092. }
  1093. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1094. {
  1095. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1096. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1097. u16 bcn_interval = mac->beacon_interval;
  1098. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1099. ("beacon_interval:%d\n", bcn_interval));
  1100. rtl92ce_disable_interrupt(hw);
  1101. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1102. rtl92ce_enable_interrupt(hw);
  1103. }
  1104. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1105. u32 add_msr, u32 rm_msr)
  1106. {
  1107. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1108. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1109. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1110. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1111. if (add_msr)
  1112. rtlpci->irq_mask[0] |= add_msr;
  1113. if (rm_msr)
  1114. rtlpci->irq_mask[0] &= (~rm_msr);
  1115. rtl92ce_disable_interrupt(hw);
  1116. rtl92ce_enable_interrupt(hw);
  1117. }
  1118. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1119. bool autoload_fail,
  1120. u8 *hwinfo)
  1121. {
  1122. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1123. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1124. u8 rf_path, index, tempval;
  1125. u16 i;
  1126. for (rf_path = 0; rf_path < 2; rf_path++) {
  1127. for (i = 0; i < 3; i++) {
  1128. if (!autoload_fail) {
  1129. rtlefuse->
  1130. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1131. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1132. rtlefuse->
  1133. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1134. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1135. i];
  1136. } else {
  1137. rtlefuse->
  1138. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1139. EEPROM_DEFAULT_TXPOWERLEVEL;
  1140. rtlefuse->
  1141. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1142. EEPROM_DEFAULT_TXPOWERLEVEL;
  1143. }
  1144. }
  1145. }
  1146. for (i = 0; i < 3; i++) {
  1147. if (!autoload_fail)
  1148. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1149. else
  1150. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1151. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1152. (tempval & 0xf);
  1153. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1154. ((tempval & 0xf0) >> 4);
  1155. }
  1156. for (rf_path = 0; rf_path < 2; rf_path++)
  1157. for (i = 0; i < 3; i++)
  1158. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1159. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1160. i,
  1161. rtlefuse->
  1162. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1163. for (rf_path = 0; rf_path < 2; rf_path++)
  1164. for (i = 0; i < 3; i++)
  1165. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1166. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1167. rf_path, i,
  1168. rtlefuse->
  1169. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1170. for (rf_path = 0; rf_path < 2; rf_path++)
  1171. for (i = 0; i < 3; i++)
  1172. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1173. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1174. rf_path, i,
  1175. rtlefuse->
  1176. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1177. [i]));
  1178. for (rf_path = 0; rf_path < 2; rf_path++) {
  1179. for (i = 0; i < 14; i++) {
  1180. index = _rtl92c_get_chnl_group((u8) i);
  1181. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1182. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1183. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1184. rtlefuse->
  1185. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1186. if ((rtlefuse->
  1187. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1188. rtlefuse->
  1189. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1190. > 0) {
  1191. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1192. rtlefuse->
  1193. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1194. [index] -
  1195. rtlefuse->
  1196. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1197. [index];
  1198. } else {
  1199. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1200. }
  1201. }
  1202. for (i = 0; i < 14; i++) {
  1203. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1204. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1205. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1206. rtlefuse->txpwrlevel_cck[rf_path][i],
  1207. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1208. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1209. }
  1210. }
  1211. for (i = 0; i < 3; i++) {
  1212. if (!autoload_fail) {
  1213. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1214. hwinfo[EEPROM_TXPWR_GROUP + i];
  1215. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1216. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1217. } else {
  1218. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1219. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1220. }
  1221. }
  1222. for (rf_path = 0; rf_path < 2; rf_path++) {
  1223. for (i = 0; i < 14; i++) {
  1224. index = _rtl92c_get_chnl_group((u8) i);
  1225. if (rf_path == RF90_PATH_A) {
  1226. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1227. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1228. & 0xf);
  1229. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1230. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1231. & 0xf);
  1232. } else if (rf_path == RF90_PATH_B) {
  1233. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1234. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1235. & 0xf0) >> 4);
  1236. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1237. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1238. & 0xf0) >> 4);
  1239. }
  1240. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1241. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1242. rf_path, i,
  1243. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1244. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1245. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1246. rf_path, i,
  1247. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1248. }
  1249. }
  1250. for (i = 0; i < 14; i++) {
  1251. index = _rtl92c_get_chnl_group((u8) i);
  1252. if (!autoload_fail)
  1253. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1254. else
  1255. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1256. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1257. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1258. ((tempval >> 4) & 0xF);
  1259. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1260. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1261. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1262. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1263. index = _rtl92c_get_chnl_group((u8) i);
  1264. if (!autoload_fail)
  1265. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1266. else
  1267. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1268. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1269. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1270. ((tempval >> 4) & 0xF);
  1271. }
  1272. rtlefuse->legacy_ht_txpowerdiff =
  1273. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1274. for (i = 0; i < 14; i++)
  1275. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1276. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1277. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1278. for (i = 0; i < 14; i++)
  1279. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1280. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1281. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1282. for (i = 0; i < 14; i++)
  1283. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1284. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1285. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1286. for (i = 0; i < 14; i++)
  1287. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1288. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1289. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1290. if (!autoload_fail)
  1291. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1292. else
  1293. rtlefuse->eeprom_regulatory = 0;
  1294. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1295. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1296. if (!autoload_fail) {
  1297. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1298. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1299. } else {
  1300. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1301. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1302. }
  1303. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1304. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1305. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1306. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1307. if (!autoload_fail)
  1308. tempval = hwinfo[EEPROM_THERMAL_METER];
  1309. else
  1310. tempval = EEPROM_DEFAULT_THERMALMETER;
  1311. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1312. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1313. rtlefuse->apk_thermalmeterignore = true;
  1314. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1315. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1316. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1317. }
  1318. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1319. {
  1320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1321. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1322. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1323. u16 i, usvalue;
  1324. u8 hwinfo[HWSET_MAX_SIZE];
  1325. u16 eeprom_id;
  1326. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1327. rtl_efuse_shadow_map_update(hw);
  1328. memcpy((void *)hwinfo,
  1329. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1330. HWSET_MAX_SIZE);
  1331. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1332. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1333. ("RTL819X Not boot from eeprom, check it !!"));
  1334. }
  1335. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1336. hwinfo, HWSET_MAX_SIZE);
  1337. eeprom_id = *((u16 *)&hwinfo[0]);
  1338. if (eeprom_id != RTL8190_EEPROM_ID) {
  1339. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1340. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1341. rtlefuse->autoload_failflag = true;
  1342. } else {
  1343. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1344. rtlefuse->autoload_failflag = false;
  1345. }
  1346. if (rtlefuse->autoload_failflag == true)
  1347. return;
  1348. for (i = 0; i < 6; i += 2) {
  1349. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1350. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1351. }
  1352. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1353. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1354. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1355. rtlefuse->autoload_failflag,
  1356. hwinfo);
  1357. rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
  1358. rtlefuse->autoload_failflag,
  1359. hwinfo);
  1360. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1361. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1362. rtlefuse->txpwr_fromeprom = true;
  1363. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1364. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1365. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1366. /* set channel paln to world wide 13 */
  1367. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1368. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1369. switch (rtlefuse->eeprom_oemid) {
  1370. case EEPROM_CID_DEFAULT:
  1371. if (rtlefuse->eeprom_did == 0x8176) {
  1372. if ((rtlefuse->eeprom_svid == 0x103C &&
  1373. rtlefuse->eeprom_smid == 0x1629))
  1374. rtlhal->oem_id = RT_CID_819x_HP;
  1375. else
  1376. rtlhal->oem_id = RT_CID_DEFAULT;
  1377. } else {
  1378. rtlhal->oem_id = RT_CID_DEFAULT;
  1379. }
  1380. break;
  1381. case EEPROM_CID_TOSHIBA:
  1382. rtlhal->oem_id = RT_CID_TOSHIBA;
  1383. break;
  1384. case EEPROM_CID_QMI:
  1385. rtlhal->oem_id = RT_CID_819x_QMI;
  1386. break;
  1387. case EEPROM_CID_WHQL:
  1388. default:
  1389. rtlhal->oem_id = RT_CID_DEFAULT;
  1390. break;
  1391. }
  1392. }
  1393. }
  1394. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1395. {
  1396. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1397. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1398. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1399. switch (rtlhal->oem_id) {
  1400. case RT_CID_819x_HP:
  1401. pcipriv->ledctl.led_opendrain = true;
  1402. break;
  1403. case RT_CID_819x_Lenovo:
  1404. case RT_CID_DEFAULT:
  1405. case RT_CID_TOSHIBA:
  1406. case RT_CID_CCX:
  1407. case RT_CID_819x_Acer:
  1408. case RT_CID_WHQL:
  1409. default:
  1410. break;
  1411. }
  1412. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1413. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1414. }
  1415. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1416. {
  1417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1418. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1419. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1420. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1421. u8 tmp_u1b;
  1422. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1423. if (get_rf_type(rtlphy) == RF_1T1R)
  1424. rtlpriv->dm.rfpath_rxenable[0] = true;
  1425. else
  1426. rtlpriv->dm.rfpath_rxenable[0] =
  1427. rtlpriv->dm.rfpath_rxenable[1] = true;
  1428. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1429. rtlhal->version));
  1430. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1431. if (tmp_u1b & BIT(4)) {
  1432. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1433. rtlefuse->epromtype = EEPROM_93C46;
  1434. } else {
  1435. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1436. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1437. }
  1438. if (tmp_u1b & BIT(5)) {
  1439. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1440. rtlefuse->autoload_failflag = false;
  1441. _rtl92ce_read_adapter_info(hw);
  1442. } else {
  1443. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1444. }
  1445. _rtl92ce_hal_customized_behavior(hw);
  1446. }
  1447. static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
  1448. struct ieee80211_sta *sta)
  1449. {
  1450. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1451. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1452. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1453. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1454. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1455. u32 ratr_value;
  1456. u8 ratr_index = 0;
  1457. u8 nmode = mac->ht_enable;
  1458. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1459. u16 shortgi_rate;
  1460. u32 tmp_ratr_value;
  1461. u8 curtxbw_40mhz = mac->bw_40;
  1462. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1463. 1 : 0;
  1464. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1465. 1 : 0;
  1466. enum wireless_mode wirelessmode = mac->mode;
  1467. if (rtlhal->current_bandtype == BAND_ON_5G)
  1468. ratr_value = sta->supp_rates[1] << 4;
  1469. else
  1470. ratr_value = sta->supp_rates[0];
  1471. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1472. sta->ht_cap.mcs.rx_mask[0] << 12);
  1473. switch (wirelessmode) {
  1474. case WIRELESS_MODE_B:
  1475. if (ratr_value & 0x0000000c)
  1476. ratr_value &= 0x0000000d;
  1477. else
  1478. ratr_value &= 0x0000000f;
  1479. break;
  1480. case WIRELESS_MODE_G:
  1481. ratr_value &= 0x00000FF5;
  1482. break;
  1483. case WIRELESS_MODE_N_24G:
  1484. case WIRELESS_MODE_N_5G:
  1485. nmode = 1;
  1486. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1487. ratr_value &= 0x0007F005;
  1488. } else {
  1489. u32 ratr_mask;
  1490. if (get_rf_type(rtlphy) == RF_1T2R ||
  1491. get_rf_type(rtlphy) == RF_1T1R)
  1492. ratr_mask = 0x000ff005;
  1493. else
  1494. ratr_mask = 0x0f0ff005;
  1495. ratr_value &= ratr_mask;
  1496. }
  1497. break;
  1498. default:
  1499. if (rtlphy->rf_type == RF_1T2R)
  1500. ratr_value &= 0x000ff0ff;
  1501. else
  1502. ratr_value &= 0x0f0ff0ff;
  1503. break;
  1504. }
  1505. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1506. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1507. (rtlpcipriv->bt_coexist.bt_cur_state) &&
  1508. (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
  1509. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
  1510. (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
  1511. ratr_value &= 0x0fffcfc0;
  1512. else
  1513. ratr_value &= 0x0FFFFFFF;
  1514. if (nmode && ((curtxbw_40mhz &&
  1515. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1516. curshortgi_20mhz))) {
  1517. ratr_value |= 0x10000000;
  1518. tmp_ratr_value = (ratr_value >> 12);
  1519. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1520. if ((1 << shortgi_rate) & tmp_ratr_value)
  1521. break;
  1522. }
  1523. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1524. (shortgi_rate << 4) | (shortgi_rate);
  1525. }
  1526. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1527. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1528. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1529. }
  1530. static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
  1531. struct ieee80211_sta *sta, u8 rssi_level)
  1532. {
  1533. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1534. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1535. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1536. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1537. struct rtl_sta_info *sta_entry = NULL;
  1538. u32 ratr_bitmap;
  1539. u8 ratr_index;
  1540. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1541. ? 1 : 0;
  1542. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1543. 1 : 0;
  1544. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1545. 1 : 0;
  1546. enum wireless_mode wirelessmode = 0;
  1547. bool shortgi = false;
  1548. u8 rate_mask[5];
  1549. u8 macid = 0;
  1550. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1551. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1552. wirelessmode = sta_entry->wireless_mode;
  1553. if (mac->opmode == NL80211_IFTYPE_STATION)
  1554. curtxbw_40mhz = mac->bw_40;
  1555. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1556. mac->opmode == NL80211_IFTYPE_ADHOC)
  1557. macid = sta->aid + 1;
  1558. if (rtlhal->current_bandtype == BAND_ON_5G)
  1559. ratr_bitmap = sta->supp_rates[1] << 4;
  1560. else
  1561. ratr_bitmap = sta->supp_rates[0];
  1562. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1563. sta->ht_cap.mcs.rx_mask[0] << 12);
  1564. switch (wirelessmode) {
  1565. case WIRELESS_MODE_B:
  1566. ratr_index = RATR_INX_WIRELESS_B;
  1567. if (ratr_bitmap & 0x0000000c)
  1568. ratr_bitmap &= 0x0000000d;
  1569. else
  1570. ratr_bitmap &= 0x0000000f;
  1571. break;
  1572. case WIRELESS_MODE_G:
  1573. ratr_index = RATR_INX_WIRELESS_GB;
  1574. if (rssi_level == 1)
  1575. ratr_bitmap &= 0x00000f00;
  1576. else if (rssi_level == 2)
  1577. ratr_bitmap &= 0x00000ff0;
  1578. else
  1579. ratr_bitmap &= 0x00000ff5;
  1580. break;
  1581. case WIRELESS_MODE_A:
  1582. ratr_index = RATR_INX_WIRELESS_A;
  1583. ratr_bitmap &= 0x00000ff0;
  1584. break;
  1585. case WIRELESS_MODE_N_24G:
  1586. case WIRELESS_MODE_N_5G:
  1587. ratr_index = RATR_INX_WIRELESS_NGB;
  1588. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1589. if (rssi_level == 1)
  1590. ratr_bitmap &= 0x00070000;
  1591. else if (rssi_level == 2)
  1592. ratr_bitmap &= 0x0007f000;
  1593. else
  1594. ratr_bitmap &= 0x0007f005;
  1595. } else {
  1596. if (rtlphy->rf_type == RF_1T2R ||
  1597. rtlphy->rf_type == RF_1T1R) {
  1598. if (curtxbw_40mhz) {
  1599. if (rssi_level == 1)
  1600. ratr_bitmap &= 0x000f0000;
  1601. else if (rssi_level == 2)
  1602. ratr_bitmap &= 0x000ff000;
  1603. else
  1604. ratr_bitmap &= 0x000ff015;
  1605. } else {
  1606. if (rssi_level == 1)
  1607. ratr_bitmap &= 0x000f0000;
  1608. else if (rssi_level == 2)
  1609. ratr_bitmap &= 0x000ff000;
  1610. else
  1611. ratr_bitmap &= 0x000ff005;
  1612. }
  1613. } else {
  1614. if (curtxbw_40mhz) {
  1615. if (rssi_level == 1)
  1616. ratr_bitmap &= 0x0f0f0000;
  1617. else if (rssi_level == 2)
  1618. ratr_bitmap &= 0x0f0ff000;
  1619. else
  1620. ratr_bitmap &= 0x0f0ff015;
  1621. } else {
  1622. if (rssi_level == 1)
  1623. ratr_bitmap &= 0x0f0f0000;
  1624. else if (rssi_level == 2)
  1625. ratr_bitmap &= 0x0f0ff000;
  1626. else
  1627. ratr_bitmap &= 0x0f0ff005;
  1628. }
  1629. }
  1630. }
  1631. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1632. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1633. if (macid == 0)
  1634. shortgi = true;
  1635. else if (macid == 1)
  1636. shortgi = false;
  1637. }
  1638. break;
  1639. default:
  1640. ratr_index = RATR_INX_WIRELESS_NGB;
  1641. if (rtlphy->rf_type == RF_1T2R)
  1642. ratr_bitmap &= 0x000ff0ff;
  1643. else
  1644. ratr_bitmap &= 0x0f0ff0ff;
  1645. break;
  1646. }
  1647. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1648. ("ratr_bitmap :%x\n", ratr_bitmap));
  1649. *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  1650. (ratr_index << 28));
  1651. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1652. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1653. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1654. ratr_index, ratr_bitmap,
  1655. rate_mask[0], rate_mask[1],
  1656. rate_mask[2], rate_mask[3],
  1657. rate_mask[4]));
  1658. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1659. if (macid != 0)
  1660. sta_entry->ratr_index = ratr_index;
  1661. }
  1662. void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1663. struct ieee80211_sta *sta, u8 rssi_level)
  1664. {
  1665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1666. if (rtlpriv->dm.useramask)
  1667. rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
  1668. else
  1669. rtl92ce_update_hal_rate_table(hw, sta);
  1670. }
  1671. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1672. {
  1673. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1674. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1675. u16 sifs_timer;
  1676. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1677. (u8 *)&mac->slot_time);
  1678. if (!mac->ht_enable)
  1679. sifs_timer = 0x0a0a;
  1680. else
  1681. sifs_timer = 0x1010;
  1682. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1683. }
  1684. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1685. {
  1686. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1687. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1688. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1689. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1690. u8 u1tmp;
  1691. bool actuallyset = false;
  1692. unsigned long flag;
  1693. if (rtlpci->being_init_adapter)
  1694. return false;
  1695. if (ppsc->swrf_processing)
  1696. return false;
  1697. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1698. if (ppsc->rfchange_inprogress) {
  1699. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1700. return false;
  1701. } else {
  1702. ppsc->rfchange_inprogress = true;
  1703. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1704. }
  1705. cur_rfstate = ppsc->rfpwr_state;
  1706. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1707. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1708. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1709. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1710. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1711. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1712. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1713. e_rfpowerstate_toset = ERFON;
  1714. ppsc->hwradiooff = false;
  1715. actuallyset = true;
  1716. } else if ((ppsc->hwradiooff == false)
  1717. && (e_rfpowerstate_toset == ERFOFF)) {
  1718. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1719. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1720. e_rfpowerstate_toset = ERFOFF;
  1721. ppsc->hwradiooff = true;
  1722. actuallyset = true;
  1723. }
  1724. if (actuallyset) {
  1725. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1726. ppsc->rfchange_inprogress = false;
  1727. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1728. } else {
  1729. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1730. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1731. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1732. ppsc->rfchange_inprogress = false;
  1733. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1734. }
  1735. *valid = 1;
  1736. return !ppsc->hwradiooff;
  1737. }
  1738. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1739. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1740. bool is_wepkey, bool clear_all)
  1741. {
  1742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1743. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1744. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1745. u8 *macaddr = p_macaddr;
  1746. u32 entry_id = 0;
  1747. bool is_pairwise = false;
  1748. static u8 cam_const_addr[4][6] = {
  1749. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1750. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1751. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1752. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1753. };
  1754. static u8 cam_const_broad[] = {
  1755. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1756. };
  1757. if (clear_all) {
  1758. u8 idx = 0;
  1759. u8 cam_offset = 0;
  1760. u8 clear_number = 5;
  1761. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1762. for (idx = 0; idx < clear_number; idx++) {
  1763. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1764. rtl_cam_empty_entry(hw, cam_offset + idx);
  1765. if (idx < 5) {
  1766. memset(rtlpriv->sec.key_buf[idx], 0,
  1767. MAX_KEY_LEN);
  1768. rtlpriv->sec.key_len[idx] = 0;
  1769. }
  1770. }
  1771. } else {
  1772. switch (enc_algo) {
  1773. case WEP40_ENCRYPTION:
  1774. enc_algo = CAM_WEP40;
  1775. break;
  1776. case WEP104_ENCRYPTION:
  1777. enc_algo = CAM_WEP104;
  1778. break;
  1779. case TKIP_ENCRYPTION:
  1780. enc_algo = CAM_TKIP;
  1781. break;
  1782. case AESCCMP_ENCRYPTION:
  1783. enc_algo = CAM_AES;
  1784. break;
  1785. default:
  1786. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1787. "not process\n"));
  1788. enc_algo = CAM_TKIP;
  1789. break;
  1790. }
  1791. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1792. macaddr = cam_const_addr[key_index];
  1793. entry_id = key_index;
  1794. } else {
  1795. if (is_group) {
  1796. macaddr = cam_const_broad;
  1797. entry_id = key_index;
  1798. } else {
  1799. if (mac->opmode == NL80211_IFTYPE_AP) {
  1800. entry_id = rtl_cam_get_free_entry(hw,
  1801. p_macaddr);
  1802. if (entry_id >= TOTAL_CAM_ENTRY) {
  1803. RT_TRACE(rtlpriv, COMP_SEC,
  1804. DBG_EMERG,
  1805. ("Can not find free hw"
  1806. " security cam entry\n"));
  1807. return;
  1808. }
  1809. } else {
  1810. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1811. }
  1812. key_index = PAIRWISE_KEYIDX;
  1813. is_pairwise = true;
  1814. }
  1815. }
  1816. if (rtlpriv->sec.key_len[key_index] == 0) {
  1817. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1818. ("delete one entry, entry_id is %d\n",
  1819. entry_id));
  1820. if (mac->opmode == NL80211_IFTYPE_AP)
  1821. rtl_cam_del_entry(hw, p_macaddr);
  1822. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1823. } else {
  1824. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1825. ("The insert KEY length is %d\n",
  1826. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1827. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1828. ("The insert KEY is %x %x\n",
  1829. rtlpriv->sec.key_buf[0][0],
  1830. rtlpriv->sec.key_buf[0][1]));
  1831. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1832. ("add one entry\n"));
  1833. if (is_pairwise) {
  1834. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1835. "Pairwiase Key content :",
  1836. rtlpriv->sec.pairwise_key,
  1837. rtlpriv->sec.
  1838. key_len[PAIRWISE_KEYIDX]);
  1839. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1840. ("set Pairwiase key\n"));
  1841. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1842. entry_id, enc_algo,
  1843. CAM_CONFIG_NO_USEDK,
  1844. rtlpriv->sec.
  1845. key_buf[key_index]);
  1846. } else {
  1847. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1848. ("set group key\n"));
  1849. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1850. rtl_cam_add_one_entry(hw,
  1851. rtlefuse->dev_addr,
  1852. PAIRWISE_KEYIDX,
  1853. CAM_PAIRWISE_KEY_POSITION,
  1854. enc_algo,
  1855. CAM_CONFIG_NO_USEDK,
  1856. rtlpriv->sec.key_buf
  1857. [entry_id]);
  1858. }
  1859. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1860. entry_id, enc_algo,
  1861. CAM_CONFIG_NO_USEDK,
  1862. rtlpriv->sec.key_buf[entry_id]);
  1863. }
  1864. }
  1865. }
  1866. }
  1867. static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
  1868. {
  1869. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1870. rtlpcipriv->bt_coexist.bt_coexistence =
  1871. rtlpcipriv->bt_coexist.eeprom_bt_coexist;
  1872. rtlpcipriv->bt_coexist.bt_ant_num =
  1873. rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
  1874. rtlpcipriv->bt_coexist.bt_coexist_type =
  1875. rtlpcipriv->bt_coexist.eeprom_bt_type;
  1876. if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
  1877. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1878. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation;
  1879. else
  1880. rtlpcipriv->bt_coexist.bt_ant_isolation =
  1881. rtlpcipriv->bt_coexist.reg_bt_iso;
  1882. rtlpcipriv->bt_coexist.bt_radio_shared_type =
  1883. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
  1884. if (rtlpcipriv->bt_coexist.bt_coexistence) {
  1885. if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
  1886. rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
  1887. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
  1888. rtlpcipriv->bt_coexist.bt_service = BT_SCO;
  1889. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
  1890. rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
  1891. else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
  1892. rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
  1893. else
  1894. rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
  1895. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1896. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1897. rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
  1898. }
  1899. }
  1900. void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1901. bool auto_load_fail, u8 *hwinfo)
  1902. {
  1903. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1904. u8 value;
  1905. if (!auto_load_fail) {
  1906. rtlpcipriv->bt_coexist.eeprom_bt_coexist =
  1907. ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
  1908. value = hwinfo[RF_OPTION4];
  1909. rtlpcipriv->bt_coexist.eeprom_bt_type = ((value & 0xe) >> 1);
  1910. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
  1911. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation =
  1912. ((value & 0x10) >> 4);
  1913. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
  1914. ((value & 0x20) >> 5);
  1915. } else {
  1916. rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
  1917. rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
  1918. rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  1919. rtlpcipriv->bt_coexist.eeprom_bt_ant_isolation = 0;
  1920. rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  1921. }
  1922. rtl8192ce_bt_var_init(hw);
  1923. }
  1924. void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
  1925. {
  1926. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1927. /* 0:Low, 1:High, 2:From Efuse. */
  1928. rtlpcipriv->bt_coexist.reg_bt_iso = 2;
  1929. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  1930. rtlpcipriv->bt_coexist.reg_bt_sco = 3;
  1931. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  1932. rtlpcipriv->bt_coexist.reg_bt_sco = 0;
  1933. }
  1934. void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
  1935. {
  1936. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1937. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1938. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1939. u8 u1_tmp;
  1940. if (rtlpcipriv->bt_coexist.bt_coexistence &&
  1941. ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
  1942. rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
  1943. if (rtlpcipriv->bt_coexist.bt_ant_isolation)
  1944. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1945. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  1946. BIT_OFFSET_LEN_MASK_32(0, 1);
  1947. u1_tmp = u1_tmp |
  1948. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1949. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1950. ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
  1951. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  1952. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  1953. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  1954. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  1955. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  1956. /* Config to 1T1R. */
  1957. if (rtlphy->rf_type == RF_1T1R) {
  1958. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  1959. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1960. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  1961. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  1962. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  1963. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  1964. }
  1965. }
  1966. }
  1967. void rtl92ce_suspend(struct ieee80211_hw *hw)
  1968. {
  1969. }
  1970. void rtl92ce_resume(struct ieee80211_hw *hw)
  1971. {
  1972. }