dev.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/eeprom_93cx6.h>
  22. #include <net/mac80211.h>
  23. #include "rtl8180.h"
  24. #include "rtl8225.h"
  25. #include "sa2400.h"
  26. #include "max2820.h"
  27. #include "grf5101.h"
  28. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  29. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  30. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  31. MODULE_LICENSE("GPL");
  32. static DEFINE_PCI_DEVICE_TABLE(rtl8180_table) = {
  33. /* rtl8185 */
  34. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  35. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  36. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  37. /* rtl8180 */
  38. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  39. { PCI_DEVICE(0x1799, 0x6001) },
  40. { PCI_DEVICE(0x1799, 0x6020) },
  41. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  42. { }
  43. };
  44. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  45. static const struct ieee80211_rate rtl818x_rates[] = {
  46. { .bitrate = 10, .hw_value = 0, },
  47. { .bitrate = 20, .hw_value = 1, },
  48. { .bitrate = 55, .hw_value = 2, },
  49. { .bitrate = 110, .hw_value = 3, },
  50. { .bitrate = 60, .hw_value = 4, },
  51. { .bitrate = 90, .hw_value = 5, },
  52. { .bitrate = 120, .hw_value = 6, },
  53. { .bitrate = 180, .hw_value = 7, },
  54. { .bitrate = 240, .hw_value = 8, },
  55. { .bitrate = 360, .hw_value = 9, },
  56. { .bitrate = 480, .hw_value = 10, },
  57. { .bitrate = 540, .hw_value = 11, },
  58. };
  59. static const struct ieee80211_channel rtl818x_channels[] = {
  60. { .center_freq = 2412 },
  61. { .center_freq = 2417 },
  62. { .center_freq = 2422 },
  63. { .center_freq = 2427 },
  64. { .center_freq = 2432 },
  65. { .center_freq = 2437 },
  66. { .center_freq = 2442 },
  67. { .center_freq = 2447 },
  68. { .center_freq = 2452 },
  69. { .center_freq = 2457 },
  70. { .center_freq = 2462 },
  71. { .center_freq = 2467 },
  72. { .center_freq = 2472 },
  73. { .center_freq = 2484 },
  74. };
  75. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  76. {
  77. struct rtl8180_priv *priv = dev->priv;
  78. int i = 10;
  79. u32 buf;
  80. buf = (data << 8) | addr;
  81. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  82. while (i--) {
  83. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  84. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  85. return;
  86. }
  87. }
  88. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  89. {
  90. struct rtl8180_priv *priv = dev->priv;
  91. unsigned int count = 32;
  92. u8 signal, agc, sq;
  93. while (count--) {
  94. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  95. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  96. u32 flags = le32_to_cpu(entry->flags);
  97. if (flags & RTL818X_RX_DESC_FLAG_OWN)
  98. return;
  99. if (unlikely(flags & (RTL818X_RX_DESC_FLAG_DMA_FAIL |
  100. RTL818X_RX_DESC_FLAG_FOF |
  101. RTL818X_RX_DESC_FLAG_RX_ERR)))
  102. goto done;
  103. else {
  104. u32 flags2 = le32_to_cpu(entry->flags2);
  105. struct ieee80211_rx_status rx_status = {0};
  106. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  107. if (unlikely(!new_skb))
  108. goto done;
  109. pci_unmap_single(priv->pdev,
  110. *((dma_addr_t *)skb->cb),
  111. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  112. skb_put(skb, flags & 0xFFF);
  113. rx_status.antenna = (flags2 >> 15) & 1;
  114. rx_status.rate_idx = (flags >> 20) & 0xF;
  115. agc = (flags2 >> 17) & 0x7F;
  116. if (priv->r8185) {
  117. if (rx_status.rate_idx > 3)
  118. signal = 90 - clamp_t(u8, agc, 25, 90);
  119. else
  120. signal = 95 - clamp_t(u8, agc, 30, 95);
  121. } else {
  122. sq = flags2 & 0xff;
  123. signal = priv->rf->calc_rssi(agc, sq);
  124. }
  125. rx_status.signal = signal;
  126. rx_status.freq = dev->conf.channel->center_freq;
  127. rx_status.band = dev->conf.channel->band;
  128. rx_status.mactime = le64_to_cpu(entry->tsft);
  129. rx_status.flag |= RX_FLAG_MACTIME_MPDU;
  130. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  131. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  132. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  133. ieee80211_rx_irqsafe(dev, skb);
  134. skb = new_skb;
  135. priv->rx_buf[priv->rx_idx] = skb;
  136. *((dma_addr_t *) skb->cb) =
  137. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  138. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  139. }
  140. done:
  141. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  142. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  143. MAX_RX_SIZE);
  144. if (priv->rx_idx == 31)
  145. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  146. priv->rx_idx = (priv->rx_idx + 1) % 32;
  147. }
  148. }
  149. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  150. {
  151. struct rtl8180_priv *priv = dev->priv;
  152. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  153. while (skb_queue_len(&ring->queue)) {
  154. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  155. struct sk_buff *skb;
  156. struct ieee80211_tx_info *info;
  157. u32 flags = le32_to_cpu(entry->flags);
  158. if (flags & RTL818X_TX_DESC_FLAG_OWN)
  159. return;
  160. ring->idx = (ring->idx + 1) % ring->entries;
  161. skb = __skb_dequeue(&ring->queue);
  162. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  163. skb->len, PCI_DMA_TODEVICE);
  164. info = IEEE80211_SKB_CB(skb);
  165. ieee80211_tx_info_clear_status(info);
  166. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  167. (flags & RTL818X_TX_DESC_FLAG_TX_OK))
  168. info->flags |= IEEE80211_TX_STAT_ACK;
  169. info->status.rates[0].count = (flags & 0xFF) + 1;
  170. info->status.rates[1].idx = -1;
  171. ieee80211_tx_status_irqsafe(dev, skb);
  172. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  173. ieee80211_wake_queue(dev, prio);
  174. }
  175. }
  176. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  177. {
  178. struct ieee80211_hw *dev = dev_id;
  179. struct rtl8180_priv *priv = dev->priv;
  180. u16 reg;
  181. spin_lock(&priv->lock);
  182. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  183. if (unlikely(reg == 0xFFFF)) {
  184. spin_unlock(&priv->lock);
  185. return IRQ_HANDLED;
  186. }
  187. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  188. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  189. rtl8180_handle_tx(dev, 3);
  190. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  191. rtl8180_handle_tx(dev, 2);
  192. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  193. rtl8180_handle_tx(dev, 1);
  194. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  195. rtl8180_handle_tx(dev, 0);
  196. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  197. rtl8180_handle_rx(dev);
  198. spin_unlock(&priv->lock);
  199. return IRQ_HANDLED;
  200. }
  201. static void rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  202. {
  203. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  204. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  205. struct rtl8180_priv *priv = dev->priv;
  206. struct rtl8180_tx_ring *ring;
  207. struct rtl8180_tx_desc *entry;
  208. unsigned long flags;
  209. unsigned int idx, prio;
  210. dma_addr_t mapping;
  211. u32 tx_flags;
  212. u8 rc_flags;
  213. u16 plcp_len = 0;
  214. __le16 rts_duration = 0;
  215. prio = skb_get_queue_mapping(skb);
  216. ring = &priv->tx_ring[prio];
  217. mapping = pci_map_single(priv->pdev, skb->data,
  218. skb->len, PCI_DMA_TODEVICE);
  219. tx_flags = RTL818X_TX_DESC_FLAG_OWN | RTL818X_TX_DESC_FLAG_FS |
  220. RTL818X_TX_DESC_FLAG_LS |
  221. (ieee80211_get_tx_rate(dev, info)->hw_value << 24) |
  222. skb->len;
  223. if (priv->r8185)
  224. tx_flags |= RTL818X_TX_DESC_FLAG_DMA |
  225. RTL818X_TX_DESC_FLAG_NO_ENC;
  226. rc_flags = info->control.rates[0].flags;
  227. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  228. tx_flags |= RTL818X_TX_DESC_FLAG_RTS;
  229. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  230. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  231. tx_flags |= RTL818X_TX_DESC_FLAG_CTS;
  232. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  233. }
  234. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  235. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  236. info);
  237. if (!priv->r8185) {
  238. unsigned int remainder;
  239. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  240. (ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  241. remainder = (16 * (skb->len + 4)) %
  242. ((ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  243. if (remainder <= 6)
  244. plcp_len |= 1 << 15;
  245. }
  246. spin_lock_irqsave(&priv->lock, flags);
  247. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  248. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  249. priv->seqno += 0x10;
  250. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  251. hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
  252. }
  253. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  254. entry = &ring->desc[idx];
  255. entry->rts_duration = rts_duration;
  256. entry->plcp_len = cpu_to_le16(plcp_len);
  257. entry->tx_buf = cpu_to_le32(mapping);
  258. entry->frame_len = cpu_to_le32(skb->len);
  259. entry->flags2 = info->control.rates[1].idx >= 0 ?
  260. ieee80211_get_alt_retry_rate(dev, info, 0)->bitrate << 4 : 0;
  261. entry->retry_limit = info->control.rates[0].count;
  262. entry->flags = cpu_to_le32(tx_flags);
  263. __skb_queue_tail(&ring->queue, skb);
  264. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  265. ieee80211_stop_queue(dev, prio);
  266. spin_unlock_irqrestore(&priv->lock, flags);
  267. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  268. }
  269. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  270. {
  271. u8 reg;
  272. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  273. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  274. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  275. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  276. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  277. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  278. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  279. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  280. }
  281. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  282. {
  283. struct rtl8180_priv *priv = dev->priv;
  284. u16 reg;
  285. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  286. rtl818x_ioread8(priv, &priv->map->CMD);
  287. msleep(10);
  288. /* reset */
  289. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  290. rtl818x_ioread8(priv, &priv->map->CMD);
  291. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  292. reg &= (1 << 1);
  293. reg |= RTL818X_CMD_RESET;
  294. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  295. rtl818x_ioread8(priv, &priv->map->CMD);
  296. msleep(200);
  297. /* check success of reset */
  298. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  299. wiphy_err(dev->wiphy, "reset timeout!\n");
  300. return -ETIMEDOUT;
  301. }
  302. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  303. rtl818x_ioread8(priv, &priv->map->CMD);
  304. msleep(200);
  305. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  306. /* For cardbus */
  307. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  308. reg |= 1 << 1;
  309. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  310. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  311. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  312. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  313. }
  314. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  315. if (!priv->r8185)
  316. rtl8180_set_anaparam(priv, priv->anaparam);
  317. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  318. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  319. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  320. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  321. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  322. /* TODO: necessary? specs indicate not */
  323. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  324. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  325. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  326. if (priv->r8185) {
  327. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  328. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  329. }
  330. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  331. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  332. /* TODO: turn off hw wep on rtl8180 */
  333. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  334. if (priv->r8185) {
  335. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  336. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  337. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  338. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  339. /* TODO: set ClkRun enable? necessary? */
  340. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  341. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  342. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  343. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  344. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  345. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  346. } else {
  347. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  348. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  349. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  350. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  351. }
  352. priv->rf->init(dev);
  353. if (priv->r8185)
  354. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  355. return 0;
  356. }
  357. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  358. {
  359. struct rtl8180_priv *priv = dev->priv;
  360. struct rtl8180_rx_desc *entry;
  361. int i;
  362. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  363. sizeof(*priv->rx_ring) * 32,
  364. &priv->rx_ring_dma);
  365. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  366. wiphy_err(dev->wiphy, "Cannot allocate RX ring\n");
  367. return -ENOMEM;
  368. }
  369. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  370. priv->rx_idx = 0;
  371. for (i = 0; i < 32; i++) {
  372. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  373. dma_addr_t *mapping;
  374. entry = &priv->rx_ring[i];
  375. if (!skb)
  376. return 0;
  377. priv->rx_buf[i] = skb;
  378. mapping = (dma_addr_t *)skb->cb;
  379. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  380. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  381. entry->rx_buf = cpu_to_le32(*mapping);
  382. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  383. MAX_RX_SIZE);
  384. }
  385. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  386. return 0;
  387. }
  388. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  389. {
  390. struct rtl8180_priv *priv = dev->priv;
  391. int i;
  392. for (i = 0; i < 32; i++) {
  393. struct sk_buff *skb = priv->rx_buf[i];
  394. if (!skb)
  395. continue;
  396. pci_unmap_single(priv->pdev,
  397. *((dma_addr_t *)skb->cb),
  398. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  399. kfree_skb(skb);
  400. }
  401. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  402. priv->rx_ring, priv->rx_ring_dma);
  403. priv->rx_ring = NULL;
  404. }
  405. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  406. unsigned int prio, unsigned int entries)
  407. {
  408. struct rtl8180_priv *priv = dev->priv;
  409. struct rtl8180_tx_desc *ring;
  410. dma_addr_t dma;
  411. int i;
  412. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  413. if (!ring || (unsigned long)ring & 0xFF) {
  414. wiphy_err(dev->wiphy, "Cannot allocate TX ring (prio = %d)\n",
  415. prio);
  416. return -ENOMEM;
  417. }
  418. memset(ring, 0, sizeof(*ring)*entries);
  419. priv->tx_ring[prio].desc = ring;
  420. priv->tx_ring[prio].dma = dma;
  421. priv->tx_ring[prio].idx = 0;
  422. priv->tx_ring[prio].entries = entries;
  423. skb_queue_head_init(&priv->tx_ring[prio].queue);
  424. for (i = 0; i < entries; i++)
  425. ring[i].next_tx_desc =
  426. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  427. return 0;
  428. }
  429. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  430. {
  431. struct rtl8180_priv *priv = dev->priv;
  432. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  433. while (skb_queue_len(&ring->queue)) {
  434. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  435. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  436. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  437. skb->len, PCI_DMA_TODEVICE);
  438. kfree_skb(skb);
  439. ring->idx = (ring->idx + 1) % ring->entries;
  440. }
  441. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  442. ring->desc, ring->dma);
  443. ring->desc = NULL;
  444. }
  445. static int rtl8180_start(struct ieee80211_hw *dev)
  446. {
  447. struct rtl8180_priv *priv = dev->priv;
  448. int ret, i;
  449. u32 reg;
  450. ret = rtl8180_init_rx_ring(dev);
  451. if (ret)
  452. return ret;
  453. for (i = 0; i < 4; i++)
  454. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  455. goto err_free_rings;
  456. ret = rtl8180_init_hw(dev);
  457. if (ret)
  458. goto err_free_rings;
  459. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  460. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  461. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  462. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  463. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  464. ret = request_irq(priv->pdev->irq, rtl8180_interrupt,
  465. IRQF_SHARED, KBUILD_MODNAME, dev);
  466. if (ret) {
  467. wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
  468. goto err_free_rings;
  469. }
  470. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  471. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  472. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  473. reg = RTL818X_RX_CONF_ONLYERLPKT |
  474. RTL818X_RX_CONF_RX_AUTORESETPHY |
  475. RTL818X_RX_CONF_MGMT |
  476. RTL818X_RX_CONF_DATA |
  477. (7 << 8 /* MAX RX DMA */) |
  478. RTL818X_RX_CONF_BROADCAST |
  479. RTL818X_RX_CONF_NICMAC;
  480. if (priv->r8185)
  481. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  482. else {
  483. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  484. ? RTL818X_RX_CONF_CSDM1 : 0;
  485. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  486. ? RTL818X_RX_CONF_CSDM2 : 0;
  487. }
  488. priv->rx_conf = reg;
  489. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  490. if (priv->r8185) {
  491. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  492. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  493. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  494. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  495. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  496. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  497. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  498. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  499. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  500. /* disable early TX */
  501. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  502. }
  503. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  504. reg |= (6 << 21 /* MAX TX DMA */) |
  505. RTL818X_TX_CONF_NO_ICV;
  506. if (priv->r8185)
  507. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  508. else
  509. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  510. /* different meaning, same value on both rtl8185 and rtl8180 */
  511. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  512. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  513. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  514. reg |= RTL818X_CMD_RX_ENABLE;
  515. reg |= RTL818X_CMD_TX_ENABLE;
  516. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  517. return 0;
  518. err_free_rings:
  519. rtl8180_free_rx_ring(dev);
  520. for (i = 0; i < 4; i++)
  521. if (priv->tx_ring[i].desc)
  522. rtl8180_free_tx_ring(dev, i);
  523. return ret;
  524. }
  525. static void rtl8180_stop(struct ieee80211_hw *dev)
  526. {
  527. struct rtl8180_priv *priv = dev->priv;
  528. u8 reg;
  529. int i;
  530. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  531. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  532. reg &= ~RTL818X_CMD_TX_ENABLE;
  533. reg &= ~RTL818X_CMD_RX_ENABLE;
  534. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  535. priv->rf->stop(dev);
  536. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  537. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  538. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  539. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  540. free_irq(priv->pdev->irq, dev);
  541. rtl8180_free_rx_ring(dev);
  542. for (i = 0; i < 4; i++)
  543. rtl8180_free_tx_ring(dev, i);
  544. }
  545. static u64 rtl8180_get_tsf(struct ieee80211_hw *dev)
  546. {
  547. struct rtl8180_priv *priv = dev->priv;
  548. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  549. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  550. }
  551. static void rtl8180_beacon_work(struct work_struct *work)
  552. {
  553. struct rtl8180_vif *vif_priv =
  554. container_of(work, struct rtl8180_vif, beacon_work.work);
  555. struct ieee80211_vif *vif =
  556. container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
  557. struct ieee80211_hw *dev = vif_priv->dev;
  558. struct ieee80211_mgmt *mgmt;
  559. struct sk_buff *skb;
  560. /* don't overflow the tx ring */
  561. if (ieee80211_queue_stopped(dev, 0))
  562. goto resched;
  563. /* grab a fresh beacon */
  564. skb = ieee80211_beacon_get(dev, vif);
  565. if (!skb)
  566. goto resched;
  567. /*
  568. * update beacon timestamp w/ TSF value
  569. * TODO: make hardware update beacon timestamp
  570. */
  571. mgmt = (struct ieee80211_mgmt *)skb->data;
  572. mgmt->u.beacon.timestamp = cpu_to_le64(rtl8180_get_tsf(dev));
  573. /* TODO: use actual beacon queue */
  574. skb_set_queue_mapping(skb, 0);
  575. rtl8180_tx(dev, skb);
  576. resched:
  577. /*
  578. * schedule next beacon
  579. * TODO: use hardware support for beacon timing
  580. */
  581. schedule_delayed_work(&vif_priv->beacon_work,
  582. usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
  583. }
  584. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  585. struct ieee80211_vif *vif)
  586. {
  587. struct rtl8180_priv *priv = dev->priv;
  588. struct rtl8180_vif *vif_priv;
  589. /*
  590. * We only support one active interface at a time.
  591. */
  592. if (priv->vif)
  593. return -EBUSY;
  594. switch (vif->type) {
  595. case NL80211_IFTYPE_STATION:
  596. case NL80211_IFTYPE_ADHOC:
  597. break;
  598. default:
  599. return -EOPNOTSUPP;
  600. }
  601. priv->vif = vif;
  602. /* Initialize driver private area */
  603. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  604. vif_priv->dev = dev;
  605. INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8180_beacon_work);
  606. vif_priv->enable_beacon = false;
  607. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  608. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  609. le32_to_cpu(*(__le32 *)vif->addr));
  610. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  611. le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  612. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  613. return 0;
  614. }
  615. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  616. struct ieee80211_vif *vif)
  617. {
  618. struct rtl8180_priv *priv = dev->priv;
  619. priv->vif = NULL;
  620. }
  621. static int rtl8180_config(struct ieee80211_hw *dev, u32 changed)
  622. {
  623. struct rtl8180_priv *priv = dev->priv;
  624. struct ieee80211_conf *conf = &dev->conf;
  625. priv->rf->set_chan(dev, conf);
  626. return 0;
  627. }
  628. static void rtl8180_bss_info_changed(struct ieee80211_hw *dev,
  629. struct ieee80211_vif *vif,
  630. struct ieee80211_bss_conf *info,
  631. u32 changed)
  632. {
  633. struct rtl8180_priv *priv = dev->priv;
  634. struct rtl8180_vif *vif_priv;
  635. int i;
  636. u8 reg;
  637. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  638. if (changed & BSS_CHANGED_BSSID) {
  639. for (i = 0; i < ETH_ALEN; i++)
  640. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  641. info->bssid[i]);
  642. if (is_valid_ether_addr(info->bssid)) {
  643. if (vif->type == NL80211_IFTYPE_ADHOC)
  644. reg = RTL818X_MSR_ADHOC;
  645. else
  646. reg = RTL818X_MSR_INFRA;
  647. } else
  648. reg = RTL818X_MSR_NO_LINK;
  649. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  650. }
  651. if (changed & BSS_CHANGED_ERP_SLOT && priv->rf->conf_erp)
  652. priv->rf->conf_erp(dev, info);
  653. if (changed & BSS_CHANGED_BEACON_ENABLED)
  654. vif_priv->enable_beacon = info->enable_beacon;
  655. if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
  656. cancel_delayed_work_sync(&vif_priv->beacon_work);
  657. if (vif_priv->enable_beacon)
  658. schedule_work(&vif_priv->beacon_work.work);
  659. }
  660. }
  661. static u64 rtl8180_prepare_multicast(struct ieee80211_hw *dev,
  662. struct netdev_hw_addr_list *mc_list)
  663. {
  664. return netdev_hw_addr_list_count(mc_list);
  665. }
  666. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  667. unsigned int changed_flags,
  668. unsigned int *total_flags,
  669. u64 multicast)
  670. {
  671. struct rtl8180_priv *priv = dev->priv;
  672. if (changed_flags & FIF_FCSFAIL)
  673. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  674. if (changed_flags & FIF_CONTROL)
  675. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  676. if (changed_flags & FIF_OTHER_BSS)
  677. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  678. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  679. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  680. else
  681. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  682. *total_flags = 0;
  683. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  684. *total_flags |= FIF_FCSFAIL;
  685. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  686. *total_flags |= FIF_CONTROL;
  687. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  688. *total_flags |= FIF_OTHER_BSS;
  689. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  690. *total_flags |= FIF_ALLMULTI;
  691. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  692. }
  693. static const struct ieee80211_ops rtl8180_ops = {
  694. .tx = rtl8180_tx,
  695. .start = rtl8180_start,
  696. .stop = rtl8180_stop,
  697. .add_interface = rtl8180_add_interface,
  698. .remove_interface = rtl8180_remove_interface,
  699. .config = rtl8180_config,
  700. .bss_info_changed = rtl8180_bss_info_changed,
  701. .prepare_multicast = rtl8180_prepare_multicast,
  702. .configure_filter = rtl8180_configure_filter,
  703. .get_tsf = rtl8180_get_tsf,
  704. };
  705. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  706. {
  707. struct ieee80211_hw *dev = eeprom->data;
  708. struct rtl8180_priv *priv = dev->priv;
  709. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  710. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  711. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  712. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  713. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  714. }
  715. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  716. {
  717. struct ieee80211_hw *dev = eeprom->data;
  718. struct rtl8180_priv *priv = dev->priv;
  719. u8 reg = 2 << 6;
  720. if (eeprom->reg_data_in)
  721. reg |= RTL818X_EEPROM_CMD_WRITE;
  722. if (eeprom->reg_data_out)
  723. reg |= RTL818X_EEPROM_CMD_READ;
  724. if (eeprom->reg_data_clock)
  725. reg |= RTL818X_EEPROM_CMD_CK;
  726. if (eeprom->reg_chip_select)
  727. reg |= RTL818X_EEPROM_CMD_CS;
  728. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  729. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  730. udelay(10);
  731. }
  732. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  733. const struct pci_device_id *id)
  734. {
  735. struct ieee80211_hw *dev;
  736. struct rtl8180_priv *priv;
  737. unsigned long mem_addr, mem_len;
  738. unsigned int io_addr, io_len;
  739. int err, i;
  740. struct eeprom_93cx6 eeprom;
  741. const char *chip_name, *rf_name = NULL;
  742. u32 reg;
  743. u16 eeprom_val;
  744. u8 mac_addr[ETH_ALEN];
  745. err = pci_enable_device(pdev);
  746. if (err) {
  747. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  748. pci_name(pdev));
  749. return err;
  750. }
  751. err = pci_request_regions(pdev, KBUILD_MODNAME);
  752. if (err) {
  753. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  754. pci_name(pdev));
  755. return err;
  756. }
  757. io_addr = pci_resource_start(pdev, 0);
  758. io_len = pci_resource_len(pdev, 0);
  759. mem_addr = pci_resource_start(pdev, 1);
  760. mem_len = pci_resource_len(pdev, 1);
  761. if (mem_len < sizeof(struct rtl818x_csr) ||
  762. io_len < sizeof(struct rtl818x_csr)) {
  763. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  764. pci_name(pdev));
  765. err = -ENOMEM;
  766. goto err_free_reg;
  767. }
  768. if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) ||
  769. (err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  770. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  771. pci_name(pdev));
  772. goto err_free_reg;
  773. }
  774. pci_set_master(pdev);
  775. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  776. if (!dev) {
  777. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  778. pci_name(pdev));
  779. err = -ENOMEM;
  780. goto err_free_reg;
  781. }
  782. priv = dev->priv;
  783. priv->pdev = pdev;
  784. dev->max_rates = 2;
  785. SET_IEEE80211_DEV(dev, &pdev->dev);
  786. pci_set_drvdata(pdev, dev);
  787. priv->map = pci_iomap(pdev, 1, mem_len);
  788. if (!priv->map)
  789. priv->map = pci_iomap(pdev, 0, io_len);
  790. if (!priv->map) {
  791. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  792. pci_name(pdev));
  793. goto err_free_dev;
  794. }
  795. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  796. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  797. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  798. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  799. priv->band.band = IEEE80211_BAND_2GHZ;
  800. priv->band.channels = priv->channels;
  801. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  802. priv->band.bitrates = priv->rates;
  803. priv->band.n_bitrates = 4;
  804. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  805. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  806. IEEE80211_HW_RX_INCLUDES_FCS |
  807. IEEE80211_HW_SIGNAL_UNSPEC;
  808. dev->vif_data_size = sizeof(struct rtl8180_vif);
  809. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
  810. BIT(NL80211_IFTYPE_ADHOC);
  811. dev->queues = 1;
  812. dev->max_signal = 65;
  813. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  814. reg &= RTL818X_TX_CONF_HWVER_MASK;
  815. switch (reg) {
  816. case RTL818X_TX_CONF_R8180_ABCD:
  817. chip_name = "RTL8180";
  818. break;
  819. case RTL818X_TX_CONF_R8180_F:
  820. chip_name = "RTL8180vF";
  821. break;
  822. case RTL818X_TX_CONF_R8185_ABC:
  823. chip_name = "RTL8185";
  824. break;
  825. case RTL818X_TX_CONF_R8185_D:
  826. chip_name = "RTL8185vD";
  827. break;
  828. default:
  829. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  830. pci_name(pdev), reg >> 25);
  831. goto err_iounmap;
  832. }
  833. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  834. if (priv->r8185) {
  835. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  836. pci_try_set_mwi(pdev);
  837. }
  838. eeprom.data = dev;
  839. eeprom.register_read = rtl8180_eeprom_register_read;
  840. eeprom.register_write = rtl8180_eeprom_register_write;
  841. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  842. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  843. else
  844. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  845. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  846. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  847. udelay(10);
  848. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  849. eeprom_val &= 0xFF;
  850. switch (eeprom_val) {
  851. case 1: rf_name = "Intersil";
  852. break;
  853. case 2: rf_name = "RFMD";
  854. break;
  855. case 3: priv->rf = &sa2400_rf_ops;
  856. break;
  857. case 4: priv->rf = &max2820_rf_ops;
  858. break;
  859. case 5: priv->rf = &grf5101_rf_ops;
  860. break;
  861. case 9: priv->rf = rtl8180_detect_rf(dev);
  862. break;
  863. case 10:
  864. rf_name = "RTL8255";
  865. break;
  866. default:
  867. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  868. pci_name(pdev), eeprom_val);
  869. goto err_iounmap;
  870. }
  871. if (!priv->rf) {
  872. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  873. pci_name(pdev), rf_name);
  874. goto err_iounmap;
  875. }
  876. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  877. priv->csthreshold = eeprom_val >> 8;
  878. if (!priv->r8185) {
  879. __le32 anaparam;
  880. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  881. priv->anaparam = le32_to_cpu(anaparam);
  882. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  883. }
  884. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)mac_addr, 3);
  885. if (!is_valid_ether_addr(mac_addr)) {
  886. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  887. " randomly generated MAC addr\n", pci_name(pdev));
  888. random_ether_addr(mac_addr);
  889. }
  890. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  891. /* CCK TX power */
  892. for (i = 0; i < 14; i += 2) {
  893. u16 txpwr;
  894. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  895. priv->channels[i].hw_value = txpwr & 0xFF;
  896. priv->channels[i + 1].hw_value = txpwr >> 8;
  897. }
  898. /* OFDM TX power */
  899. if (priv->r8185) {
  900. for (i = 0; i < 14; i += 2) {
  901. u16 txpwr;
  902. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  903. priv->channels[i].hw_value |= (txpwr & 0xFF) << 8;
  904. priv->channels[i + 1].hw_value |= txpwr & 0xFF00;
  905. }
  906. }
  907. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  908. spin_lock_init(&priv->lock);
  909. err = ieee80211_register_hw(dev);
  910. if (err) {
  911. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  912. pci_name(pdev));
  913. goto err_iounmap;
  914. }
  915. wiphy_info(dev->wiphy, "hwaddr %pm, %s + %s\n",
  916. mac_addr, chip_name, priv->rf->name);
  917. return 0;
  918. err_iounmap:
  919. iounmap(priv->map);
  920. err_free_dev:
  921. pci_set_drvdata(pdev, NULL);
  922. ieee80211_free_hw(dev);
  923. err_free_reg:
  924. pci_release_regions(pdev);
  925. pci_disable_device(pdev);
  926. return err;
  927. }
  928. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  929. {
  930. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  931. struct rtl8180_priv *priv;
  932. if (!dev)
  933. return;
  934. ieee80211_unregister_hw(dev);
  935. priv = dev->priv;
  936. pci_iounmap(pdev, priv->map);
  937. pci_release_regions(pdev);
  938. pci_disable_device(pdev);
  939. ieee80211_free_hw(dev);
  940. }
  941. #ifdef CONFIG_PM
  942. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  943. {
  944. pci_save_state(pdev);
  945. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  946. return 0;
  947. }
  948. static int rtl8180_resume(struct pci_dev *pdev)
  949. {
  950. pci_set_power_state(pdev, PCI_D0);
  951. pci_restore_state(pdev);
  952. return 0;
  953. }
  954. #endif /* CONFIG_PM */
  955. static struct pci_driver rtl8180_driver = {
  956. .name = KBUILD_MODNAME,
  957. .id_table = rtl8180_table,
  958. .probe = rtl8180_probe,
  959. .remove = __devexit_p(rtl8180_remove),
  960. #ifdef CONFIG_PM
  961. .suspend = rtl8180_suspend,
  962. .resume = rtl8180_resume,
  963. #endif /* CONFIG_PM */
  964. };
  965. static int __init rtl8180_init(void)
  966. {
  967. return pci_register_driver(&rtl8180_driver);
  968. }
  969. static void __exit rtl8180_exit(void)
  970. {
  971. pci_unregister_driver(&rtl8180_driver);
  972. }
  973. module_init(rtl8180_init);
  974. module_exit(rtl8180_exit);