iwl-agn-lib.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwl_rxon_context *ctx,
  169. struct iwlagn_tx_resp *tx_resp,
  170. int txq_id, bool is_agg)
  171. {
  172. u16 status = le16_to_cpu(tx_resp->status.status);
  173. info->status.rates[0].count = tx_resp->failure_frame + 1;
  174. if (is_agg)
  175. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  176. info->flags |= iwl_tx_status_to_mac80211(status);
  177. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  178. info);
  179. if (!iwl_is_tx_success(status))
  180. iwlagn_count_tx_err_status(priv, status);
  181. if (status == TX_STATUS_FAIL_PASSIVE_NO_RX &&
  182. iwl_is_associated_ctx(ctx) && ctx->vif &&
  183. ctx->vif->type == NL80211_IFTYPE_STATION) {
  184. ctx->last_tx_rejected = true;
  185. iwl_stop_queue(priv, &priv->txq[txq_id]);
  186. }
  187. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  188. "0x%x retries %d\n",
  189. txq_id,
  190. iwl_get_tx_fail_reason(status), status,
  191. le32_to_cpu(tx_resp->rate_n_flags),
  192. tx_resp->failure_frame);
  193. }
  194. #ifdef CONFIG_IWLWIFI_DEBUG
  195. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  196. const char *iwl_get_agg_tx_fail_reason(u16 status)
  197. {
  198. status &= AGG_TX_STATUS_MSK;
  199. switch (status) {
  200. case AGG_TX_STATE_TRANSMITTED:
  201. return "SUCCESS";
  202. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  203. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  204. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  205. AGG_TX_STATE_FAIL(ABORT_MSK);
  206. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  207. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  208. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  209. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  210. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  211. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  212. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  213. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  214. }
  215. return "UNKNOWN";
  216. }
  217. #endif /* CONFIG_IWLWIFI_DEBUG */
  218. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  219. struct iwl_ht_agg *agg,
  220. struct iwlagn_tx_resp *tx_resp,
  221. int txq_id, u16 start_idx)
  222. {
  223. u16 status;
  224. struct agg_tx_status *frame_status = &tx_resp->status;
  225. struct ieee80211_hdr *hdr = NULL;
  226. int i, sh, idx;
  227. u16 seq;
  228. if (agg->wait_for_ba)
  229. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  230. agg->frame_count = tx_resp->frame_count;
  231. agg->start_idx = start_idx;
  232. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  233. agg->bitmap = 0;
  234. /* # frames attempted by Tx command */
  235. if (agg->frame_count == 1) {
  236. struct iwl_tx_info *txb;
  237. /* Only one frame was attempted; no block-ack will arrive */
  238. idx = start_idx;
  239. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  240. agg->frame_count, agg->start_idx, idx);
  241. txb = &priv->txq[txq_id].txb[idx];
  242. iwlagn_set_tx_status(priv, IEEE80211_SKB_CB(txb->skb),
  243. txb->ctx, tx_resp, txq_id, true);
  244. agg->wait_for_ba = 0;
  245. } else {
  246. /* Two or more frames were attempted; expect block-ack */
  247. u64 bitmap = 0;
  248. /*
  249. * Start is the lowest frame sent. It may not be the first
  250. * frame in the batch; we figure this out dynamically during
  251. * the following loop.
  252. */
  253. int start = agg->start_idx;
  254. /* Construct bit-map of pending frames within Tx window */
  255. for (i = 0; i < agg->frame_count; i++) {
  256. u16 sc;
  257. status = le16_to_cpu(frame_status[i].status);
  258. seq = le16_to_cpu(frame_status[i].sequence);
  259. idx = SEQ_TO_INDEX(seq);
  260. txq_id = SEQ_TO_QUEUE(seq);
  261. if (status & AGG_TX_STATUS_MSK)
  262. iwlagn_count_agg_tx_err_status(priv, status);
  263. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  264. AGG_TX_STATE_ABORT_MSK))
  265. continue;
  266. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  267. agg->frame_count, txq_id, idx);
  268. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  269. "try-count (0x%08x)\n",
  270. iwl_get_agg_tx_fail_reason(status),
  271. status & AGG_TX_STATUS_MSK,
  272. status & AGG_TX_TRY_MSK);
  273. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  274. if (!hdr) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't point to valid skb"
  277. " idx=%d, txq_id=%d\n", idx, txq_id);
  278. return -1;
  279. }
  280. sc = le16_to_cpu(hdr->seq_ctrl);
  281. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  282. IWL_ERR(priv,
  283. "BUG_ON idx doesn't match seq control"
  284. " idx=%d, seq_idx=%d, seq=%d\n",
  285. idx, SEQ_TO_SN(sc),
  286. hdr->seq_ctrl);
  287. return -1;
  288. }
  289. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  290. i, idx, SEQ_TO_SN(sc));
  291. /*
  292. * sh -> how many frames ahead of the starting frame is
  293. * the current one?
  294. *
  295. * Note that all frames sent in the batch must be in a
  296. * 64-frame window, so this number should be in [0,63].
  297. * If outside of this window, then we've found a new
  298. * "first" frame in the batch and need to change start.
  299. */
  300. sh = idx - start;
  301. /*
  302. * If >= 64, out of window. start must be at the front
  303. * of the circular buffer, idx must be near the end of
  304. * the buffer, and idx is the new "first" frame. Shift
  305. * the indices around.
  306. */
  307. if (sh >= 64) {
  308. /* Shift bitmap by start - idx, wrapped */
  309. sh = 0x100 - idx + start;
  310. bitmap = bitmap << sh;
  311. /* Now idx is the new start so sh = 0 */
  312. sh = 0;
  313. start = idx;
  314. /*
  315. * If <= -64 then wraps the 256-pkt circular buffer
  316. * (e.g., start = 255 and idx = 0, sh should be 1)
  317. */
  318. } else if (sh <= -64) {
  319. sh = 0x100 - start + idx;
  320. /*
  321. * If < 0 but > -64, out of window. idx is before start
  322. * but not wrapped. Shift the indices around.
  323. */
  324. } else if (sh < 0) {
  325. /* Shift by how far start is ahead of idx */
  326. sh = start - idx;
  327. bitmap = bitmap << sh;
  328. /* Now idx is the new start so sh = 0 */
  329. start = idx;
  330. sh = 0;
  331. }
  332. /* Sequence number start + sh was sent in this batch */
  333. bitmap |= 1ULL << sh;
  334. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  335. start, (unsigned long long)bitmap);
  336. }
  337. /*
  338. * Store the bitmap and possibly the new start, if we wrapped
  339. * the buffer above
  340. */
  341. agg->bitmap = bitmap;
  342. agg->start_idx = start;
  343. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  344. agg->frame_count, agg->start_idx,
  345. (unsigned long long)agg->bitmap);
  346. if (bitmap)
  347. agg->wait_for_ba = 1;
  348. }
  349. return 0;
  350. }
  351. void iwl_check_abort_status(struct iwl_priv *priv,
  352. u8 frame_count, u32 status)
  353. {
  354. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  355. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  356. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  357. queue_work(priv->workqueue, &priv->tx_flush);
  358. }
  359. }
  360. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  361. struct iwl_rx_mem_buffer *rxb)
  362. {
  363. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  364. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  365. int txq_id = SEQ_TO_QUEUE(sequence);
  366. int index = SEQ_TO_INDEX(sequence);
  367. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  368. struct ieee80211_tx_info *info;
  369. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  370. struct iwl_tx_info *txb;
  371. u32 status = le16_to_cpu(tx_resp->status.status);
  372. int tid;
  373. int sta_id;
  374. int freed;
  375. unsigned long flags;
  376. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  377. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  378. "is out of range [0-%d] %d %d\n", txq_id,
  379. index, txq->q.n_bd, txq->q.write_ptr,
  380. txq->q.read_ptr);
  381. return;
  382. }
  383. txq->time_stamp = jiffies;
  384. txb = &txq->txb[txq->q.read_ptr];
  385. info = IEEE80211_SKB_CB(txb->skb);
  386. memset(&info->status, 0, sizeof(info->status));
  387. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  388. IWLAGN_TX_RES_TID_POS;
  389. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  390. IWLAGN_TX_RES_RA_POS;
  391. spin_lock_irqsave(&priv->sta_lock, flags);
  392. if (txq->sched_retry) {
  393. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  394. struct iwl_ht_agg *agg;
  395. agg = &priv->stations[sta_id].tid[tid].agg;
  396. /*
  397. * If the BT kill count is non-zero, we'll get this
  398. * notification again.
  399. */
  400. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  401. priv->cfg->bt_params &&
  402. priv->cfg->bt_params->advanced_bt_coexist) {
  403. IWL_WARN(priv, "receive reply tx with bt_kill\n");
  404. }
  405. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  406. /* check if BAR is needed */
  407. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  408. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  409. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  410. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  411. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  412. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  413. scd_ssn , index, txq_id, txq->swq_id);
  414. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  415. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  416. if (priv->mac80211_registered &&
  417. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  418. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  419. iwl_wake_queue(priv, txq);
  420. }
  421. } else {
  422. iwlagn_set_tx_status(priv, info, txb->ctx, tx_resp,
  423. txq_id, false);
  424. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  425. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  426. if (priv->mac80211_registered &&
  427. iwl_queue_space(&txq->q) > txq->q.low_mark &&
  428. status != TX_STATUS_FAIL_PASSIVE_NO_RX)
  429. iwl_wake_queue(priv, txq);
  430. }
  431. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  432. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  433. spin_unlock_irqrestore(&priv->sta_lock, flags);
  434. }
  435. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  436. {
  437. /* init calibration handlers */
  438. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  439. iwlagn_rx_calib_result;
  440. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  441. /* set up notification wait support */
  442. spin_lock_init(&priv->_agn.notif_wait_lock);
  443. INIT_LIST_HEAD(&priv->_agn.notif_waits);
  444. init_waitqueue_head(&priv->_agn.notif_waitq);
  445. }
  446. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  447. {
  448. /*
  449. * nothing need to be done here anymore
  450. * still keep for future use if needed
  451. */
  452. }
  453. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  454. {
  455. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  456. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  457. }
  458. int iwlagn_send_tx_power(struct iwl_priv *priv)
  459. {
  460. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  461. u8 tx_ant_cfg_cmd;
  462. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  463. "TX Power requested while scanning!\n"))
  464. return -EAGAIN;
  465. /* half dBm need to multiply */
  466. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  467. if (priv->tx_power_lmt_in_half_dbm &&
  468. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  469. /*
  470. * For the newer devices which using enhanced/extend tx power
  471. * table in EEPROM, the format is in half dBm. driver need to
  472. * convert to dBm format before report to mac80211.
  473. * By doing so, there is a possibility of 1/2 dBm resolution
  474. * lost. driver will perform "round-up" operation before
  475. * reporting, but it will cause 1/2 dBm tx power over the
  476. * regulatory limit. Perform the checking here, if the
  477. * "tx_power_user_lmt" is higher than EEPROM value (in
  478. * half-dBm format), lower the tx power based on EEPROM
  479. */
  480. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  481. }
  482. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  483. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  484. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  485. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  486. else
  487. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  488. return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
  489. &tx_power_cmd);
  490. }
  491. void iwlagn_temperature(struct iwl_priv *priv)
  492. {
  493. /* store temperature from correct statistics (in Celsius) */
  494. priv->temperature = le32_to_cpu(priv->statistics.common.temperature);
  495. iwl_tt_handler(priv);
  496. }
  497. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  498. {
  499. struct iwl_eeprom_calib_hdr {
  500. u8 version;
  501. u8 pa_type;
  502. u16 voltage;
  503. } *hdr;
  504. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  505. EEPROM_CALIB_ALL);
  506. return hdr->version;
  507. }
  508. /*
  509. * EEPROM
  510. */
  511. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  512. {
  513. u16 offset = 0;
  514. if ((address & INDIRECT_ADDRESS) == 0)
  515. return address;
  516. switch (address & INDIRECT_TYPE_MSK) {
  517. case INDIRECT_HOST:
  518. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  519. break;
  520. case INDIRECT_GENERAL:
  521. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  522. break;
  523. case INDIRECT_REGULATORY:
  524. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  525. break;
  526. case INDIRECT_TXP_LIMIT:
  527. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
  528. break;
  529. case INDIRECT_TXP_LIMIT_SIZE:
  530. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
  531. break;
  532. case INDIRECT_CALIBRATION:
  533. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  534. break;
  535. case INDIRECT_PROCESS_ADJST:
  536. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  537. break;
  538. case INDIRECT_OTHERS:
  539. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  540. break;
  541. default:
  542. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  543. address & INDIRECT_TYPE_MSK);
  544. break;
  545. }
  546. /* translate the offset from words to byte */
  547. return (address & ADDRESS_MSK) + (offset << 1);
  548. }
  549. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  550. size_t offset)
  551. {
  552. u32 address = eeprom_indirect_address(priv, offset);
  553. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  554. return &priv->eeprom[address];
  555. }
  556. struct iwl_mod_params iwlagn_mod_params = {
  557. .amsdu_size_8K = 1,
  558. .restart_fw = 1,
  559. .plcp_check = true,
  560. /* the rest are 0 by default */
  561. };
  562. void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  563. {
  564. unsigned long flags;
  565. int i;
  566. spin_lock_irqsave(&rxq->lock, flags);
  567. INIT_LIST_HEAD(&rxq->rx_free);
  568. INIT_LIST_HEAD(&rxq->rx_used);
  569. /* Fill the rx_used queue with _all_ of the Rx buffers */
  570. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  571. /* In the reset function, these buffers may have been allocated
  572. * to an SKB, so we need to unmap and free potential storage */
  573. if (rxq->pool[i].page != NULL) {
  574. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  575. PAGE_SIZE << priv->hw_params.rx_page_order,
  576. PCI_DMA_FROMDEVICE);
  577. __iwl_free_pages(priv, rxq->pool[i].page);
  578. rxq->pool[i].page = NULL;
  579. }
  580. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  581. }
  582. for (i = 0; i < RX_QUEUE_SIZE; i++)
  583. rxq->queue[i] = NULL;
  584. /* Set us so that we have processed and used all buffers, but have
  585. * not restocked the Rx queue with fresh buffers */
  586. rxq->read = rxq->write = 0;
  587. rxq->write_actual = 0;
  588. rxq->free_count = 0;
  589. spin_unlock_irqrestore(&rxq->lock, flags);
  590. }
  591. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  592. {
  593. u32 rb_size;
  594. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  595. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  596. rb_timeout = RX_RB_TIMEOUT;
  597. if (priv->cfg->mod_params->amsdu_size_8K)
  598. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  599. else
  600. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  601. /* Stop Rx DMA */
  602. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  603. /* Reset driver's Rx queue write index */
  604. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  605. /* Tell device where to find RBD circular buffer in DRAM */
  606. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  607. (u32)(rxq->bd_dma >> 8));
  608. /* Tell device where in DRAM to update its Rx status */
  609. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  610. rxq->rb_stts_dma >> 4);
  611. /* Enable Rx DMA
  612. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  613. * the credit mechanism in 5000 HW RX FIFO
  614. * Direct rx interrupts to hosts
  615. * Rx buffer size 4 or 8k
  616. * RB timeout 0x10
  617. * 256 RBDs
  618. */
  619. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  620. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  621. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  622. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  623. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  624. rb_size|
  625. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  626. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  627. /* Set interrupt coalescing timer to default (2048 usecs) */
  628. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  629. return 0;
  630. }
  631. static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
  632. {
  633. /*
  634. * (for documentation purposes)
  635. * to set power to V_AUX, do:
  636. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  637. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  638. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  639. ~APMG_PS_CTRL_MSK_PWR_SRC);
  640. */
  641. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  642. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  643. ~APMG_PS_CTRL_MSK_PWR_SRC);
  644. }
  645. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  646. {
  647. unsigned long flags;
  648. struct iwl_rx_queue *rxq = &priv->rxq;
  649. int ret;
  650. /* nic_init */
  651. spin_lock_irqsave(&priv->lock, flags);
  652. priv->cfg->ops->lib->apm_ops.init(priv);
  653. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  654. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  655. spin_unlock_irqrestore(&priv->lock, flags);
  656. iwlagn_set_pwr_vmain(priv);
  657. priv->cfg->ops->lib->apm_ops.config(priv);
  658. /* Allocate the RX queue, or reset if it is already allocated */
  659. if (!rxq->bd) {
  660. ret = iwl_rx_queue_alloc(priv);
  661. if (ret) {
  662. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  663. return -ENOMEM;
  664. }
  665. } else
  666. iwlagn_rx_queue_reset(priv, rxq);
  667. iwlagn_rx_replenish(priv);
  668. iwlagn_rx_init(priv, rxq);
  669. spin_lock_irqsave(&priv->lock, flags);
  670. rxq->need_update = 1;
  671. iwl_rx_queue_update_write_ptr(priv, rxq);
  672. spin_unlock_irqrestore(&priv->lock, flags);
  673. /* Allocate or reset and init all Tx and Command queues */
  674. if (!priv->txq) {
  675. ret = iwlagn_txq_ctx_alloc(priv);
  676. if (ret)
  677. return ret;
  678. } else
  679. iwlagn_txq_ctx_reset(priv);
  680. if (priv->cfg->base_params->shadow_reg_enable) {
  681. /* enable shadow regs in HW */
  682. iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
  683. 0x800FFFFF);
  684. }
  685. set_bit(STATUS_INIT, &priv->status);
  686. return 0;
  687. }
  688. /**
  689. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  690. */
  691. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  692. dma_addr_t dma_addr)
  693. {
  694. return cpu_to_le32((u32)(dma_addr >> 8));
  695. }
  696. /**
  697. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  698. *
  699. * If there are slots in the RX queue that need to be restocked,
  700. * and we have free pre-allocated buffers, fill the ranks as much
  701. * as we can, pulling from rx_free.
  702. *
  703. * This moves the 'write' index forward to catch up with 'processed', and
  704. * also updates the memory address in the firmware to reference the new
  705. * target buffer.
  706. */
  707. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  708. {
  709. struct iwl_rx_queue *rxq = &priv->rxq;
  710. struct list_head *element;
  711. struct iwl_rx_mem_buffer *rxb;
  712. unsigned long flags;
  713. spin_lock_irqsave(&rxq->lock, flags);
  714. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  715. /* The overwritten rxb must be a used one */
  716. rxb = rxq->queue[rxq->write];
  717. BUG_ON(rxb && rxb->page);
  718. /* Get next free Rx buffer, remove from free list */
  719. element = rxq->rx_free.next;
  720. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  721. list_del(element);
  722. /* Point to Rx buffer via next RBD in circular buffer */
  723. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  724. rxb->page_dma);
  725. rxq->queue[rxq->write] = rxb;
  726. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  727. rxq->free_count--;
  728. }
  729. spin_unlock_irqrestore(&rxq->lock, flags);
  730. /* If the pre-allocated buffer pool is dropping low, schedule to
  731. * refill it */
  732. if (rxq->free_count <= RX_LOW_WATERMARK)
  733. queue_work(priv->workqueue, &priv->rx_replenish);
  734. /* If we've added more space for the firmware to place data, tell it.
  735. * Increment device's write pointer in multiples of 8. */
  736. if (rxq->write_actual != (rxq->write & ~0x7)) {
  737. spin_lock_irqsave(&rxq->lock, flags);
  738. rxq->need_update = 1;
  739. spin_unlock_irqrestore(&rxq->lock, flags);
  740. iwl_rx_queue_update_write_ptr(priv, rxq);
  741. }
  742. }
  743. /**
  744. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  745. *
  746. * When moving to rx_free an SKB is allocated for the slot.
  747. *
  748. * Also restock the Rx queue via iwl_rx_queue_restock.
  749. * This is called as a scheduled work item (except for during initialization)
  750. */
  751. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  752. {
  753. struct iwl_rx_queue *rxq = &priv->rxq;
  754. struct list_head *element;
  755. struct iwl_rx_mem_buffer *rxb;
  756. struct page *page;
  757. unsigned long flags;
  758. gfp_t gfp_mask = priority;
  759. while (1) {
  760. spin_lock_irqsave(&rxq->lock, flags);
  761. if (list_empty(&rxq->rx_used)) {
  762. spin_unlock_irqrestore(&rxq->lock, flags);
  763. return;
  764. }
  765. spin_unlock_irqrestore(&rxq->lock, flags);
  766. if (rxq->free_count > RX_LOW_WATERMARK)
  767. gfp_mask |= __GFP_NOWARN;
  768. if (priv->hw_params.rx_page_order > 0)
  769. gfp_mask |= __GFP_COMP;
  770. /* Alloc a new receive buffer */
  771. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  772. if (!page) {
  773. if (net_ratelimit())
  774. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  775. "order: %d\n",
  776. priv->hw_params.rx_page_order);
  777. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  778. net_ratelimit())
  779. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  780. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  781. rxq->free_count);
  782. /* We don't reschedule replenish work here -- we will
  783. * call the restock method and if it still needs
  784. * more buffers it will schedule replenish */
  785. return;
  786. }
  787. spin_lock_irqsave(&rxq->lock, flags);
  788. if (list_empty(&rxq->rx_used)) {
  789. spin_unlock_irqrestore(&rxq->lock, flags);
  790. __free_pages(page, priv->hw_params.rx_page_order);
  791. return;
  792. }
  793. element = rxq->rx_used.next;
  794. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  795. list_del(element);
  796. spin_unlock_irqrestore(&rxq->lock, flags);
  797. BUG_ON(rxb->page);
  798. rxb->page = page;
  799. /* Get physical address of the RB */
  800. rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
  801. PAGE_SIZE << priv->hw_params.rx_page_order,
  802. PCI_DMA_FROMDEVICE);
  803. /* dma address must be no more than 36 bits */
  804. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  805. /* and also 256 byte aligned! */
  806. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  807. spin_lock_irqsave(&rxq->lock, flags);
  808. list_add_tail(&rxb->list, &rxq->rx_free);
  809. rxq->free_count++;
  810. spin_unlock_irqrestore(&rxq->lock, flags);
  811. }
  812. }
  813. void iwlagn_rx_replenish(struct iwl_priv *priv)
  814. {
  815. unsigned long flags;
  816. iwlagn_rx_allocate(priv, GFP_KERNEL);
  817. spin_lock_irqsave(&priv->lock, flags);
  818. iwlagn_rx_queue_restock(priv);
  819. spin_unlock_irqrestore(&priv->lock, flags);
  820. }
  821. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  822. {
  823. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  824. iwlagn_rx_queue_restock(priv);
  825. }
  826. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  827. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  828. * This free routine walks the list of POOL entries and if SKB is set to
  829. * non NULL it is unmapped and freed
  830. */
  831. void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  832. {
  833. int i;
  834. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  835. if (rxq->pool[i].page != NULL) {
  836. pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
  837. PAGE_SIZE << priv->hw_params.rx_page_order,
  838. PCI_DMA_FROMDEVICE);
  839. __iwl_free_pages(priv, rxq->pool[i].page);
  840. rxq->pool[i].page = NULL;
  841. }
  842. }
  843. dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  844. rxq->bd_dma);
  845. dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
  846. rxq->rb_stts, rxq->rb_stts_dma);
  847. rxq->bd = NULL;
  848. rxq->rb_stts = NULL;
  849. }
  850. int iwlagn_rxq_stop(struct iwl_priv *priv)
  851. {
  852. /* stop Rx DMA */
  853. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  854. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  855. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  856. return 0;
  857. }
  858. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  859. {
  860. int idx = 0;
  861. int band_offset = 0;
  862. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  863. if (rate_n_flags & RATE_MCS_HT_MSK) {
  864. idx = (rate_n_flags & 0xff);
  865. return idx;
  866. /* Legacy rate format, search for match in table */
  867. } else {
  868. if (band == IEEE80211_BAND_5GHZ)
  869. band_offset = IWL_FIRST_OFDM_RATE;
  870. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  871. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  872. return idx - band_offset;
  873. }
  874. return -1;
  875. }
  876. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  877. struct ieee80211_vif *vif,
  878. enum ieee80211_band band,
  879. struct iwl_scan_channel *scan_ch)
  880. {
  881. const struct ieee80211_supported_band *sband;
  882. u16 passive_dwell = 0;
  883. u16 active_dwell = 0;
  884. int added = 0;
  885. u16 channel = 0;
  886. sband = iwl_get_hw_mode(priv, band);
  887. if (!sband) {
  888. IWL_ERR(priv, "invalid band\n");
  889. return added;
  890. }
  891. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  892. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  893. if (passive_dwell <= active_dwell)
  894. passive_dwell = active_dwell + 1;
  895. channel = iwl_get_single_channel_number(priv, band);
  896. if (channel) {
  897. scan_ch->channel = cpu_to_le16(channel);
  898. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  899. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  900. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  901. /* Set txpower levels to defaults */
  902. scan_ch->dsp_atten = 110;
  903. if (band == IEEE80211_BAND_5GHZ)
  904. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  905. else
  906. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  907. added++;
  908. } else
  909. IWL_ERR(priv, "no valid channel found\n");
  910. return added;
  911. }
  912. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  913. struct ieee80211_vif *vif,
  914. enum ieee80211_band band,
  915. u8 is_active, u8 n_probes,
  916. struct iwl_scan_channel *scan_ch)
  917. {
  918. struct ieee80211_channel *chan;
  919. const struct ieee80211_supported_band *sband;
  920. const struct iwl_channel_info *ch_info;
  921. u16 passive_dwell = 0;
  922. u16 active_dwell = 0;
  923. int added, i;
  924. u16 channel;
  925. sband = iwl_get_hw_mode(priv, band);
  926. if (!sband)
  927. return 0;
  928. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  929. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  930. if (passive_dwell <= active_dwell)
  931. passive_dwell = active_dwell + 1;
  932. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  933. chan = priv->scan_request->channels[i];
  934. if (chan->band != band)
  935. continue;
  936. channel = chan->hw_value;
  937. scan_ch->channel = cpu_to_le16(channel);
  938. ch_info = iwl_get_channel_info(priv, band, channel);
  939. if (!is_channel_valid(ch_info)) {
  940. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  941. channel);
  942. continue;
  943. }
  944. if (!is_active || is_channel_passive(ch_info) ||
  945. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  946. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  947. else
  948. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  949. if (n_probes)
  950. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  951. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  952. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  953. /* Set txpower levels to defaults */
  954. scan_ch->dsp_atten = 110;
  955. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  956. * power level:
  957. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  958. */
  959. if (band == IEEE80211_BAND_5GHZ)
  960. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  961. else
  962. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  963. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  964. channel, le32_to_cpu(scan_ch->type),
  965. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  966. "ACTIVE" : "PASSIVE",
  967. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  968. active_dwell : passive_dwell);
  969. scan_ch++;
  970. added++;
  971. }
  972. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  973. return added;
  974. }
  975. static int iwl_fill_offch_tx(struct iwl_priv *priv, void *data, size_t maxlen)
  976. {
  977. struct sk_buff *skb = priv->_agn.offchan_tx_skb;
  978. if (skb->len < maxlen)
  979. maxlen = skb->len;
  980. memcpy(data, skb->data, maxlen);
  981. return maxlen;
  982. }
  983. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  984. {
  985. struct iwl_host_cmd cmd = {
  986. .id = REPLY_SCAN_CMD,
  987. .len = sizeof(struct iwl_scan_cmd),
  988. .flags = CMD_SIZE_HUGE,
  989. };
  990. struct iwl_scan_cmd *scan;
  991. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  992. u32 rate_flags = 0;
  993. u16 cmd_len;
  994. u16 rx_chain = 0;
  995. enum ieee80211_band band;
  996. u8 n_probes = 0;
  997. u8 rx_ant = priv->hw_params.valid_rx_ant;
  998. u8 rate;
  999. bool is_active = false;
  1000. int chan_mod;
  1001. u8 active_chains;
  1002. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  1003. int ret;
  1004. lockdep_assert_held(&priv->mutex);
  1005. if (vif)
  1006. ctx = iwl_rxon_ctx_from_vif(vif);
  1007. if (!priv->scan_cmd) {
  1008. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  1009. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  1010. if (!priv->scan_cmd) {
  1011. IWL_DEBUG_SCAN(priv,
  1012. "fail to allocate memory for scan\n");
  1013. return -ENOMEM;
  1014. }
  1015. }
  1016. scan = priv->scan_cmd;
  1017. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  1018. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  1019. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  1020. if (priv->scan_type != IWL_SCAN_OFFCH_TX &&
  1021. iwl_is_any_associated(priv)) {
  1022. u16 interval = 0;
  1023. u32 extra;
  1024. u32 suspend_time = 100;
  1025. u32 scan_suspend_time = 100;
  1026. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  1027. switch (priv->scan_type) {
  1028. case IWL_SCAN_OFFCH_TX:
  1029. WARN_ON(1);
  1030. break;
  1031. case IWL_SCAN_RADIO_RESET:
  1032. interval = 0;
  1033. break;
  1034. case IWL_SCAN_NORMAL:
  1035. interval = vif->bss_conf.beacon_int;
  1036. break;
  1037. }
  1038. scan->suspend_time = 0;
  1039. scan->max_out_time = cpu_to_le32(200 * 1024);
  1040. if (!interval)
  1041. interval = suspend_time;
  1042. extra = (suspend_time / interval) << 22;
  1043. scan_suspend_time = (extra |
  1044. ((suspend_time % interval) * 1024));
  1045. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  1046. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  1047. scan_suspend_time, interval);
  1048. } else if (priv->scan_type == IWL_SCAN_OFFCH_TX) {
  1049. scan->suspend_time = 0;
  1050. scan->max_out_time =
  1051. cpu_to_le32(1024 * priv->_agn.offchan_tx_timeout);
  1052. }
  1053. switch (priv->scan_type) {
  1054. case IWL_SCAN_RADIO_RESET:
  1055. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  1056. break;
  1057. case IWL_SCAN_NORMAL:
  1058. if (priv->scan_request->n_ssids) {
  1059. int i, p = 0;
  1060. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  1061. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  1062. /* always does wildcard anyway */
  1063. if (!priv->scan_request->ssids[i].ssid_len)
  1064. continue;
  1065. scan->direct_scan[p].id = WLAN_EID_SSID;
  1066. scan->direct_scan[p].len =
  1067. priv->scan_request->ssids[i].ssid_len;
  1068. memcpy(scan->direct_scan[p].ssid,
  1069. priv->scan_request->ssids[i].ssid,
  1070. priv->scan_request->ssids[i].ssid_len);
  1071. n_probes++;
  1072. p++;
  1073. }
  1074. is_active = true;
  1075. } else
  1076. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1077. break;
  1078. case IWL_SCAN_OFFCH_TX:
  1079. IWL_DEBUG_SCAN(priv, "Start offchannel TX scan.\n");
  1080. break;
  1081. }
  1082. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1083. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1084. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1085. switch (priv->scan_band) {
  1086. case IEEE80211_BAND_2GHZ:
  1087. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1088. chan_mod = le32_to_cpu(
  1089. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1090. RXON_FLG_CHANNEL_MODE_MSK)
  1091. >> RXON_FLG_CHANNEL_MODE_POS;
  1092. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1093. rate = IWL_RATE_6M_PLCP;
  1094. } else {
  1095. rate = IWL_RATE_1M_PLCP;
  1096. rate_flags = RATE_MCS_CCK_MSK;
  1097. }
  1098. /*
  1099. * Internal scans are passive, so we can indiscriminately set
  1100. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1101. */
  1102. if (priv->cfg->bt_params &&
  1103. priv->cfg->bt_params->advanced_bt_coexist)
  1104. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1105. break;
  1106. case IEEE80211_BAND_5GHZ:
  1107. rate = IWL_RATE_6M_PLCP;
  1108. break;
  1109. default:
  1110. IWL_WARN(priv, "Invalid scan band\n");
  1111. return -EIO;
  1112. }
  1113. /*
  1114. * If active scanning is requested but a certain channel is
  1115. * marked passive, we can do active scanning if we detect
  1116. * transmissions.
  1117. *
  1118. * There is an issue with some firmware versions that triggers
  1119. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1120. * on a radar channel even though this means that we should NOT
  1121. * send probes.
  1122. *
  1123. * The "good CRC threshold" is the number of frames that we
  1124. * need to receive during our dwell time on a channel before
  1125. * sending out probes -- setting this to a huge value will
  1126. * mean we never reach it, but at the same time work around
  1127. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1128. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1129. */
  1130. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1131. IWL_GOOD_CRC_TH_NEVER;
  1132. band = priv->scan_band;
  1133. if (priv->cfg->scan_rx_antennas[band])
  1134. rx_ant = priv->cfg->scan_rx_antennas[band];
  1135. if (band == IEEE80211_BAND_2GHZ &&
  1136. priv->cfg->bt_params &&
  1137. priv->cfg->bt_params->advanced_bt_coexist) {
  1138. /* transmit 2.4 GHz probes only on first antenna */
  1139. scan_tx_antennas = first_antenna(scan_tx_antennas);
  1140. }
  1141. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1142. scan_tx_antennas);
  1143. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1144. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1145. /* In power save mode use one chain, otherwise use all chains */
  1146. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1147. /* rx_ant has been set to all valid chains previously */
  1148. active_chains = rx_ant &
  1149. ((u8)(priv->chain_noise_data.active_chains));
  1150. if (!active_chains)
  1151. active_chains = rx_ant;
  1152. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1153. priv->chain_noise_data.active_chains);
  1154. rx_ant = first_antenna(active_chains);
  1155. }
  1156. if (priv->cfg->bt_params &&
  1157. priv->cfg->bt_params->advanced_bt_coexist &&
  1158. priv->bt_full_concurrent) {
  1159. /* operated as 1x1 in full concurrency mode */
  1160. rx_ant = first_antenna(rx_ant);
  1161. }
  1162. /* MIMO is not used here, but value is required */
  1163. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1164. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1165. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1166. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1167. scan->rx_chain = cpu_to_le16(rx_chain);
  1168. switch (priv->scan_type) {
  1169. case IWL_SCAN_NORMAL:
  1170. cmd_len = iwl_fill_probe_req(priv,
  1171. (struct ieee80211_mgmt *)scan->data,
  1172. vif->addr,
  1173. priv->scan_request->ie,
  1174. priv->scan_request->ie_len,
  1175. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1176. break;
  1177. case IWL_SCAN_RADIO_RESET:
  1178. /* use bcast addr, will not be transmitted but must be valid */
  1179. cmd_len = iwl_fill_probe_req(priv,
  1180. (struct ieee80211_mgmt *)scan->data,
  1181. iwl_bcast_addr, NULL, 0,
  1182. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1183. break;
  1184. case IWL_SCAN_OFFCH_TX:
  1185. cmd_len = iwl_fill_offch_tx(priv, scan->data,
  1186. IWL_MAX_SCAN_SIZE
  1187. - sizeof(*scan)
  1188. - sizeof(struct iwl_scan_channel));
  1189. scan->scan_flags |= IWL_SCAN_FLAGS_ACTION_FRAME_TX;
  1190. break;
  1191. default:
  1192. BUG();
  1193. }
  1194. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1195. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1196. RXON_FILTER_BCON_AWARE_MSK);
  1197. switch (priv->scan_type) {
  1198. case IWL_SCAN_RADIO_RESET:
  1199. scan->channel_count =
  1200. iwl_get_single_channel_for_scan(priv, vif, band,
  1201. (void *)&scan->data[cmd_len]);
  1202. break;
  1203. case IWL_SCAN_NORMAL:
  1204. scan->channel_count =
  1205. iwl_get_channels_for_scan(priv, vif, band,
  1206. is_active, n_probes,
  1207. (void *)&scan->data[cmd_len]);
  1208. break;
  1209. case IWL_SCAN_OFFCH_TX: {
  1210. struct iwl_scan_channel *scan_ch;
  1211. scan->channel_count = 1;
  1212. scan_ch = (void *)&scan->data[cmd_len];
  1213. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1214. scan_ch->channel =
  1215. cpu_to_le16(priv->_agn.offchan_tx_chan->hw_value);
  1216. scan_ch->active_dwell =
  1217. cpu_to_le16(priv->_agn.offchan_tx_timeout);
  1218. scan_ch->passive_dwell = 0;
  1219. /* Set txpower levels to defaults */
  1220. scan_ch->dsp_atten = 110;
  1221. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1222. * power level:
  1223. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1224. */
  1225. if (priv->_agn.offchan_tx_chan->band == IEEE80211_BAND_5GHZ)
  1226. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1227. else
  1228. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1229. }
  1230. break;
  1231. }
  1232. if (scan->channel_count == 0) {
  1233. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1234. return -EIO;
  1235. }
  1236. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  1237. scan->channel_count * sizeof(struct iwl_scan_channel);
  1238. cmd.data = scan;
  1239. scan->len = cpu_to_le16(cmd.len);
  1240. /* set scan bit here for PAN params */
  1241. set_bit(STATUS_SCAN_HW, &priv->status);
  1242. if (priv->cfg->ops->hcmd->set_pan_params) {
  1243. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  1244. if (ret)
  1245. return ret;
  1246. }
  1247. ret = iwl_send_cmd_sync(priv, &cmd);
  1248. if (ret) {
  1249. clear_bit(STATUS_SCAN_HW, &priv->status);
  1250. if (priv->cfg->ops->hcmd->set_pan_params)
  1251. priv->cfg->ops->hcmd->set_pan_params(priv);
  1252. }
  1253. return ret;
  1254. }
  1255. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1256. struct ieee80211_vif *vif, bool add)
  1257. {
  1258. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1259. if (add)
  1260. return iwlagn_add_bssid_station(priv, vif_priv->ctx,
  1261. vif->bss_conf.bssid,
  1262. &vif_priv->ibss_bssid_sta_id);
  1263. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1264. vif->bss_conf.bssid);
  1265. }
  1266. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1267. int sta_id, int tid, int freed)
  1268. {
  1269. lockdep_assert_held(&priv->sta_lock);
  1270. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1271. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1272. else {
  1273. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1274. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1275. freed);
  1276. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1277. }
  1278. }
  1279. #define IWL_FLUSH_WAIT_MS 2000
  1280. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1281. {
  1282. struct iwl_tx_queue *txq;
  1283. struct iwl_queue *q;
  1284. int cnt;
  1285. unsigned long now = jiffies;
  1286. int ret = 0;
  1287. /* waiting for all the tx frames complete might take a while */
  1288. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1289. if (cnt == priv->cmd_queue)
  1290. continue;
  1291. txq = &priv->txq[cnt];
  1292. q = &txq->q;
  1293. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1294. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1295. msleep(1);
  1296. if (q->read_ptr != q->write_ptr) {
  1297. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1298. ret = -ETIMEDOUT;
  1299. break;
  1300. }
  1301. }
  1302. return ret;
  1303. }
  1304. #define IWL_TX_QUEUE_MSK 0xfffff
  1305. /**
  1306. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1307. *
  1308. * pre-requirements:
  1309. * 1. acquire mutex before calling
  1310. * 2. make sure rf is on and not in exit state
  1311. */
  1312. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1313. {
  1314. struct iwl_txfifo_flush_cmd flush_cmd;
  1315. struct iwl_host_cmd cmd = {
  1316. .id = REPLY_TXFIFO_FLUSH,
  1317. .len = sizeof(struct iwl_txfifo_flush_cmd),
  1318. .flags = CMD_SYNC,
  1319. .data = &flush_cmd,
  1320. };
  1321. might_sleep();
  1322. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1323. flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
  1324. IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
  1325. if (priv->cfg->sku & IWL_SKU_N)
  1326. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1327. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1328. flush_cmd.fifo_control);
  1329. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1330. return iwl_send_cmd(priv, &cmd);
  1331. }
  1332. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1333. {
  1334. mutex_lock(&priv->mutex);
  1335. ieee80211_stop_queues(priv->hw);
  1336. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  1337. IWL_ERR(priv, "flush request fail\n");
  1338. goto done;
  1339. }
  1340. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1341. iwlagn_wait_tx_queue_empty(priv);
  1342. done:
  1343. ieee80211_wake_queues(priv->hw);
  1344. mutex_unlock(&priv->mutex);
  1345. }
  1346. /*
  1347. * BT coex
  1348. */
  1349. /*
  1350. * Macros to access the lookup table.
  1351. *
  1352. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1353. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1354. *
  1355. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1356. *
  1357. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1358. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1359. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1360. *
  1361. * These macros encode that format.
  1362. */
  1363. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1364. wifi_txrx, wifi_sh_ant_req) \
  1365. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1366. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1367. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1368. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1369. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1370. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1371. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1372. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1373. wifi_sh_ant_req))))
  1374. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1375. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1376. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1377. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1378. wifi_sh_ant_req))
  1379. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1380. wifi_req, wifi_prio, wifi_txrx, \
  1381. wifi_sh_ant_req) \
  1382. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1383. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1384. wifi_sh_ant_req))
  1385. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1386. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1387. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1388. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1389. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1390. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1391. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1392. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1393. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1394. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1395. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1396. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1397. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1398. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1399. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1400. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1401. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1402. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1403. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1404. wifi_req, wifi_prio, wifi_txrx, \
  1405. wifi_sh_ant_req))))
  1406. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1407. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1408. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1409. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1410. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1411. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1412. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1413. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1414. static const __le32 iwlagn_def_3w_lookup[12] = {
  1415. cpu_to_le32(0xaaaaaaaa),
  1416. cpu_to_le32(0xaaaaaaaa),
  1417. cpu_to_le32(0xaeaaaaaa),
  1418. cpu_to_le32(0xaaaaaaaa),
  1419. cpu_to_le32(0xcc00ff28),
  1420. cpu_to_le32(0x0000aaaa),
  1421. cpu_to_le32(0xcc00aaaa),
  1422. cpu_to_le32(0x0000aaaa),
  1423. cpu_to_le32(0xc0004000),
  1424. cpu_to_le32(0x00004000),
  1425. cpu_to_le32(0xf0005000),
  1426. cpu_to_le32(0xf0005000),
  1427. };
  1428. static const __le32 iwlagn_concurrent_lookup[12] = {
  1429. cpu_to_le32(0xaaaaaaaa),
  1430. cpu_to_le32(0xaaaaaaaa),
  1431. cpu_to_le32(0xaaaaaaaa),
  1432. cpu_to_le32(0xaaaaaaaa),
  1433. cpu_to_le32(0xaaaaaaaa),
  1434. cpu_to_le32(0xaaaaaaaa),
  1435. cpu_to_le32(0xaaaaaaaa),
  1436. cpu_to_le32(0xaaaaaaaa),
  1437. cpu_to_le32(0x00000000),
  1438. cpu_to_le32(0x00000000),
  1439. cpu_to_le32(0x00000000),
  1440. cpu_to_le32(0x00000000),
  1441. };
  1442. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1443. {
  1444. struct iwl_basic_bt_cmd basic = {
  1445. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1446. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1447. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1448. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1449. };
  1450. struct iwl6000_bt_cmd bt_cmd_6000;
  1451. struct iwl2000_bt_cmd bt_cmd_2000;
  1452. int ret;
  1453. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1454. sizeof(basic.bt3_lookup_table));
  1455. if (priv->cfg->bt_params) {
  1456. if (priv->cfg->bt_params->bt_session_2) {
  1457. bt_cmd_2000.prio_boost = cpu_to_le32(
  1458. priv->cfg->bt_params->bt_prio_boost);
  1459. bt_cmd_2000.tx_prio_boost = 0;
  1460. bt_cmd_2000.rx_prio_boost = 0;
  1461. } else {
  1462. bt_cmd_6000.prio_boost =
  1463. priv->cfg->bt_params->bt_prio_boost;
  1464. bt_cmd_6000.tx_prio_boost = 0;
  1465. bt_cmd_6000.rx_prio_boost = 0;
  1466. }
  1467. } else {
  1468. IWL_ERR(priv, "failed to construct BT Coex Config\n");
  1469. return;
  1470. }
  1471. basic.kill_ack_mask = priv->kill_ack_mask;
  1472. basic.kill_cts_mask = priv->kill_cts_mask;
  1473. basic.valid = priv->bt_valid;
  1474. /*
  1475. * Configure BT coex mode to "no coexistence" when the
  1476. * user disabled BT coexistence, we have no interface
  1477. * (might be in monitor mode), or the interface is in
  1478. * IBSS mode (no proper uCode support for coex then).
  1479. */
  1480. if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1481. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
  1482. } else {
  1483. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1484. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1485. if (priv->cfg->bt_params &&
  1486. priv->cfg->bt_params->bt_sco_disable)
  1487. basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
  1488. if (priv->bt_ch_announce)
  1489. basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1490. IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", basic.flags);
  1491. }
  1492. priv->bt_enable_flag = basic.flags;
  1493. if (priv->bt_full_concurrent)
  1494. memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
  1495. sizeof(iwlagn_concurrent_lookup));
  1496. else
  1497. memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
  1498. sizeof(iwlagn_def_3w_lookup));
  1499. IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
  1500. basic.flags ? "active" : "disabled",
  1501. priv->bt_full_concurrent ?
  1502. "full concurrency" : "3-wire");
  1503. if (priv->cfg->bt_params->bt_session_2) {
  1504. memcpy(&bt_cmd_2000.basic, &basic,
  1505. sizeof(basic));
  1506. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1507. sizeof(bt_cmd_2000), &bt_cmd_2000);
  1508. } else {
  1509. memcpy(&bt_cmd_6000.basic, &basic,
  1510. sizeof(basic));
  1511. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1512. sizeof(bt_cmd_6000), &bt_cmd_6000);
  1513. }
  1514. if (ret)
  1515. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1516. }
  1517. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1518. {
  1519. struct iwl_priv *priv =
  1520. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1521. struct iwl_rxon_context *ctx;
  1522. int smps_request = -1;
  1523. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1524. /* bt coex disabled */
  1525. return;
  1526. }
  1527. /*
  1528. * Note: bt_traffic_load can be overridden by scan complete and
  1529. * coex profile notifications. Ignore that since only bad consequence
  1530. * can be not matching debug print with actual state.
  1531. */
  1532. IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
  1533. priv->bt_traffic_load);
  1534. switch (priv->bt_traffic_load) {
  1535. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1536. if (priv->bt_status)
  1537. smps_request = IEEE80211_SMPS_DYNAMIC;
  1538. else
  1539. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1540. break;
  1541. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1542. smps_request = IEEE80211_SMPS_DYNAMIC;
  1543. break;
  1544. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1545. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1546. smps_request = IEEE80211_SMPS_STATIC;
  1547. break;
  1548. default:
  1549. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1550. priv->bt_traffic_load);
  1551. break;
  1552. }
  1553. mutex_lock(&priv->mutex);
  1554. /*
  1555. * We can not send command to firmware while scanning. When the scan
  1556. * complete we will schedule this work again. We do check with mutex
  1557. * locked to prevent new scan request to arrive. We do not check
  1558. * STATUS_SCANNING to avoid race when queue_work two times from
  1559. * different notifications, but quit and not perform any work at all.
  1560. */
  1561. if (test_bit(STATUS_SCAN_HW, &priv->status))
  1562. goto out;
  1563. if (priv->cfg->ops->lib->update_chain_flags)
  1564. priv->cfg->ops->lib->update_chain_flags(priv);
  1565. if (smps_request != -1) {
  1566. for_each_context(priv, ctx) {
  1567. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1568. ieee80211_request_smps(ctx->vif, smps_request);
  1569. }
  1570. }
  1571. out:
  1572. mutex_unlock(&priv->mutex);
  1573. }
  1574. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1575. struct iwl_bt_uart_msg *uart_msg)
  1576. {
  1577. IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1578. "Update Req = 0x%X",
  1579. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1580. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1581. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1582. BT_UART_MSG_FRAME1SSN_POS,
  1583. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1584. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1585. IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1586. "Chl_SeqN = 0x%X, In band = 0x%X",
  1587. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1588. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1589. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1590. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1591. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1592. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1593. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1594. BT_UART_MSG_FRAME2INBAND_POS);
  1595. IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1596. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1597. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1598. BT_UART_MSG_FRAME3SCOESCO_POS,
  1599. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1600. BT_UART_MSG_FRAME3SNIFF_POS,
  1601. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1602. BT_UART_MSG_FRAME3A2DP_POS,
  1603. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1604. BT_UART_MSG_FRAME3ACL_POS,
  1605. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1606. BT_UART_MSG_FRAME3MASTER_POS,
  1607. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1608. BT_UART_MSG_FRAME3OBEX_POS);
  1609. IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
  1610. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1611. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1612. IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1613. "eSCO Retransmissions = 0x%X",
  1614. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1615. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1616. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1617. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1618. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1619. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1620. IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1621. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1622. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1623. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1624. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1625. IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Page = "
  1626. "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
  1627. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1628. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1629. (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
  1630. BT_UART_MSG_FRAME7PAGE_POS,
  1631. (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
  1632. BT_UART_MSG_FRAME7INQUIRY_POS,
  1633. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1634. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1635. }
  1636. static void iwlagn_set_kill_msk(struct iwl_priv *priv,
  1637. struct iwl_bt_uart_msg *uart_msg)
  1638. {
  1639. u8 kill_msk;
  1640. static const __le32 bt_kill_ack_msg[2] = {
  1641. IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
  1642. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1643. static const __le32 bt_kill_cts_msg[2] = {
  1644. IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
  1645. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1646. kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
  1647. ? 1 : 0;
  1648. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
  1649. priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
  1650. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1651. priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
  1652. priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
  1653. priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
  1654. /* schedule to send runtime bt_config */
  1655. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1656. }
  1657. }
  1658. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1659. struct iwl_rx_mem_buffer *rxb)
  1660. {
  1661. unsigned long flags;
  1662. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1663. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1664. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1665. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1666. /* bt coex disabled */
  1667. return;
  1668. }
  1669. IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
  1670. IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
  1671. IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1672. IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
  1673. coex->bt_ci_compliance);
  1674. iwlagn_print_uartmsg(priv, uart_msg);
  1675. priv->last_bt_traffic_load = priv->bt_traffic_load;
  1676. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1677. if (priv->bt_status != coex->bt_status ||
  1678. priv->last_bt_traffic_load != coex->bt_traffic_load) {
  1679. if (coex->bt_status) {
  1680. /* BT on */
  1681. if (!priv->bt_ch_announce)
  1682. priv->bt_traffic_load =
  1683. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1684. else
  1685. priv->bt_traffic_load =
  1686. coex->bt_traffic_load;
  1687. } else {
  1688. /* BT off */
  1689. priv->bt_traffic_load =
  1690. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1691. }
  1692. priv->bt_status = coex->bt_status;
  1693. queue_work(priv->workqueue,
  1694. &priv->bt_traffic_change_work);
  1695. }
  1696. }
  1697. iwlagn_set_kill_msk(priv, uart_msg);
  1698. /* FIXME: based on notification, adjust the prio_boost */
  1699. spin_lock_irqsave(&priv->lock, flags);
  1700. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1701. spin_unlock_irqrestore(&priv->lock, flags);
  1702. }
  1703. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1704. {
  1705. iwlagn_rx_handler_setup(priv);
  1706. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1707. iwlagn_bt_coex_profile_notif;
  1708. }
  1709. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1710. {
  1711. iwlagn_setup_deferred_work(priv);
  1712. INIT_WORK(&priv->bt_traffic_change_work,
  1713. iwlagn_bt_traffic_change_work);
  1714. }
  1715. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1716. {
  1717. cancel_work_sync(&priv->bt_traffic_change_work);
  1718. }
  1719. static bool is_single_rx_stream(struct iwl_priv *priv)
  1720. {
  1721. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  1722. priv->current_ht_config.single_chain_sufficient;
  1723. }
  1724. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  1725. #define IWL_NUM_RX_CHAINS_SINGLE 2
  1726. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  1727. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  1728. /*
  1729. * Determine how many receiver/antenna chains to use.
  1730. *
  1731. * More provides better reception via diversity. Fewer saves power
  1732. * at the expense of throughput, but only when not in powersave to
  1733. * start with.
  1734. *
  1735. * MIMO (dual stream) requires at least 2, but works better with 3.
  1736. * This does not determine *which* chains to use, just how many.
  1737. */
  1738. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  1739. {
  1740. if (priv->cfg->bt_params &&
  1741. priv->cfg->bt_params->advanced_bt_coexist &&
  1742. (priv->bt_full_concurrent ||
  1743. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1744. /*
  1745. * only use chain 'A' in bt high traffic load or
  1746. * full concurrency mode
  1747. */
  1748. return IWL_NUM_RX_CHAINS_SINGLE;
  1749. }
  1750. /* # of Rx chains to use when expecting MIMO. */
  1751. if (is_single_rx_stream(priv))
  1752. return IWL_NUM_RX_CHAINS_SINGLE;
  1753. else
  1754. return IWL_NUM_RX_CHAINS_MULTIPLE;
  1755. }
  1756. /*
  1757. * When we are in power saving mode, unless device support spatial
  1758. * multiplexing power save, use the active count for rx chain count.
  1759. */
  1760. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  1761. {
  1762. /* # Rx chains when idling, depending on SMPS mode */
  1763. switch (priv->current_ht_config.smps) {
  1764. case IEEE80211_SMPS_STATIC:
  1765. case IEEE80211_SMPS_DYNAMIC:
  1766. return IWL_NUM_IDLE_CHAINS_SINGLE;
  1767. case IEEE80211_SMPS_OFF:
  1768. return active_cnt;
  1769. default:
  1770. WARN(1, "invalid SMPS mode %d",
  1771. priv->current_ht_config.smps);
  1772. return active_cnt;
  1773. }
  1774. }
  1775. /* up to 4 chains */
  1776. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  1777. {
  1778. u8 res;
  1779. res = (chain_bitmap & BIT(0)) >> 0;
  1780. res += (chain_bitmap & BIT(1)) >> 1;
  1781. res += (chain_bitmap & BIT(2)) >> 2;
  1782. res += (chain_bitmap & BIT(3)) >> 3;
  1783. return res;
  1784. }
  1785. /**
  1786. * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  1787. *
  1788. * Selects how many and which Rx receivers/antennas/chains to use.
  1789. * This should not be used for scan command ... it puts data in wrong place.
  1790. */
  1791. void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1792. {
  1793. bool is_single = is_single_rx_stream(priv);
  1794. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  1795. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  1796. u32 active_chains;
  1797. u16 rx_chain;
  1798. /* Tell uCode which antennas are actually connected.
  1799. * Before first association, we assume all antennas are connected.
  1800. * Just after first association, iwl_chain_noise_calibration()
  1801. * checks which antennas actually *are* connected. */
  1802. if (priv->chain_noise_data.active_chains)
  1803. active_chains = priv->chain_noise_data.active_chains;
  1804. else
  1805. active_chains = priv->hw_params.valid_rx_ant;
  1806. if (priv->cfg->bt_params &&
  1807. priv->cfg->bt_params->advanced_bt_coexist &&
  1808. (priv->bt_full_concurrent ||
  1809. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1810. /*
  1811. * only use chain 'A' in bt high traffic load or
  1812. * full concurrency mode
  1813. */
  1814. active_chains = first_antenna(active_chains);
  1815. }
  1816. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  1817. /* How many receivers should we use? */
  1818. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  1819. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  1820. /* correct rx chain count according hw settings
  1821. * and chain noise calibration
  1822. */
  1823. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  1824. if (valid_rx_cnt < active_rx_cnt)
  1825. active_rx_cnt = valid_rx_cnt;
  1826. if (valid_rx_cnt < idle_rx_cnt)
  1827. idle_rx_cnt = valid_rx_cnt;
  1828. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  1829. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1830. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  1831. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  1832. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1833. else
  1834. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1835. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  1836. ctx->staging.rx_chain,
  1837. active_rx_cnt, idle_rx_cnt);
  1838. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1839. active_rx_cnt < idle_rx_cnt);
  1840. }
  1841. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
  1842. {
  1843. int i;
  1844. u8 ind = ant;
  1845. if (priv->band == IEEE80211_BAND_2GHZ &&
  1846. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
  1847. return 0;
  1848. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  1849. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  1850. if (valid & BIT(ind))
  1851. return ind;
  1852. }
  1853. return ant;
  1854. }
  1855. static const char *get_csr_string(int cmd)
  1856. {
  1857. switch (cmd) {
  1858. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1859. IWL_CMD(CSR_INT_COALESCING);
  1860. IWL_CMD(CSR_INT);
  1861. IWL_CMD(CSR_INT_MASK);
  1862. IWL_CMD(CSR_FH_INT_STATUS);
  1863. IWL_CMD(CSR_GPIO_IN);
  1864. IWL_CMD(CSR_RESET);
  1865. IWL_CMD(CSR_GP_CNTRL);
  1866. IWL_CMD(CSR_HW_REV);
  1867. IWL_CMD(CSR_EEPROM_REG);
  1868. IWL_CMD(CSR_EEPROM_GP);
  1869. IWL_CMD(CSR_OTP_GP_REG);
  1870. IWL_CMD(CSR_GIO_REG);
  1871. IWL_CMD(CSR_GP_UCODE_REG);
  1872. IWL_CMD(CSR_GP_DRIVER_REG);
  1873. IWL_CMD(CSR_UCODE_DRV_GP1);
  1874. IWL_CMD(CSR_UCODE_DRV_GP2);
  1875. IWL_CMD(CSR_LED_REG);
  1876. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1877. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1878. IWL_CMD(CSR_ANA_PLL_CFG);
  1879. IWL_CMD(CSR_HW_REV_WA_REG);
  1880. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1881. default:
  1882. return "UNKNOWN";
  1883. }
  1884. }
  1885. void iwl_dump_csr(struct iwl_priv *priv)
  1886. {
  1887. int i;
  1888. static const u32 csr_tbl[] = {
  1889. CSR_HW_IF_CONFIG_REG,
  1890. CSR_INT_COALESCING,
  1891. CSR_INT,
  1892. CSR_INT_MASK,
  1893. CSR_FH_INT_STATUS,
  1894. CSR_GPIO_IN,
  1895. CSR_RESET,
  1896. CSR_GP_CNTRL,
  1897. CSR_HW_REV,
  1898. CSR_EEPROM_REG,
  1899. CSR_EEPROM_GP,
  1900. CSR_OTP_GP_REG,
  1901. CSR_GIO_REG,
  1902. CSR_GP_UCODE_REG,
  1903. CSR_GP_DRIVER_REG,
  1904. CSR_UCODE_DRV_GP1,
  1905. CSR_UCODE_DRV_GP2,
  1906. CSR_LED_REG,
  1907. CSR_DRAM_INT_TBL_REG,
  1908. CSR_GIO_CHICKEN_BITS,
  1909. CSR_ANA_PLL_CFG,
  1910. CSR_HW_REV_WA_REG,
  1911. CSR_DBG_HPET_MEM_REG
  1912. };
  1913. IWL_ERR(priv, "CSR values:\n");
  1914. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  1915. "CSR_INT_PERIODIC_REG)\n");
  1916. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1917. IWL_ERR(priv, " %25s: 0X%08x\n",
  1918. get_csr_string(csr_tbl[i]),
  1919. iwl_read32(priv, csr_tbl[i]));
  1920. }
  1921. }
  1922. static const char *get_fh_string(int cmd)
  1923. {
  1924. switch (cmd) {
  1925. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1926. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1927. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1928. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1929. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1930. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1931. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1932. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1933. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1934. default:
  1935. return "UNKNOWN";
  1936. }
  1937. }
  1938. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  1939. {
  1940. int i;
  1941. #ifdef CONFIG_IWLWIFI_DEBUG
  1942. int pos = 0;
  1943. size_t bufsz = 0;
  1944. #endif
  1945. static const u32 fh_tbl[] = {
  1946. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1947. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1948. FH_RSCSR_CHNL0_WPTR,
  1949. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1950. FH_MEM_RSSR_SHARED_CTRL_REG,
  1951. FH_MEM_RSSR_RX_STATUS_REG,
  1952. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1953. FH_TSSR_TX_STATUS_REG,
  1954. FH_TSSR_TX_ERROR_REG
  1955. };
  1956. #ifdef CONFIG_IWLWIFI_DEBUG
  1957. if (display) {
  1958. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1959. *buf = kmalloc(bufsz, GFP_KERNEL);
  1960. if (!*buf)
  1961. return -ENOMEM;
  1962. pos += scnprintf(*buf + pos, bufsz - pos,
  1963. "FH register values:\n");
  1964. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1965. pos += scnprintf(*buf + pos, bufsz - pos,
  1966. " %34s: 0X%08x\n",
  1967. get_fh_string(fh_tbl[i]),
  1968. iwl_read_direct32(priv, fh_tbl[i]));
  1969. }
  1970. return pos;
  1971. }
  1972. #endif
  1973. IWL_ERR(priv, "FH register values:\n");
  1974. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1975. IWL_ERR(priv, " %34s: 0X%08x\n",
  1976. get_fh_string(fh_tbl[i]),
  1977. iwl_read_direct32(priv, fh_tbl[i]));
  1978. }
  1979. return 0;
  1980. }
  1981. /* notification wait support */
  1982. void iwlagn_init_notification_wait(struct iwl_priv *priv,
  1983. struct iwl_notification_wait *wait_entry,
  1984. u8 cmd,
  1985. void (*fn)(struct iwl_priv *priv,
  1986. struct iwl_rx_packet *pkt,
  1987. void *data),
  1988. void *fn_data)
  1989. {
  1990. wait_entry->fn = fn;
  1991. wait_entry->fn_data = fn_data;
  1992. wait_entry->cmd = cmd;
  1993. wait_entry->triggered = false;
  1994. wait_entry->aborted = false;
  1995. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1996. list_add(&wait_entry->list, &priv->_agn.notif_waits);
  1997. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1998. }
  1999. int iwlagn_wait_notification(struct iwl_priv *priv,
  2000. struct iwl_notification_wait *wait_entry,
  2001. unsigned long timeout)
  2002. {
  2003. int ret;
  2004. ret = wait_event_timeout(priv->_agn.notif_waitq,
  2005. wait_entry->triggered || wait_entry->aborted,
  2006. timeout);
  2007. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2008. list_del(&wait_entry->list);
  2009. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2010. if (wait_entry->aborted)
  2011. return -EIO;
  2012. /* return value is always >= 0 */
  2013. if (ret <= 0)
  2014. return -ETIMEDOUT;
  2015. return 0;
  2016. }
  2017. void iwlagn_remove_notification(struct iwl_priv *priv,
  2018. struct iwl_notification_wait *wait_entry)
  2019. {
  2020. spin_lock_bh(&priv->_agn.notif_wait_lock);
  2021. list_del(&wait_entry->list);
  2022. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  2023. }
  2024. int iwlagn_start_device(struct iwl_priv *priv)
  2025. {
  2026. int ret;
  2027. if (iwl_prepare_card_hw(priv)) {
  2028. IWL_WARN(priv, "Exit HW not ready\n");
  2029. return -EIO;
  2030. }
  2031. /* If platform's RF_KILL switch is NOT set to KILL */
  2032. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2033. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2034. else
  2035. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2036. if (iwl_is_rfkill(priv)) {
  2037. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2038. iwl_enable_interrupts(priv);
  2039. return -ERFKILL;
  2040. }
  2041. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2042. ret = iwlagn_hw_nic_init(priv);
  2043. if (ret) {
  2044. IWL_ERR(priv, "Unable to init nic\n");
  2045. return ret;
  2046. }
  2047. /* make sure rfkill handshake bits are cleared */
  2048. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2049. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2050. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2051. /* clear (again), then enable host interrupts */
  2052. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2053. iwl_enable_interrupts(priv);
  2054. /* really make sure rfkill handshake bits are cleared */
  2055. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2056. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2057. return 0;
  2058. }
  2059. void iwlagn_stop_device(struct iwl_priv *priv)
  2060. {
  2061. unsigned long flags;
  2062. /* stop and reset the on-board processor */
  2063. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2064. /* tell the device to stop sending interrupts */
  2065. spin_lock_irqsave(&priv->lock, flags);
  2066. iwl_disable_interrupts(priv);
  2067. spin_unlock_irqrestore(&priv->lock, flags);
  2068. iwl_synchronize_irq(priv);
  2069. /* device going down, Stop using ICT table */
  2070. iwl_disable_ict(priv);
  2071. iwlagn_txq_ctx_stop(priv);
  2072. iwlagn_rxq_stop(priv);
  2073. /* Power-down device's busmaster DMA clocks */
  2074. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2075. udelay(5);
  2076. /* Make sure (redundant) we've released our request to stay awake */
  2077. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2078. /* Stop the device, and put it in low power state */
  2079. iwl_apm_stop(priv);
  2080. }