phy_n.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry_rev3 *e)
  120. {
  121. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  122. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  123. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  124. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  125. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  126. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  127. e->radio_syn_pll_loopfilter1);
  128. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  129. e->radio_syn_pll_loopfilter2);
  130. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  131. e->radio_syn_pll_loopfilter3);
  132. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  133. e->radio_syn_pll_loopfilter4);
  134. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  135. e->radio_syn_pll_loopfilter5);
  136. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  137. e->radio_syn_reserved_addr27);
  138. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  139. e->radio_syn_reserved_addr28);
  140. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  141. e->radio_syn_reserved_addr29);
  142. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  143. e->radio_syn_logen_vcobuf1);
  144. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  145. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  146. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  147. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  148. e->radio_rx0_lnaa_tune);
  149. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  150. e->radio_rx0_lnag_tune);
  151. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  152. e->radio_tx0_intpaa_boost_tune);
  153. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  154. e->radio_tx0_intpag_boost_tune);
  155. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  156. e->radio_tx0_pada_boost_tune);
  157. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  158. e->radio_tx0_padg_boost_tune);
  159. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  160. e->radio_tx0_pgaa_boost_tune);
  161. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  162. e->radio_tx0_pgag_boost_tune);
  163. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  164. e->radio_tx0_mixa_boost_tune);
  165. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  166. e->radio_tx0_mixg_boost_tune);
  167. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  168. e->radio_rx1_lnaa_tune);
  169. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  170. e->radio_rx1_lnag_tune);
  171. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  172. e->radio_tx1_intpaa_boost_tune);
  173. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  174. e->radio_tx1_intpag_boost_tune);
  175. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  176. e->radio_tx1_pada_boost_tune);
  177. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  178. e->radio_tx1_padg_boost_tune);
  179. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  180. e->radio_tx1_pgaa_boost_tune);
  181. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  182. e->radio_tx1_pgag_boost_tune);
  183. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  184. e->radio_tx1_mixa_boost_tune);
  185. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  186. e->radio_tx1_mixg_boost_tune);
  187. }
  188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  189. static void b43_radio_2056_setup(struct b43_wldev *dev,
  190. const struct b43_nphy_channeltab_entry_rev3 *e)
  191. {
  192. B43_WARN_ON(dev->phy.rev < 3);
  193. b43_chantab_radio_2056_upload(dev, e);
  194. /* TODO */
  195. udelay(50);
  196. /* VCO calibration */
  197. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  198. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  199. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  200. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  201. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  202. udelay(300);
  203. }
  204. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  205. const struct b43_phy_n_sfo_cfg *e)
  206. {
  207. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  208. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  209. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  210. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  211. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  212. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  213. }
  214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  215. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  216. {
  217. struct b43_phy_n *nphy = dev->phy.n;
  218. u8 i;
  219. u16 tmp;
  220. if (nphy->hang_avoid)
  221. b43_nphy_stay_in_carrier_search(dev, 1);
  222. nphy->txpwrctrl = enable;
  223. if (!enable) {
  224. if (dev->phy.rev >= 3)
  225. ; /* TODO */
  226. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  227. for (i = 0; i < 84; i++)
  228. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  229. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  230. for (i = 0; i < 84; i++)
  231. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  232. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  233. if (dev->phy.rev >= 3)
  234. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  235. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  236. if (dev->phy.rev >= 3) {
  237. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  238. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  239. } else {
  240. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  241. }
  242. if (dev->phy.rev == 2)
  243. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  244. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  245. else if (dev->phy.rev < 2)
  246. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  247. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  248. if (dev->phy.rev < 2 && 0)
  249. ; /* TODO */
  250. } else {
  251. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  252. }
  253. if (nphy->hang_avoid)
  254. b43_nphy_stay_in_carrier_search(dev, 0);
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  257. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  261. u8 txpi[2], bbmult, i;
  262. u16 tmp, radio_gain, dac_gain;
  263. u16 freq = dev->phy.channel_freq;
  264. u32 txgain;
  265. /* u32 gaintbl; rev3+ */
  266. if (nphy->hang_avoid)
  267. b43_nphy_stay_in_carrier_search(dev, 1);
  268. if (dev->phy.rev >= 3) {
  269. txpi[0] = 40;
  270. txpi[1] = 40;
  271. } else if (sprom->revision < 4) {
  272. txpi[0] = 72;
  273. txpi[1] = 72;
  274. } else {
  275. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  276. txpi[0] = sprom->txpid2g[0];
  277. txpi[1] = sprom->txpid2g[1];
  278. } else if (freq >= 4900 && freq < 5100) {
  279. txpi[0] = sprom->txpid5gl[0];
  280. txpi[1] = sprom->txpid5gl[1];
  281. } else if (freq >= 5100 && freq < 5500) {
  282. txpi[0] = sprom->txpid5g[0];
  283. txpi[1] = sprom->txpid5g[1];
  284. } else if (freq >= 5500) {
  285. txpi[0] = sprom->txpid5gh[0];
  286. txpi[1] = sprom->txpid5gh[1];
  287. } else {
  288. txpi[0] = 91;
  289. txpi[1] = 91;
  290. }
  291. }
  292. /*
  293. for (i = 0; i < 2; i++) {
  294. nphy->txpwrindex[i].index_internal = txpi[i];
  295. nphy->txpwrindex[i].index_internal_save = txpi[i];
  296. }
  297. */
  298. for (i = 0; i < 2; i++) {
  299. if (dev->phy.rev >= 3) {
  300. /* FIXME: support 5GHz */
  301. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  302. radio_gain = (txgain >> 16) & 0x1FFFF;
  303. } else {
  304. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  305. radio_gain = (txgain >> 16) & 0x1FFF;
  306. }
  307. dac_gain = (txgain >> 8) & 0x3F;
  308. bbmult = txgain & 0xFF;
  309. if (dev->phy.rev >= 3) {
  310. if (i == 0)
  311. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  312. else
  313. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  314. } else {
  315. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  316. }
  317. if (i == 0)
  318. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  319. else
  320. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  321. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  322. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  323. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  324. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  325. if (i == 0)
  326. tmp = (tmp & 0x00FF) | (bbmult << 8);
  327. else
  328. tmp = (tmp & 0xFF00) | bbmult;
  329. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  330. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  331. if (0)
  332. ; /* TODO */
  333. }
  334. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  335. if (nphy->hang_avoid)
  336. b43_nphy_stay_in_carrier_search(dev, 0);
  337. }
  338. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  339. static void b43_radio_2055_setup(struct b43_wldev *dev,
  340. const struct b43_nphy_channeltab_entry_rev2 *e)
  341. {
  342. B43_WARN_ON(dev->phy.rev >= 3);
  343. b43_chantab_radio_upload(dev, e);
  344. udelay(50);
  345. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  346. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  347. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  348. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  349. udelay(300);
  350. }
  351. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  352. {
  353. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  354. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  355. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  356. B43_NPHY_RFCTL_CMD_CHIP0PU |
  357. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  358. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  359. B43_NPHY_RFCTL_CMD_PORFORCE);
  360. }
  361. static void b43_radio_init2055_post(struct b43_wldev *dev)
  362. {
  363. struct b43_phy_n *nphy = dev->phy.n;
  364. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  365. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  366. int i;
  367. u16 val;
  368. bool workaround = false;
  369. if (sprom->revision < 4)
  370. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM &&
  371. binfo->type == 0x46D &&
  372. binfo->rev >= 0x41);
  373. else
  374. workaround =
  375. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  376. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  377. if (workaround) {
  378. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  379. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  380. }
  381. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  382. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  383. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  384. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  385. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  386. msleep(1);
  387. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  388. for (i = 0; i < 200; i++) {
  389. val = b43_radio_read(dev, B2055_CAL_COUT2);
  390. if (val & 0x80) {
  391. i = 0;
  392. break;
  393. }
  394. udelay(10);
  395. }
  396. if (i)
  397. b43err(dev->wl, "radio post init timeout\n");
  398. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  399. b43_switch_channel(dev, dev->phy.channel);
  400. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  401. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  402. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  403. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  404. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  405. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  406. if (!nphy->gain_boost) {
  407. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  408. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  409. } else {
  410. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  411. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  412. }
  413. udelay(2);
  414. }
  415. /*
  416. * Initialize a Broadcom 2055 N-radio
  417. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  418. */
  419. static void b43_radio_init2055(struct b43_wldev *dev)
  420. {
  421. b43_radio_init2055_pre(dev);
  422. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  423. /* Follow wl, not specs. Do not force uploading all regs */
  424. b2055_upload_inittab(dev, 0, 0);
  425. } else {
  426. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  427. b2055_upload_inittab(dev, ghz5, 0);
  428. }
  429. b43_radio_init2055_post(dev);
  430. }
  431. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  432. {
  433. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  434. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  435. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  436. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  437. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  438. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  439. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  440. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  441. B43_NPHY_RFCTL_CMD_CHIP0PU);
  442. }
  443. static void b43_radio_init2056_post(struct b43_wldev *dev)
  444. {
  445. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  446. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  447. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  448. msleep(1);
  449. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  450. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  451. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  452. /*
  453. if (nphy->init_por)
  454. Call Radio 2056 Recalibrate
  455. */
  456. }
  457. /*
  458. * Initialize a Broadcom 2056 N-radio
  459. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  460. */
  461. static void b43_radio_init2056(struct b43_wldev *dev)
  462. {
  463. b43_radio_init2056_pre(dev);
  464. b2056_upload_inittabs(dev, 0, 0);
  465. b43_radio_init2056_post(dev);
  466. }
  467. /*
  468. * Upload the N-PHY tables.
  469. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  470. */
  471. static void b43_nphy_tables_init(struct b43_wldev *dev)
  472. {
  473. if (dev->phy.rev < 3)
  474. b43_nphy_rev0_1_2_tables_init(dev);
  475. else
  476. b43_nphy_rev3plus_tables_init(dev);
  477. }
  478. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  479. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  480. {
  481. struct b43_phy_n *nphy = dev->phy.n;
  482. enum ieee80211_band band;
  483. u16 tmp;
  484. if (!enable) {
  485. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  486. B43_NPHY_RFCTL_INTC1);
  487. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  488. B43_NPHY_RFCTL_INTC2);
  489. band = b43_current_band(dev->wl);
  490. if (dev->phy.rev >= 3) {
  491. if (band == IEEE80211_BAND_5GHZ)
  492. tmp = 0x600;
  493. else
  494. tmp = 0x480;
  495. } else {
  496. if (band == IEEE80211_BAND_5GHZ)
  497. tmp = 0x180;
  498. else
  499. tmp = 0x120;
  500. }
  501. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  502. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  503. } else {
  504. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  505. nphy->rfctrl_intc1_save);
  506. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  507. nphy->rfctrl_intc2_save);
  508. }
  509. }
  510. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  511. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  512. {
  513. struct b43_phy_n *nphy = dev->phy.n;
  514. u16 tmp;
  515. enum ieee80211_band band = b43_current_band(dev->wl);
  516. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  517. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  518. if (dev->phy.rev >= 3) {
  519. if (ipa) {
  520. tmp = 4;
  521. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  522. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  523. }
  524. tmp = 1;
  525. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  526. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  527. }
  528. }
  529. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  530. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  531. {
  532. u32 tmslow;
  533. if (dev->phy.type != B43_PHYTYPE_N)
  534. return;
  535. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  536. if (force)
  537. tmslow |= SSB_TMSLOW_FGC;
  538. else
  539. tmslow &= ~SSB_TMSLOW_FGC;
  540. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  541. }
  542. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  543. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  544. {
  545. u16 bbcfg;
  546. b43_nphy_bmac_clock_fgc(dev, 1);
  547. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  548. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  549. udelay(1);
  550. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  551. b43_nphy_bmac_clock_fgc(dev, 0);
  552. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  553. }
  554. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  555. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  556. {
  557. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  558. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  559. if (preamble == 1)
  560. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  561. else
  562. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  563. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  564. }
  565. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  566. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  567. {
  568. struct b43_phy_n *nphy = dev->phy.n;
  569. bool override = false;
  570. u16 chain = 0x33;
  571. if (nphy->txrx_chain == 0) {
  572. chain = 0x11;
  573. override = true;
  574. } else if (nphy->txrx_chain == 1) {
  575. chain = 0x22;
  576. override = true;
  577. }
  578. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  579. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  580. chain);
  581. if (override)
  582. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  583. B43_NPHY_RFSEQMODE_CAOVER);
  584. else
  585. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  586. ~B43_NPHY_RFSEQMODE_CAOVER);
  587. }
  588. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  589. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  590. u16 samps, u8 time, bool wait)
  591. {
  592. int i;
  593. u16 tmp;
  594. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  595. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  596. if (wait)
  597. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  598. else
  599. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  600. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  601. for (i = 1000; i; i--) {
  602. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  603. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  604. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  605. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  606. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  607. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  608. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  609. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  610. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  611. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  612. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  613. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  614. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  615. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  616. return;
  617. }
  618. udelay(10);
  619. }
  620. memset(est, 0, sizeof(*est));
  621. }
  622. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  623. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  624. struct b43_phy_n_iq_comp *pcomp)
  625. {
  626. if (write) {
  627. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  628. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  629. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  630. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  631. } else {
  632. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  633. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  634. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  635. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  636. }
  637. }
  638. #if 0
  639. /* Ready but not used anywhere */
  640. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  641. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  642. {
  643. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  644. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  645. if (core == 0) {
  646. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  647. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  648. } else {
  649. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  650. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  651. }
  652. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  653. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  654. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  655. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  656. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  657. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  658. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  659. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  660. }
  661. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  662. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  663. {
  664. u8 rxval, txval;
  665. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  666. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  667. if (core == 0) {
  668. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  669. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  670. } else {
  671. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  672. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  673. }
  674. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  675. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  676. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  677. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  678. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  679. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  680. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  681. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  682. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  683. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  684. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  685. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  686. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  687. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  688. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  689. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  690. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  691. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  692. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  693. if (core == 0) {
  694. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  695. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  696. } else {
  697. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  698. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  699. }
  700. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  701. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  702. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  703. if (core == 0) {
  704. rxval = 1;
  705. txval = 8;
  706. } else {
  707. rxval = 4;
  708. txval = 2;
  709. }
  710. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  711. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  712. }
  713. #endif
  714. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  715. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  716. {
  717. int i;
  718. s32 iq;
  719. u32 ii;
  720. u32 qq;
  721. int iq_nbits, qq_nbits;
  722. int arsh, brsh;
  723. u16 tmp, a, b;
  724. struct nphy_iq_est est;
  725. struct b43_phy_n_iq_comp old;
  726. struct b43_phy_n_iq_comp new = { };
  727. bool error = false;
  728. if (mask == 0)
  729. return;
  730. b43_nphy_rx_iq_coeffs(dev, false, &old);
  731. b43_nphy_rx_iq_coeffs(dev, true, &new);
  732. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  733. new = old;
  734. for (i = 0; i < 2; i++) {
  735. if (i == 0 && (mask & 1)) {
  736. iq = est.iq0_prod;
  737. ii = est.i0_pwr;
  738. qq = est.q0_pwr;
  739. } else if (i == 1 && (mask & 2)) {
  740. iq = est.iq1_prod;
  741. ii = est.i1_pwr;
  742. qq = est.q1_pwr;
  743. } else {
  744. continue;
  745. }
  746. if (ii + qq < 2) {
  747. error = true;
  748. break;
  749. }
  750. iq_nbits = fls(abs(iq));
  751. qq_nbits = fls(qq);
  752. arsh = iq_nbits - 20;
  753. if (arsh >= 0) {
  754. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  755. tmp = ii >> arsh;
  756. } else {
  757. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  758. tmp = ii << -arsh;
  759. }
  760. if (tmp == 0) {
  761. error = true;
  762. break;
  763. }
  764. a /= tmp;
  765. brsh = qq_nbits - 11;
  766. if (brsh >= 0) {
  767. b = (qq << (31 - qq_nbits));
  768. tmp = ii >> brsh;
  769. } else {
  770. b = (qq << (31 - qq_nbits));
  771. tmp = ii << -brsh;
  772. }
  773. if (tmp == 0) {
  774. error = true;
  775. break;
  776. }
  777. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  778. if (i == 0 && (mask & 0x1)) {
  779. if (dev->phy.rev >= 3) {
  780. new.a0 = a & 0x3FF;
  781. new.b0 = b & 0x3FF;
  782. } else {
  783. new.a0 = b & 0x3FF;
  784. new.b0 = a & 0x3FF;
  785. }
  786. } else if (i == 1 && (mask & 0x2)) {
  787. if (dev->phy.rev >= 3) {
  788. new.a1 = a & 0x3FF;
  789. new.b1 = b & 0x3FF;
  790. } else {
  791. new.a1 = b & 0x3FF;
  792. new.b1 = a & 0x3FF;
  793. }
  794. }
  795. }
  796. if (error)
  797. new = old;
  798. b43_nphy_rx_iq_coeffs(dev, true, &new);
  799. }
  800. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  801. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  802. {
  803. u16 array[4];
  804. int i;
  805. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  806. for (i = 0; i < 4; i++)
  807. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  808. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  809. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  810. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  811. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  812. }
  813. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  814. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  815. const u16 *clip_st)
  816. {
  817. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  818. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  819. }
  820. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  821. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  822. {
  823. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  824. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  825. }
  826. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  827. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  828. {
  829. if (dev->phy.rev >= 3) {
  830. if (!init)
  831. return;
  832. if (0 /* FIXME */) {
  833. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  834. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  835. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  836. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  837. }
  838. } else {
  839. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  840. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  841. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  842. 0xFC00);
  843. b43_write32(dev, B43_MMIO_MACCTL,
  844. b43_read32(dev, B43_MMIO_MACCTL) &
  845. ~B43_MACCTL_GPOUTSMSK);
  846. b43_write16(dev, B43_MMIO_GPIO_MASK,
  847. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  848. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  849. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  850. if (init) {
  851. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  852. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  853. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  854. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  855. }
  856. }
  857. }
  858. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  859. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  860. {
  861. u16 tmp;
  862. if (dev->dev->id.revision == 16)
  863. b43_mac_suspend(dev);
  864. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  865. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  866. B43_NPHY_CLASSCTL_WAITEDEN);
  867. tmp &= ~mask;
  868. tmp |= (val & mask);
  869. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  870. if (dev->dev->id.revision == 16)
  871. b43_mac_enable(dev);
  872. return tmp;
  873. }
  874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  875. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  876. {
  877. struct b43_phy *phy = &dev->phy;
  878. struct b43_phy_n *nphy = phy->n;
  879. if (enable) {
  880. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  881. if (nphy->deaf_count++ == 0) {
  882. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  883. b43_nphy_classifier(dev, 0x7, 0);
  884. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  885. b43_nphy_write_clip_detection(dev, clip);
  886. }
  887. b43_nphy_reset_cca(dev);
  888. } else {
  889. if (--nphy->deaf_count == 0) {
  890. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  891. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  892. }
  893. }
  894. }
  895. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  896. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  897. {
  898. struct b43_phy_n *nphy = dev->phy.n;
  899. u16 tmp;
  900. if (nphy->hang_avoid)
  901. b43_nphy_stay_in_carrier_search(dev, 1);
  902. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  903. if (tmp & 0x1)
  904. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  905. else if (tmp & 0x2)
  906. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  907. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  908. if (nphy->bb_mult_save & 0x80000000) {
  909. tmp = nphy->bb_mult_save & 0xFFFF;
  910. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  911. nphy->bb_mult_save = 0;
  912. }
  913. if (nphy->hang_avoid)
  914. b43_nphy_stay_in_carrier_search(dev, 0);
  915. }
  916. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  917. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  918. {
  919. struct b43_phy_n *nphy = dev->phy.n;
  920. u8 channel = dev->phy.channel;
  921. int tone[2] = { 57, 58 };
  922. u32 noise[2] = { 0x3FF, 0x3FF };
  923. B43_WARN_ON(dev->phy.rev < 3);
  924. if (nphy->hang_avoid)
  925. b43_nphy_stay_in_carrier_search(dev, 1);
  926. if (nphy->gband_spurwar_en) {
  927. /* TODO: N PHY Adjust Analog Pfbw (7) */
  928. if (channel == 11 && dev->phy.is_40mhz)
  929. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  930. else
  931. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  932. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  933. }
  934. if (nphy->aband_spurwar_en) {
  935. if (channel == 54) {
  936. tone[0] = 0x20;
  937. noise[0] = 0x25F;
  938. } else if (channel == 38 || channel == 102 || channel == 118) {
  939. if (0 /* FIXME */) {
  940. tone[0] = 0x20;
  941. noise[0] = 0x21F;
  942. } else {
  943. tone[0] = 0;
  944. noise[0] = 0;
  945. }
  946. } else if (channel == 134) {
  947. tone[0] = 0x20;
  948. noise[0] = 0x21F;
  949. } else if (channel == 151) {
  950. tone[0] = 0x10;
  951. noise[0] = 0x23F;
  952. } else if (channel == 153 || channel == 161) {
  953. tone[0] = 0x30;
  954. noise[0] = 0x23F;
  955. } else {
  956. tone[0] = 0;
  957. noise[0] = 0;
  958. }
  959. if (!tone[0] && !noise[0])
  960. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  961. else
  962. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  963. }
  964. if (nphy->hang_avoid)
  965. b43_nphy_stay_in_carrier_search(dev, 0);
  966. }
  967. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  968. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  969. {
  970. struct b43_phy_n *nphy = dev->phy.n;
  971. u8 i;
  972. s16 tmp;
  973. u16 data[4];
  974. s16 gain[2];
  975. u16 minmax[2];
  976. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  977. if (nphy->hang_avoid)
  978. b43_nphy_stay_in_carrier_search(dev, 1);
  979. if (nphy->gain_boost) {
  980. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  981. gain[0] = 6;
  982. gain[1] = 6;
  983. } else {
  984. tmp = 40370 - 315 * dev->phy.channel;
  985. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  986. tmp = 23242 - 224 * dev->phy.channel;
  987. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  988. }
  989. } else {
  990. gain[0] = 0;
  991. gain[1] = 0;
  992. }
  993. for (i = 0; i < 2; i++) {
  994. if (nphy->elna_gain_config) {
  995. data[0] = 19 + gain[i];
  996. data[1] = 25 + gain[i];
  997. data[2] = 25 + gain[i];
  998. data[3] = 25 + gain[i];
  999. } else {
  1000. data[0] = lna_gain[0] + gain[i];
  1001. data[1] = lna_gain[1] + gain[i];
  1002. data[2] = lna_gain[2] + gain[i];
  1003. data[3] = lna_gain[3] + gain[i];
  1004. }
  1005. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1006. minmax[i] = 23 + gain[i];
  1007. }
  1008. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1009. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1010. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1011. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1012. if (nphy->hang_avoid)
  1013. b43_nphy_stay_in_carrier_search(dev, 0);
  1014. }
  1015. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1016. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1017. {
  1018. struct b43_phy_n *nphy = dev->phy.n;
  1019. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  1020. /* PHY rev 0, 1, 2 */
  1021. u8 i, j;
  1022. u8 code;
  1023. u16 tmp;
  1024. u8 rfseq_events[3] = { 6, 8, 7 };
  1025. u8 rfseq_delays[3] = { 10, 30, 1 };
  1026. /* PHY rev >= 3 */
  1027. bool ghz5;
  1028. bool ext_lna;
  1029. u16 rssi_gain;
  1030. struct nphy_gain_ctl_workaround_entry *e;
  1031. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1032. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1033. if (dev->phy.rev >= 3) {
  1034. /* Prepare values */
  1035. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1036. & B43_NPHY_BANDCTL_5GHZ;
  1037. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1038. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1039. if (ghz5 && dev->phy.rev >= 5)
  1040. rssi_gain = 0x90;
  1041. else
  1042. rssi_gain = 0x50;
  1043. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1044. /* Set Clip 2 detect */
  1045. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1046. B43_NPHY_C1_CGAINI_CL2DETECT);
  1047. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1048. B43_NPHY_C2_CGAINI_CL2DETECT);
  1049. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1050. 0x17);
  1051. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1052. 0x17);
  1053. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1054. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1055. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1056. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1057. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1058. rssi_gain);
  1059. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1060. rssi_gain);
  1061. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1062. 0x17);
  1063. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1064. 0x17);
  1065. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1066. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1067. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1068. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1069. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1070. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1071. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1072. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1073. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1074. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1075. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1076. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1077. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1078. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1079. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1080. b43_phy_write(dev, 0x2A7, e->init_gain);
  1081. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1082. e->rfseq_init);
  1083. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1084. /* TODO: check defines. Do not match variables names */
  1085. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1086. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1087. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1088. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1089. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1090. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1091. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1092. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1093. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1094. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1095. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1096. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1097. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1098. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1099. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1100. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1101. } else {
  1102. /* Set Clip 2 detect */
  1103. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1104. B43_NPHY_C1_CGAINI_CL2DETECT);
  1105. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1106. B43_NPHY_C2_CGAINI_CL2DETECT);
  1107. /* Set narrowband clip threshold */
  1108. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1109. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1110. if (!dev->phy.is_40mhz) {
  1111. /* Set dwell lengths */
  1112. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1113. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1114. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1115. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1116. }
  1117. /* Set wideband clip 2 threshold */
  1118. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1119. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1120. 21);
  1121. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1122. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1123. 21);
  1124. if (!dev->phy.is_40mhz) {
  1125. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1126. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1127. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1128. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1129. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1130. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1131. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1132. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1133. }
  1134. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1135. if (nphy->gain_boost) {
  1136. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1137. dev->phy.is_40mhz)
  1138. code = 4;
  1139. else
  1140. code = 5;
  1141. } else {
  1142. code = dev->phy.is_40mhz ? 6 : 7;
  1143. }
  1144. /* Set HPVGA2 index */
  1145. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1146. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1147. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1148. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1149. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1150. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1151. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1152. /* specs say about 2 loops, but wl does 4 */
  1153. for (i = 0; i < 4; i++)
  1154. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1155. (code << 8 | 0x7C));
  1156. b43_nphy_adjust_lna_gain_table(dev);
  1157. if (nphy->elna_gain_config) {
  1158. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1159. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1160. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1161. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1162. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1163. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1164. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1165. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1166. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1167. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1168. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1169. /* specs say about 2 loops, but wl does 4 */
  1170. for (i = 0; i < 4; i++)
  1171. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1172. (code << 8 | 0x74));
  1173. }
  1174. if (dev->phy.rev == 2) {
  1175. for (i = 0; i < 4; i++) {
  1176. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1177. (0x0400 * i) + 0x0020);
  1178. for (j = 0; j < 21; j++) {
  1179. tmp = j * (i < 2 ? 3 : 1);
  1180. b43_phy_write(dev,
  1181. B43_NPHY_TABLE_DATALO, tmp);
  1182. }
  1183. }
  1184. }
  1185. b43_nphy_set_rf_sequence(dev, 5,
  1186. rfseq_events, rfseq_delays, 3);
  1187. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1188. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1189. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1190. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1191. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1192. 0xFF80, 4);
  1193. }
  1194. }
  1195. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1196. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1197. {
  1198. struct ssb_bus *bus = dev->dev->bus;
  1199. struct b43_phy *phy = &dev->phy;
  1200. struct b43_phy_n *nphy = phy->n;
  1201. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1202. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1203. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1204. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1205. u16 tmp16;
  1206. u32 tmp32;
  1207. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1208. b43_nphy_classifier(dev, 1, 0);
  1209. else
  1210. b43_nphy_classifier(dev, 1, 1);
  1211. if (nphy->hang_avoid)
  1212. b43_nphy_stay_in_carrier_search(dev, 1);
  1213. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1214. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1215. if (dev->phy.rev >= 3) {
  1216. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1217. tmp32 &= 0xffffff;
  1218. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1219. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1220. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1221. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1222. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1223. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1224. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1225. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1226. b43_phy_write(dev, 0x2AE, 0x000C);
  1227. /* TODO */
  1228. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1229. 0x2 : 0x9C40;
  1230. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1231. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1232. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1233. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1234. b43_nphy_gain_ctrl_workarounds(dev);
  1235. b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
  1236. b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
  1237. /* TODO */
  1238. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1239. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1240. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1241. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1242. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1243. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1244. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1245. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1246. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1247. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1248. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1249. if ((bus->sprom.boardflags2_lo & B43_BFL2_APLL_WAR &&
  1250. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1251. (bus->sprom.boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1252. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1253. tmp32 = 0x00088888;
  1254. else
  1255. tmp32 = 0x88888888;
  1256. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1257. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1258. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1259. if (dev->phy.rev == 4 &&
  1260. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1261. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1262. 0x70);
  1263. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1264. 0x70);
  1265. }
  1266. b43_phy_write(dev, 0x224, 0x039C);
  1267. b43_phy_write(dev, 0x225, 0x0357);
  1268. b43_phy_write(dev, 0x226, 0x0317);
  1269. b43_phy_write(dev, 0x227, 0x02D7);
  1270. b43_phy_write(dev, 0x228, 0x039C);
  1271. b43_phy_write(dev, 0x229, 0x0357);
  1272. b43_phy_write(dev, 0x22A, 0x0317);
  1273. b43_phy_write(dev, 0x22B, 0x02D7);
  1274. b43_phy_write(dev, 0x22C, 0x039C);
  1275. b43_phy_write(dev, 0x22D, 0x0357);
  1276. b43_phy_write(dev, 0x22E, 0x0317);
  1277. b43_phy_write(dev, 0x22F, 0x02D7);
  1278. } else {
  1279. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1280. nphy->band5g_pwrgain) {
  1281. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1282. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1283. } else {
  1284. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1285. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1286. }
  1287. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1288. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1289. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1290. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1291. if (dev->phy.rev < 2) {
  1292. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1293. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1294. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1295. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1296. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1297. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1298. }
  1299. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1300. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1301. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1302. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1303. if (bus->sprom.boardflags2_lo & 0x100 &&
  1304. bus->boardinfo.type == 0x8B) {
  1305. delays1[0] = 0x1;
  1306. delays1[5] = 0x14;
  1307. }
  1308. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1309. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1310. b43_nphy_gain_ctrl_workarounds(dev);
  1311. if (dev->phy.rev < 2) {
  1312. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1313. b43_hf_write(dev, b43_hf_read(dev) |
  1314. B43_HF_MLADVW);
  1315. } else if (dev->phy.rev == 2) {
  1316. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1317. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1318. }
  1319. if (dev->phy.rev < 2)
  1320. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1321. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1322. /* Set phase track alpha and beta */
  1323. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1324. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1325. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1326. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1327. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1328. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1329. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1330. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1331. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1332. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1333. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1334. if (dev->phy.rev == 2)
  1335. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1336. B43_NPHY_FINERX2_CGC_DECGC);
  1337. }
  1338. if (nphy->hang_avoid)
  1339. b43_nphy_stay_in_carrier_search(dev, 0);
  1340. }
  1341. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1342. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1343. struct b43_c32 *samples, u16 len) {
  1344. struct b43_phy_n *nphy = dev->phy.n;
  1345. u16 i;
  1346. u32 *data;
  1347. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1348. if (!data) {
  1349. b43err(dev->wl, "allocation for samples loading failed\n");
  1350. return -ENOMEM;
  1351. }
  1352. if (nphy->hang_avoid)
  1353. b43_nphy_stay_in_carrier_search(dev, 1);
  1354. for (i = 0; i < len; i++) {
  1355. data[i] = (samples[i].i & 0x3FF << 10);
  1356. data[i] |= samples[i].q & 0x3FF;
  1357. }
  1358. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1359. kfree(data);
  1360. if (nphy->hang_avoid)
  1361. b43_nphy_stay_in_carrier_search(dev, 0);
  1362. return 0;
  1363. }
  1364. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1365. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1366. bool test)
  1367. {
  1368. int i;
  1369. u16 bw, len, rot, angle;
  1370. struct b43_c32 *samples;
  1371. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1372. len = bw << 3;
  1373. if (test) {
  1374. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1375. bw = 82;
  1376. else
  1377. bw = 80;
  1378. if (dev->phy.is_40mhz)
  1379. bw <<= 1;
  1380. len = bw << 1;
  1381. }
  1382. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1383. if (!samples) {
  1384. b43err(dev->wl, "allocation for samples generation failed\n");
  1385. return 0;
  1386. }
  1387. rot = (((freq * 36) / bw) << 16) / 100;
  1388. angle = 0;
  1389. for (i = 0; i < len; i++) {
  1390. samples[i] = b43_cordic(angle);
  1391. angle += rot;
  1392. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1393. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1394. }
  1395. i = b43_nphy_load_samples(dev, samples, len);
  1396. kfree(samples);
  1397. return (i < 0) ? 0 : len;
  1398. }
  1399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1400. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1401. u16 wait, bool iqmode, bool dac_test)
  1402. {
  1403. struct b43_phy_n *nphy = dev->phy.n;
  1404. int i;
  1405. u16 seq_mode;
  1406. u32 tmp;
  1407. if (nphy->hang_avoid)
  1408. b43_nphy_stay_in_carrier_search(dev, true);
  1409. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1410. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1411. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1412. }
  1413. if (!dev->phy.is_40mhz)
  1414. tmp = 0x6464;
  1415. else
  1416. tmp = 0x4747;
  1417. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1418. if (nphy->hang_avoid)
  1419. b43_nphy_stay_in_carrier_search(dev, false);
  1420. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1421. if (loops != 0xFFFF)
  1422. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1423. else
  1424. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1425. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1426. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1427. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1428. if (iqmode) {
  1429. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1430. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1431. } else {
  1432. if (dac_test)
  1433. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1434. else
  1435. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1436. }
  1437. for (i = 0; i < 100; i++) {
  1438. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1439. i = 0;
  1440. break;
  1441. }
  1442. udelay(10);
  1443. }
  1444. if (i)
  1445. b43err(dev->wl, "run samples timeout\n");
  1446. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1447. }
  1448. /*
  1449. * Transmits a known value for LO calibration
  1450. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1451. */
  1452. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1453. bool iqmode, bool dac_test)
  1454. {
  1455. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1456. if (samp == 0)
  1457. return -1;
  1458. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1459. return 0;
  1460. }
  1461. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1462. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1463. {
  1464. struct b43_phy_n *nphy = dev->phy.n;
  1465. int i, j;
  1466. u32 tmp;
  1467. u32 cur_real, cur_imag, real_part, imag_part;
  1468. u16 buffer[7];
  1469. if (nphy->hang_avoid)
  1470. b43_nphy_stay_in_carrier_search(dev, true);
  1471. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1472. for (i = 0; i < 2; i++) {
  1473. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1474. (buffer[i * 2 + 1] & 0x3FF);
  1475. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1476. (((i + 26) << 10) | 320));
  1477. for (j = 0; j < 128; j++) {
  1478. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1479. ((tmp >> 16) & 0xFFFF));
  1480. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1481. (tmp & 0xFFFF));
  1482. }
  1483. }
  1484. for (i = 0; i < 2; i++) {
  1485. tmp = buffer[5 + i];
  1486. real_part = (tmp >> 8) & 0xFF;
  1487. imag_part = (tmp & 0xFF);
  1488. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1489. (((i + 26) << 10) | 448));
  1490. if (dev->phy.rev >= 3) {
  1491. cur_real = real_part;
  1492. cur_imag = imag_part;
  1493. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1494. }
  1495. for (j = 0; j < 128; j++) {
  1496. if (dev->phy.rev < 3) {
  1497. cur_real = (real_part * loscale[j] + 128) >> 8;
  1498. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1499. tmp = ((cur_real & 0xFF) << 8) |
  1500. (cur_imag & 0xFF);
  1501. }
  1502. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1503. ((tmp >> 16) & 0xFFFF));
  1504. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1505. (tmp & 0xFFFF));
  1506. }
  1507. }
  1508. if (dev->phy.rev >= 3) {
  1509. b43_shm_write16(dev, B43_SHM_SHARED,
  1510. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1511. b43_shm_write16(dev, B43_SHM_SHARED,
  1512. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1513. }
  1514. if (nphy->hang_avoid)
  1515. b43_nphy_stay_in_carrier_search(dev, false);
  1516. }
  1517. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1518. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1519. u8 *events, u8 *delays, u8 length)
  1520. {
  1521. struct b43_phy_n *nphy = dev->phy.n;
  1522. u8 i;
  1523. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1524. u16 offset1 = cmd << 4;
  1525. u16 offset2 = offset1 + 0x80;
  1526. if (nphy->hang_avoid)
  1527. b43_nphy_stay_in_carrier_search(dev, true);
  1528. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1529. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1530. for (i = length; i < 16; i++) {
  1531. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1532. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1533. }
  1534. if (nphy->hang_avoid)
  1535. b43_nphy_stay_in_carrier_search(dev, false);
  1536. }
  1537. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1538. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1539. enum b43_nphy_rf_sequence seq)
  1540. {
  1541. static const u16 trigger[] = {
  1542. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1543. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1544. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1545. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1546. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1547. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1548. };
  1549. int i;
  1550. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1551. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1552. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1553. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1554. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1555. for (i = 0; i < 200; i++) {
  1556. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1557. goto ok;
  1558. msleep(1);
  1559. }
  1560. b43err(dev->wl, "RF sequence status timeout\n");
  1561. ok:
  1562. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1563. }
  1564. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1565. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1566. u16 value, u8 core, bool off)
  1567. {
  1568. int i;
  1569. u8 index = fls(field);
  1570. u8 addr, en_addr, val_addr;
  1571. /* we expect only one bit set */
  1572. B43_WARN_ON(field & (~(1 << (index - 1))));
  1573. if (dev->phy.rev >= 3) {
  1574. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1575. for (i = 0; i < 2; i++) {
  1576. if (index == 0 || index == 16) {
  1577. b43err(dev->wl,
  1578. "Unsupported RF Ctrl Override call\n");
  1579. return;
  1580. }
  1581. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1582. en_addr = B43_PHY_N((i == 0) ?
  1583. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1584. val_addr = B43_PHY_N((i == 0) ?
  1585. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1586. if (off) {
  1587. b43_phy_mask(dev, en_addr, ~(field));
  1588. b43_phy_mask(dev, val_addr,
  1589. ~(rf_ctrl->val_mask));
  1590. } else {
  1591. if (core == 0 || ((1 << core) & i) != 0) {
  1592. b43_phy_set(dev, en_addr, field);
  1593. b43_phy_maskset(dev, val_addr,
  1594. ~(rf_ctrl->val_mask),
  1595. (value << rf_ctrl->val_shift));
  1596. }
  1597. }
  1598. }
  1599. } else {
  1600. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1601. if (off) {
  1602. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1603. value = 0;
  1604. } else {
  1605. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1606. }
  1607. for (i = 0; i < 2; i++) {
  1608. if (index <= 1 || index == 16) {
  1609. b43err(dev->wl,
  1610. "Unsupported RF Ctrl Override call\n");
  1611. return;
  1612. }
  1613. if (index == 2 || index == 10 ||
  1614. (index >= 13 && index <= 15)) {
  1615. core = 1;
  1616. }
  1617. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1618. addr = B43_PHY_N((i == 0) ?
  1619. rf_ctrl->addr0 : rf_ctrl->addr1);
  1620. if ((core & (1 << i)) != 0)
  1621. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1622. (value << rf_ctrl->shift));
  1623. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1624. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1625. B43_NPHY_RFCTL_CMD_START);
  1626. udelay(1);
  1627. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1628. }
  1629. }
  1630. }
  1631. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1632. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1633. u16 value, u8 core)
  1634. {
  1635. u8 i, j;
  1636. u16 reg, tmp, val;
  1637. B43_WARN_ON(dev->phy.rev < 3);
  1638. B43_WARN_ON(field > 4);
  1639. for (i = 0; i < 2; i++) {
  1640. if ((core == 1 && i == 1) || (core == 2 && !i))
  1641. continue;
  1642. reg = (i == 0) ?
  1643. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1644. b43_phy_mask(dev, reg, 0xFBFF);
  1645. switch (field) {
  1646. case 0:
  1647. b43_phy_write(dev, reg, 0);
  1648. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1649. break;
  1650. case 1:
  1651. if (!i) {
  1652. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1653. 0xFC3F, (value << 6));
  1654. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1655. 0xFFFE, 1);
  1656. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1657. B43_NPHY_RFCTL_CMD_START);
  1658. for (j = 0; j < 100; j++) {
  1659. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1660. j = 0;
  1661. break;
  1662. }
  1663. udelay(10);
  1664. }
  1665. if (j)
  1666. b43err(dev->wl,
  1667. "intc override timeout\n");
  1668. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1669. 0xFFFE);
  1670. } else {
  1671. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1672. 0xFC3F, (value << 6));
  1673. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1674. 0xFFFE, 1);
  1675. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1676. B43_NPHY_RFCTL_CMD_RXTX);
  1677. for (j = 0; j < 100; j++) {
  1678. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1679. j = 0;
  1680. break;
  1681. }
  1682. udelay(10);
  1683. }
  1684. if (j)
  1685. b43err(dev->wl,
  1686. "intc override timeout\n");
  1687. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1688. 0xFFFE);
  1689. }
  1690. break;
  1691. case 2:
  1692. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1693. tmp = 0x0020;
  1694. val = value << 5;
  1695. } else {
  1696. tmp = 0x0010;
  1697. val = value << 4;
  1698. }
  1699. b43_phy_maskset(dev, reg, ~tmp, val);
  1700. break;
  1701. case 3:
  1702. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1703. tmp = 0x0001;
  1704. val = value;
  1705. } else {
  1706. tmp = 0x0004;
  1707. val = value << 2;
  1708. }
  1709. b43_phy_maskset(dev, reg, ~tmp, val);
  1710. break;
  1711. case 4:
  1712. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1713. tmp = 0x0002;
  1714. val = value << 1;
  1715. } else {
  1716. tmp = 0x0008;
  1717. val = value << 3;
  1718. }
  1719. b43_phy_maskset(dev, reg, ~tmp, val);
  1720. break;
  1721. }
  1722. }
  1723. }
  1724. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1725. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1726. {
  1727. unsigned int i;
  1728. u16 val;
  1729. val = 0x1E1F;
  1730. for (i = 0; i < 16; i++) {
  1731. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1732. val -= 0x202;
  1733. }
  1734. val = 0x3E3F;
  1735. for (i = 0; i < 16; i++) {
  1736. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1737. val -= 0x202;
  1738. }
  1739. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1740. }
  1741. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1742. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1743. s8 offset, u8 core, u8 rail,
  1744. enum b43_nphy_rssi_type type)
  1745. {
  1746. u16 tmp;
  1747. bool core1or5 = (core == 1) || (core == 5);
  1748. bool core2or5 = (core == 2) || (core == 5);
  1749. offset = clamp_val(offset, -32, 31);
  1750. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1751. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1752. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1753. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1754. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1755. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1756. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1757. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1758. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1759. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1760. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1761. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1762. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1763. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1764. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1765. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1766. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1767. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1768. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1769. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1770. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1771. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1772. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1773. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1774. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1775. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1776. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1777. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1778. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1779. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1780. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1781. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1782. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1783. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1784. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1785. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1786. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1787. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1788. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1789. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1790. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1791. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1792. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1793. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1794. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1795. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1796. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1797. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1798. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1799. }
  1800. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1801. {
  1802. u16 val;
  1803. if (type < 3)
  1804. val = 0;
  1805. else if (type == 6)
  1806. val = 1;
  1807. else if (type == 3)
  1808. val = 2;
  1809. else
  1810. val = 3;
  1811. val = (val << 12) | (val << 14);
  1812. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1813. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1814. if (type < 3) {
  1815. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1816. (type + 1) << 4);
  1817. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1818. (type + 1) << 4);
  1819. }
  1820. if (code == 0) {
  1821. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1822. if (type < 3) {
  1823. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1824. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1825. B43_NPHY_RFCTL_CMD_CORESEL));
  1826. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1827. ~(0x1 << 12 |
  1828. 0x1 << 5 |
  1829. 0x1 << 1 |
  1830. 0x1));
  1831. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1832. ~B43_NPHY_RFCTL_CMD_START);
  1833. udelay(20);
  1834. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1835. }
  1836. } else {
  1837. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1838. if (type < 3) {
  1839. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1840. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1841. B43_NPHY_RFCTL_CMD_CORESEL),
  1842. (B43_NPHY_RFCTL_CMD_RXEN |
  1843. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1844. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1845. (0x1 << 12 |
  1846. 0x1 << 5 |
  1847. 0x1 << 1 |
  1848. 0x1));
  1849. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1850. B43_NPHY_RFCTL_CMD_START);
  1851. udelay(20);
  1852. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1853. }
  1854. }
  1855. }
  1856. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1857. {
  1858. struct b43_phy_n *nphy = dev->phy.n;
  1859. u8 i;
  1860. u16 reg, val;
  1861. if (code == 0) {
  1862. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1863. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1864. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1865. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1866. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1867. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1868. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1869. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1870. } else {
  1871. for (i = 0; i < 2; i++) {
  1872. if ((code == 1 && i == 1) || (code == 2 && !i))
  1873. continue;
  1874. reg = (i == 0) ?
  1875. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1876. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1877. if (type < 3) {
  1878. reg = (i == 0) ?
  1879. B43_NPHY_AFECTL_C1 :
  1880. B43_NPHY_AFECTL_C2;
  1881. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1882. reg = (i == 0) ?
  1883. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1884. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1885. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1886. if (type == 0)
  1887. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1888. else if (type == 1)
  1889. val = 16;
  1890. else
  1891. val = 32;
  1892. b43_phy_set(dev, reg, val);
  1893. reg = (i == 0) ?
  1894. B43_NPHY_TXF_40CO_B1S0 :
  1895. B43_NPHY_TXF_40CO_B32S1;
  1896. b43_phy_set(dev, reg, 0x0020);
  1897. } else {
  1898. if (type == 6)
  1899. val = 0x0100;
  1900. else if (type == 3)
  1901. val = 0x0200;
  1902. else
  1903. val = 0x0300;
  1904. reg = (i == 0) ?
  1905. B43_NPHY_AFECTL_C1 :
  1906. B43_NPHY_AFECTL_C2;
  1907. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1908. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1909. if (type != 3 && type != 6) {
  1910. enum ieee80211_band band =
  1911. b43_current_band(dev->wl);
  1912. if ((nphy->ipa2g_on &&
  1913. band == IEEE80211_BAND_2GHZ) ||
  1914. (nphy->ipa5g_on &&
  1915. band == IEEE80211_BAND_5GHZ))
  1916. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1917. else
  1918. val = 0x11;
  1919. reg = (i == 0) ? 0x2000 : 0x3000;
  1920. reg |= B2055_PADDRV;
  1921. b43_radio_write16(dev, reg, val);
  1922. reg = (i == 0) ?
  1923. B43_NPHY_AFECTL_OVER1 :
  1924. B43_NPHY_AFECTL_OVER;
  1925. b43_phy_set(dev, reg, 0x0200);
  1926. }
  1927. }
  1928. }
  1929. }
  1930. }
  1931. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1932. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1933. {
  1934. if (dev->phy.rev >= 3)
  1935. b43_nphy_rev3_rssi_select(dev, code, type);
  1936. else
  1937. b43_nphy_rev2_rssi_select(dev, code, type);
  1938. }
  1939. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1940. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1941. {
  1942. int i;
  1943. for (i = 0; i < 2; i++) {
  1944. if (type == 2) {
  1945. if (i == 0) {
  1946. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1947. 0xFC, buf[0]);
  1948. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1949. 0xFC, buf[1]);
  1950. } else {
  1951. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1952. 0xFC, buf[2 * i]);
  1953. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1954. 0xFC, buf[2 * i + 1]);
  1955. }
  1956. } else {
  1957. if (i == 0)
  1958. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1959. 0xF3, buf[0] << 2);
  1960. else
  1961. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1962. 0xF3, buf[2 * i + 1] << 2);
  1963. }
  1964. }
  1965. }
  1966. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1967. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1968. u8 nsamp)
  1969. {
  1970. int i;
  1971. int out;
  1972. u16 save_regs_phy[9];
  1973. u16 s[2];
  1974. if (dev->phy.rev >= 3) {
  1975. save_regs_phy[0] = b43_phy_read(dev,
  1976. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1977. save_regs_phy[1] = b43_phy_read(dev,
  1978. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1979. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1980. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1981. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1982. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1983. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1984. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1985. save_regs_phy[8] = 0;
  1986. } else {
  1987. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1988. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1989. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1990. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1991. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1992. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1993. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1994. save_regs_phy[7] = 0;
  1995. save_regs_phy[8] = 0;
  1996. }
  1997. b43_nphy_rssi_select(dev, 5, type);
  1998. if (dev->phy.rev < 2) {
  1999. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2000. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2001. }
  2002. for (i = 0; i < 4; i++)
  2003. buf[i] = 0;
  2004. for (i = 0; i < nsamp; i++) {
  2005. if (dev->phy.rev < 2) {
  2006. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2007. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2008. } else {
  2009. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2010. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2011. }
  2012. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2013. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2014. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2015. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2016. }
  2017. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2018. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2019. if (dev->phy.rev < 2)
  2020. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2021. if (dev->phy.rev >= 3) {
  2022. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2023. save_regs_phy[0]);
  2024. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2025. save_regs_phy[1]);
  2026. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2027. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2028. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2029. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2030. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2031. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2032. } else {
  2033. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2034. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2035. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2036. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2037. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2038. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2039. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2040. }
  2041. return out;
  2042. }
  2043. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2044. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2045. {
  2046. int i, j;
  2047. u8 state[4];
  2048. u8 code, val;
  2049. u16 class, override;
  2050. u8 regs_save_radio[2];
  2051. u16 regs_save_phy[2];
  2052. s8 offset[4];
  2053. u8 core;
  2054. u8 rail;
  2055. u16 clip_state[2];
  2056. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2057. s32 results_min[4] = { };
  2058. u8 vcm_final[4] = { };
  2059. s32 results[4][4] = { };
  2060. s32 miniq[4][2] = { };
  2061. if (type == 2) {
  2062. code = 0;
  2063. val = 6;
  2064. } else if (type < 2) {
  2065. code = 25;
  2066. val = 4;
  2067. } else {
  2068. B43_WARN_ON(1);
  2069. return;
  2070. }
  2071. class = b43_nphy_classifier(dev, 0, 0);
  2072. b43_nphy_classifier(dev, 7, 4);
  2073. b43_nphy_read_clip_detection(dev, clip_state);
  2074. b43_nphy_write_clip_detection(dev, clip_off);
  2075. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2076. override = 0x140;
  2077. else
  2078. override = 0x110;
  2079. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2080. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2081. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2082. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2083. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2084. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2085. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2086. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2087. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2088. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2089. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2090. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2091. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2092. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2093. b43_nphy_rssi_select(dev, 5, type);
  2094. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2095. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2096. for (i = 0; i < 4; i++) {
  2097. u8 tmp[4];
  2098. for (j = 0; j < 4; j++)
  2099. tmp[j] = i;
  2100. if (type != 1)
  2101. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2102. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2103. if (type < 2)
  2104. for (j = 0; j < 2; j++)
  2105. miniq[i][j] = min(results[i][2 * j],
  2106. results[i][2 * j + 1]);
  2107. }
  2108. for (i = 0; i < 4; i++) {
  2109. s32 mind = 40;
  2110. u8 minvcm = 0;
  2111. s32 minpoll = 249;
  2112. s32 curr;
  2113. for (j = 0; j < 4; j++) {
  2114. if (type == 2)
  2115. curr = abs(results[j][i]);
  2116. else
  2117. curr = abs(miniq[j][i / 2] - code * 8);
  2118. if (curr < mind) {
  2119. mind = curr;
  2120. minvcm = j;
  2121. }
  2122. if (results[j][i] < minpoll)
  2123. minpoll = results[j][i];
  2124. }
  2125. results_min[i] = minpoll;
  2126. vcm_final[i] = minvcm;
  2127. }
  2128. if (type != 1)
  2129. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2130. for (i = 0; i < 4; i++) {
  2131. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2132. if (offset[i] < 0)
  2133. offset[i] = -((abs(offset[i]) + 4) / 8);
  2134. else
  2135. offset[i] = (offset[i] + 4) / 8;
  2136. if (results_min[i] == 248)
  2137. offset[i] = code - 32;
  2138. core = (i / 2) ? 2 : 1;
  2139. rail = (i % 2) ? 1 : 0;
  2140. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2141. type);
  2142. }
  2143. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2144. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2145. switch (state[2]) {
  2146. case 1:
  2147. b43_nphy_rssi_select(dev, 1, 2);
  2148. break;
  2149. case 4:
  2150. b43_nphy_rssi_select(dev, 1, 0);
  2151. break;
  2152. case 2:
  2153. b43_nphy_rssi_select(dev, 1, 1);
  2154. break;
  2155. default:
  2156. b43_nphy_rssi_select(dev, 1, 1);
  2157. break;
  2158. }
  2159. switch (state[3]) {
  2160. case 1:
  2161. b43_nphy_rssi_select(dev, 2, 2);
  2162. break;
  2163. case 4:
  2164. b43_nphy_rssi_select(dev, 2, 0);
  2165. break;
  2166. default:
  2167. b43_nphy_rssi_select(dev, 2, 1);
  2168. break;
  2169. }
  2170. b43_nphy_rssi_select(dev, 0, type);
  2171. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2172. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2173. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2174. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2175. b43_nphy_classifier(dev, 7, class);
  2176. b43_nphy_write_clip_detection(dev, clip_state);
  2177. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2178. identical, it really seems wl performs this */
  2179. b43_nphy_reset_cca(dev);
  2180. }
  2181. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2182. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2183. {
  2184. /* TODO */
  2185. }
  2186. /*
  2187. * RSSI Calibration
  2188. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2189. */
  2190. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2191. {
  2192. if (dev->phy.rev >= 3) {
  2193. b43_nphy_rev3_rssi_cal(dev);
  2194. } else {
  2195. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2196. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2197. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2198. }
  2199. }
  2200. /*
  2201. * Restore RSSI Calibration
  2202. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2203. */
  2204. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2205. {
  2206. struct b43_phy_n *nphy = dev->phy.n;
  2207. u16 *rssical_radio_regs = NULL;
  2208. u16 *rssical_phy_regs = NULL;
  2209. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2210. if (!nphy->rssical_chanspec_2G.center_freq)
  2211. return;
  2212. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2213. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2214. } else {
  2215. if (!nphy->rssical_chanspec_5G.center_freq)
  2216. return;
  2217. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2218. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2219. }
  2220. /* TODO use some definitions */
  2221. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2222. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2223. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2224. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2225. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2226. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2227. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2228. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2229. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2230. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2231. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2232. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2233. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2234. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2235. }
  2236. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2237. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2238. {
  2239. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2240. if (dev->phy.rev >= 6) {
  2241. /* TODO If the chip is 47162
  2242. return txpwrctrl_tx_gain_ipa_rev5 */
  2243. return txpwrctrl_tx_gain_ipa_rev6;
  2244. } else if (dev->phy.rev >= 5) {
  2245. return txpwrctrl_tx_gain_ipa_rev5;
  2246. } else {
  2247. return txpwrctrl_tx_gain_ipa;
  2248. }
  2249. } else {
  2250. return txpwrctrl_tx_gain_ipa_5g;
  2251. }
  2252. }
  2253. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2254. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2255. {
  2256. struct b43_phy_n *nphy = dev->phy.n;
  2257. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2258. u16 tmp;
  2259. u8 offset, i;
  2260. if (dev->phy.rev >= 3) {
  2261. for (i = 0; i < 2; i++) {
  2262. tmp = (i == 0) ? 0x2000 : 0x3000;
  2263. offset = i * 11;
  2264. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2265. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2266. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2267. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2268. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2269. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2270. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2271. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2272. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2273. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2274. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2275. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2276. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2277. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2278. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2279. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2280. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2281. if (nphy->ipa5g_on) {
  2282. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2283. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2284. } else {
  2285. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2286. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2287. }
  2288. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2289. } else {
  2290. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2291. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2292. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2293. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2294. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2295. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2296. if (nphy->ipa2g_on) {
  2297. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2298. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2299. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2300. } else {
  2301. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2302. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2303. }
  2304. }
  2305. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2306. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2307. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2308. }
  2309. } else {
  2310. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2311. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2312. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2313. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2314. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2315. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2316. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2317. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2318. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2319. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2320. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2321. B43_NPHY_BANDCTL_5GHZ)) {
  2322. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2323. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2324. } else {
  2325. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2326. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2327. }
  2328. if (dev->phy.rev < 2) {
  2329. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2330. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2331. } else {
  2332. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2333. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2334. }
  2335. }
  2336. }
  2337. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2338. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2339. struct nphy_txgains target,
  2340. struct nphy_iqcal_params *params)
  2341. {
  2342. int i, j, indx;
  2343. u16 gain;
  2344. if (dev->phy.rev >= 3) {
  2345. params->txgm = target.txgm[core];
  2346. params->pga = target.pga[core];
  2347. params->pad = target.pad[core];
  2348. params->ipa = target.ipa[core];
  2349. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2350. (params->pad << 4) | (params->ipa);
  2351. for (j = 0; j < 5; j++)
  2352. params->ncorr[j] = 0x79;
  2353. } else {
  2354. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2355. (target.txgm[core] << 8);
  2356. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2357. 1 : 0;
  2358. for (i = 0; i < 9; i++)
  2359. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2360. break;
  2361. i = min(i, 8);
  2362. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2363. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2364. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2365. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2366. (params->pad << 2);
  2367. for (j = 0; j < 4; j++)
  2368. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2369. }
  2370. }
  2371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2372. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2373. {
  2374. struct b43_phy_n *nphy = dev->phy.n;
  2375. int i;
  2376. u16 scale, entry;
  2377. u16 tmp = nphy->txcal_bbmult;
  2378. if (core == 0)
  2379. tmp >>= 8;
  2380. tmp &= 0xff;
  2381. for (i = 0; i < 18; i++) {
  2382. scale = (ladder_lo[i].percent * tmp) / 100;
  2383. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2384. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2385. scale = (ladder_iq[i].percent * tmp) / 100;
  2386. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2387. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2388. }
  2389. }
  2390. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2391. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2392. {
  2393. int i;
  2394. for (i = 0; i < 15; i++)
  2395. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2396. tbl_tx_filter_coef_rev4[2][i]);
  2397. }
  2398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2399. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2400. {
  2401. int i, j;
  2402. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2403. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2404. for (i = 0; i < 3; i++)
  2405. for (j = 0; j < 15; j++)
  2406. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2407. tbl_tx_filter_coef_rev4[i][j]);
  2408. if (dev->phy.is_40mhz) {
  2409. for (j = 0; j < 15; j++)
  2410. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2411. tbl_tx_filter_coef_rev4[3][j]);
  2412. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2413. for (j = 0; j < 15; j++)
  2414. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2415. tbl_tx_filter_coef_rev4[5][j]);
  2416. }
  2417. if (dev->phy.channel == 14)
  2418. for (j = 0; j < 15; j++)
  2419. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2420. tbl_tx_filter_coef_rev4[6][j]);
  2421. }
  2422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2423. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2424. {
  2425. struct b43_phy_n *nphy = dev->phy.n;
  2426. u16 curr_gain[2];
  2427. struct nphy_txgains target;
  2428. const u32 *table = NULL;
  2429. if (!nphy->txpwrctrl) {
  2430. int i;
  2431. if (nphy->hang_avoid)
  2432. b43_nphy_stay_in_carrier_search(dev, true);
  2433. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2434. if (nphy->hang_avoid)
  2435. b43_nphy_stay_in_carrier_search(dev, false);
  2436. for (i = 0; i < 2; ++i) {
  2437. if (dev->phy.rev >= 3) {
  2438. target.ipa[i] = curr_gain[i] & 0x000F;
  2439. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2440. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2441. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2442. } else {
  2443. target.ipa[i] = curr_gain[i] & 0x0003;
  2444. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2445. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2446. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2447. }
  2448. }
  2449. } else {
  2450. int i;
  2451. u16 index[2];
  2452. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2453. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2454. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2455. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2456. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2457. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2458. for (i = 0; i < 2; ++i) {
  2459. if (dev->phy.rev >= 3) {
  2460. enum ieee80211_band band =
  2461. b43_current_band(dev->wl);
  2462. if ((nphy->ipa2g_on &&
  2463. band == IEEE80211_BAND_2GHZ) ||
  2464. (nphy->ipa5g_on &&
  2465. band == IEEE80211_BAND_5GHZ)) {
  2466. table = b43_nphy_get_ipa_gain_table(dev);
  2467. } else {
  2468. if (band == IEEE80211_BAND_5GHZ) {
  2469. if (dev->phy.rev == 3)
  2470. table = b43_ntab_tx_gain_rev3_5ghz;
  2471. else if (dev->phy.rev == 4)
  2472. table = b43_ntab_tx_gain_rev4_5ghz;
  2473. else
  2474. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2475. } else {
  2476. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2477. }
  2478. }
  2479. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2480. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2481. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2482. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2483. } else {
  2484. table = b43_ntab_tx_gain_rev0_1_2;
  2485. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2486. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2487. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2488. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2489. }
  2490. }
  2491. }
  2492. return target;
  2493. }
  2494. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2495. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2496. {
  2497. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2498. if (dev->phy.rev >= 3) {
  2499. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2500. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2501. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2502. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2503. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2504. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2505. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2506. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2507. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2508. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2509. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2510. b43_nphy_reset_cca(dev);
  2511. } else {
  2512. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2513. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2514. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2515. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2516. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2517. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2518. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2519. }
  2520. }
  2521. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2522. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2523. {
  2524. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2525. u16 tmp;
  2526. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2527. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2528. if (dev->phy.rev >= 3) {
  2529. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2530. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2531. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2532. regs[2] = tmp;
  2533. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2534. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2535. regs[3] = tmp;
  2536. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2537. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2538. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2539. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2540. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2541. regs[5] = tmp;
  2542. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2543. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2544. regs[6] = tmp;
  2545. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2546. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2547. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2548. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2549. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2550. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2551. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2552. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2553. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2554. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2555. } else {
  2556. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2557. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2558. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2559. regs[2] = tmp;
  2560. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2561. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2562. regs[3] = tmp;
  2563. tmp |= 0x2000;
  2564. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2565. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2566. regs[4] = tmp;
  2567. tmp |= 0x2000;
  2568. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2569. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2570. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2571. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2572. tmp = 0x0180;
  2573. else
  2574. tmp = 0x0120;
  2575. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2576. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2577. }
  2578. }
  2579. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2580. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2581. {
  2582. struct b43_phy_n *nphy = dev->phy.n;
  2583. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2584. u16 *txcal_radio_regs = NULL;
  2585. struct b43_chanspec *iqcal_chanspec;
  2586. u16 *table = NULL;
  2587. if (nphy->hang_avoid)
  2588. b43_nphy_stay_in_carrier_search(dev, 1);
  2589. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2590. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2591. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2592. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2593. table = nphy->cal_cache.txcal_coeffs_2G;
  2594. } else {
  2595. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2596. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2597. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2598. table = nphy->cal_cache.txcal_coeffs_5G;
  2599. }
  2600. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2601. /* TODO use some definitions */
  2602. if (dev->phy.rev >= 3) {
  2603. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2604. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2605. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2606. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2607. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2608. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2609. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2610. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2611. } else {
  2612. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2613. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2614. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2615. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2616. }
  2617. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2618. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2619. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2620. if (nphy->hang_avoid)
  2621. b43_nphy_stay_in_carrier_search(dev, 0);
  2622. }
  2623. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2624. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2625. {
  2626. struct b43_phy_n *nphy = dev->phy.n;
  2627. u16 coef[4];
  2628. u16 *loft = NULL;
  2629. u16 *table = NULL;
  2630. int i;
  2631. u16 *txcal_radio_regs = NULL;
  2632. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2633. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2634. if (!nphy->iqcal_chanspec_2G.center_freq)
  2635. return;
  2636. table = nphy->cal_cache.txcal_coeffs_2G;
  2637. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2638. } else {
  2639. if (!nphy->iqcal_chanspec_5G.center_freq)
  2640. return;
  2641. table = nphy->cal_cache.txcal_coeffs_5G;
  2642. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2643. }
  2644. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2645. for (i = 0; i < 4; i++) {
  2646. if (dev->phy.rev >= 3)
  2647. table[i] = coef[i];
  2648. else
  2649. coef[i] = 0;
  2650. }
  2651. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2652. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2653. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2654. if (dev->phy.rev < 2)
  2655. b43_nphy_tx_iq_workaround(dev);
  2656. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2657. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2658. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2659. } else {
  2660. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2661. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2662. }
  2663. /* TODO use some definitions */
  2664. if (dev->phy.rev >= 3) {
  2665. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2666. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2667. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2668. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2669. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2670. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2671. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2672. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2673. } else {
  2674. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2675. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2676. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2677. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2678. }
  2679. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2680. }
  2681. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2682. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2683. struct nphy_txgains target,
  2684. bool full, bool mphase)
  2685. {
  2686. struct b43_phy_n *nphy = dev->phy.n;
  2687. int i;
  2688. int error = 0;
  2689. int freq;
  2690. bool avoid = false;
  2691. u8 length;
  2692. u16 tmp, core, type, count, max, numb, last, cmd;
  2693. const u16 *table;
  2694. bool phy6or5x;
  2695. u16 buffer[11];
  2696. u16 diq_start = 0;
  2697. u16 save[2];
  2698. u16 gain[2];
  2699. struct nphy_iqcal_params params[2];
  2700. bool updated[2] = { };
  2701. b43_nphy_stay_in_carrier_search(dev, true);
  2702. if (dev->phy.rev >= 4) {
  2703. avoid = nphy->hang_avoid;
  2704. nphy->hang_avoid = 0;
  2705. }
  2706. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2707. for (i = 0; i < 2; i++) {
  2708. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2709. gain[i] = params[i].cal_gain;
  2710. }
  2711. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2712. b43_nphy_tx_cal_radio_setup(dev);
  2713. b43_nphy_tx_cal_phy_setup(dev);
  2714. phy6or5x = dev->phy.rev >= 6 ||
  2715. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2716. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2717. if (phy6or5x) {
  2718. if (dev->phy.is_40mhz) {
  2719. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2720. tbl_tx_iqlo_cal_loft_ladder_40);
  2721. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2722. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2723. } else {
  2724. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2725. tbl_tx_iqlo_cal_loft_ladder_20);
  2726. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2727. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2728. }
  2729. }
  2730. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2731. if (!dev->phy.is_40mhz)
  2732. freq = 2500;
  2733. else
  2734. freq = 5000;
  2735. if (nphy->mphase_cal_phase_id > 2)
  2736. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2737. 0xFFFF, 0, true, false);
  2738. else
  2739. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2740. if (error == 0) {
  2741. if (nphy->mphase_cal_phase_id > 2) {
  2742. table = nphy->mphase_txcal_bestcoeffs;
  2743. length = 11;
  2744. if (dev->phy.rev < 3)
  2745. length -= 2;
  2746. } else {
  2747. if (!full && nphy->txiqlocal_coeffsvalid) {
  2748. table = nphy->txiqlocal_bestc;
  2749. length = 11;
  2750. if (dev->phy.rev < 3)
  2751. length -= 2;
  2752. } else {
  2753. full = true;
  2754. if (dev->phy.rev >= 3) {
  2755. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2756. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2757. } else {
  2758. table = tbl_tx_iqlo_cal_startcoefs;
  2759. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2760. }
  2761. }
  2762. }
  2763. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2764. if (full) {
  2765. if (dev->phy.rev >= 3)
  2766. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2767. else
  2768. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2769. } else {
  2770. if (dev->phy.rev >= 3)
  2771. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2772. else
  2773. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2774. }
  2775. if (mphase) {
  2776. count = nphy->mphase_txcal_cmdidx;
  2777. numb = min(max,
  2778. (u16)(count + nphy->mphase_txcal_numcmds));
  2779. } else {
  2780. count = 0;
  2781. numb = max;
  2782. }
  2783. for (; count < numb; count++) {
  2784. if (full) {
  2785. if (dev->phy.rev >= 3)
  2786. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2787. else
  2788. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2789. } else {
  2790. if (dev->phy.rev >= 3)
  2791. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2792. else
  2793. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2794. }
  2795. core = (cmd & 0x3000) >> 12;
  2796. type = (cmd & 0x0F00) >> 8;
  2797. if (phy6or5x && updated[core] == 0) {
  2798. b43_nphy_update_tx_cal_ladder(dev, core);
  2799. updated[core] = 1;
  2800. }
  2801. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2802. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2803. if (type == 1 || type == 3 || type == 4) {
  2804. buffer[0] = b43_ntab_read(dev,
  2805. B43_NTAB16(15, 69 + core));
  2806. diq_start = buffer[0];
  2807. buffer[0] = 0;
  2808. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2809. 0);
  2810. }
  2811. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2812. for (i = 0; i < 2000; i++) {
  2813. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2814. if (tmp & 0xC000)
  2815. break;
  2816. udelay(10);
  2817. }
  2818. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2819. buffer);
  2820. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2821. buffer);
  2822. if (type == 1 || type == 3 || type == 4)
  2823. buffer[0] = diq_start;
  2824. }
  2825. if (mphase)
  2826. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2827. last = (dev->phy.rev < 3) ? 6 : 7;
  2828. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2829. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2830. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2831. if (dev->phy.rev < 3) {
  2832. buffer[0] = 0;
  2833. buffer[1] = 0;
  2834. buffer[2] = 0;
  2835. buffer[3] = 0;
  2836. }
  2837. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2838. buffer);
  2839. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2840. buffer);
  2841. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2842. buffer);
  2843. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2844. buffer);
  2845. length = 11;
  2846. if (dev->phy.rev < 3)
  2847. length -= 2;
  2848. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2849. nphy->txiqlocal_bestc);
  2850. nphy->txiqlocal_coeffsvalid = true;
  2851. nphy->txiqlocal_chanspec.center_freq =
  2852. dev->phy.channel_freq;
  2853. nphy->txiqlocal_chanspec.channel_type =
  2854. dev->phy.channel_type;
  2855. } else {
  2856. length = 11;
  2857. if (dev->phy.rev < 3)
  2858. length -= 2;
  2859. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2860. nphy->mphase_txcal_bestcoeffs);
  2861. }
  2862. b43_nphy_stop_playback(dev);
  2863. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2864. }
  2865. b43_nphy_tx_cal_phy_cleanup(dev);
  2866. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2867. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2868. b43_nphy_tx_iq_workaround(dev);
  2869. if (dev->phy.rev >= 4)
  2870. nphy->hang_avoid = avoid;
  2871. b43_nphy_stay_in_carrier_search(dev, false);
  2872. return error;
  2873. }
  2874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2875. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2876. {
  2877. struct b43_phy_n *nphy = dev->phy.n;
  2878. u8 i;
  2879. u16 buffer[7];
  2880. bool equal = true;
  2881. if (!nphy->txiqlocal_coeffsvalid ||
  2882. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2883. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2884. return;
  2885. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2886. for (i = 0; i < 4; i++) {
  2887. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2888. equal = false;
  2889. break;
  2890. }
  2891. }
  2892. if (!equal) {
  2893. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2894. nphy->txiqlocal_bestc);
  2895. for (i = 0; i < 4; i++)
  2896. buffer[i] = 0;
  2897. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2898. buffer);
  2899. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2900. &nphy->txiqlocal_bestc[5]);
  2901. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2902. &nphy->txiqlocal_bestc[5]);
  2903. }
  2904. }
  2905. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2906. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2907. struct nphy_txgains target, u8 type, bool debug)
  2908. {
  2909. struct b43_phy_n *nphy = dev->phy.n;
  2910. int i, j, index;
  2911. u8 rfctl[2];
  2912. u8 afectl_core;
  2913. u16 tmp[6];
  2914. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2915. u32 real, imag;
  2916. enum ieee80211_band band;
  2917. u8 use;
  2918. u16 cur_hpf;
  2919. u16 lna[3] = { 3, 3, 1 };
  2920. u16 hpf1[3] = { 7, 2, 0 };
  2921. u16 hpf2[3] = { 2, 0, 0 };
  2922. u32 power[3] = { };
  2923. u16 gain_save[2];
  2924. u16 cal_gain[2];
  2925. struct nphy_iqcal_params cal_params[2];
  2926. struct nphy_iq_est est;
  2927. int ret = 0;
  2928. bool playtone = true;
  2929. int desired = 13;
  2930. b43_nphy_stay_in_carrier_search(dev, 1);
  2931. if (dev->phy.rev < 2)
  2932. b43_nphy_reapply_tx_cal_coeffs(dev);
  2933. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2934. for (i = 0; i < 2; i++) {
  2935. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2936. cal_gain[i] = cal_params[i].cal_gain;
  2937. }
  2938. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2939. for (i = 0; i < 2; i++) {
  2940. if (i == 0) {
  2941. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2942. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2943. afectl_core = B43_NPHY_AFECTL_C1;
  2944. } else {
  2945. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2946. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2947. afectl_core = B43_NPHY_AFECTL_C2;
  2948. }
  2949. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2950. tmp[2] = b43_phy_read(dev, afectl_core);
  2951. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2952. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2953. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2954. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2955. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2956. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2957. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2958. (1 - i));
  2959. b43_phy_set(dev, afectl_core, 0x0006);
  2960. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2961. band = b43_current_band(dev->wl);
  2962. if (nphy->rxcalparams & 0xFF000000) {
  2963. if (band == IEEE80211_BAND_5GHZ)
  2964. b43_phy_write(dev, rfctl[0], 0x140);
  2965. else
  2966. b43_phy_write(dev, rfctl[0], 0x110);
  2967. } else {
  2968. if (band == IEEE80211_BAND_5GHZ)
  2969. b43_phy_write(dev, rfctl[0], 0x180);
  2970. else
  2971. b43_phy_write(dev, rfctl[0], 0x120);
  2972. }
  2973. if (band == IEEE80211_BAND_5GHZ)
  2974. b43_phy_write(dev, rfctl[1], 0x148);
  2975. else
  2976. b43_phy_write(dev, rfctl[1], 0x114);
  2977. if (nphy->rxcalparams & 0x10000) {
  2978. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2979. (i + 1));
  2980. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2981. (2 - i));
  2982. }
  2983. for (j = 0; j < 4; j++) {
  2984. if (j < 3) {
  2985. cur_lna = lna[j];
  2986. cur_hpf1 = hpf1[j];
  2987. cur_hpf2 = hpf2[j];
  2988. } else {
  2989. if (power[1] > 10000) {
  2990. use = 1;
  2991. cur_hpf = cur_hpf1;
  2992. index = 2;
  2993. } else {
  2994. if (power[0] > 10000) {
  2995. use = 1;
  2996. cur_hpf = cur_hpf1;
  2997. index = 1;
  2998. } else {
  2999. index = 0;
  3000. use = 2;
  3001. cur_hpf = cur_hpf2;
  3002. }
  3003. }
  3004. cur_lna = lna[index];
  3005. cur_hpf1 = hpf1[index];
  3006. cur_hpf2 = hpf2[index];
  3007. cur_hpf += desired - hweight32(power[index]);
  3008. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3009. if (use == 1)
  3010. cur_hpf1 = cur_hpf;
  3011. else
  3012. cur_hpf2 = cur_hpf;
  3013. }
  3014. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3015. (cur_lna << 2));
  3016. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3017. false);
  3018. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3019. b43_nphy_stop_playback(dev);
  3020. if (playtone) {
  3021. ret = b43_nphy_tx_tone(dev, 4000,
  3022. (nphy->rxcalparams & 0xFFFF),
  3023. false, false);
  3024. playtone = false;
  3025. } else {
  3026. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3027. false, false);
  3028. }
  3029. if (ret == 0) {
  3030. if (j < 3) {
  3031. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3032. false);
  3033. if (i == 0) {
  3034. real = est.i0_pwr;
  3035. imag = est.q0_pwr;
  3036. } else {
  3037. real = est.i1_pwr;
  3038. imag = est.q1_pwr;
  3039. }
  3040. power[i] = ((real + imag) / 1024) + 1;
  3041. } else {
  3042. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3043. }
  3044. b43_nphy_stop_playback(dev);
  3045. }
  3046. if (ret != 0)
  3047. break;
  3048. }
  3049. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3050. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3051. b43_phy_write(dev, rfctl[1], tmp[5]);
  3052. b43_phy_write(dev, rfctl[0], tmp[4]);
  3053. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3054. b43_phy_write(dev, afectl_core, tmp[2]);
  3055. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3056. if (ret != 0)
  3057. break;
  3058. }
  3059. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3060. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3061. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3062. b43_nphy_stay_in_carrier_search(dev, 0);
  3063. return ret;
  3064. }
  3065. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3066. struct nphy_txgains target, u8 type, bool debug)
  3067. {
  3068. return -1;
  3069. }
  3070. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3071. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3072. struct nphy_txgains target, u8 type, bool debug)
  3073. {
  3074. if (dev->phy.rev >= 3)
  3075. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3076. else
  3077. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3078. }
  3079. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  3080. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  3081. {
  3082. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  3083. if (on)
  3084. tmslow |= B43_TMSLOW_MACPHYCLKEN;
  3085. else
  3086. tmslow &= ~B43_TMSLOW_MACPHYCLKEN;
  3087. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  3088. }
  3089. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3090. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3091. {
  3092. struct b43_phy *phy = &dev->phy;
  3093. struct b43_phy_n *nphy = phy->n;
  3094. /* u16 buf[16]; it's rev3+ */
  3095. nphy->phyrxchain = mask;
  3096. if (0 /* FIXME clk */)
  3097. return;
  3098. b43_mac_suspend(dev);
  3099. if (nphy->hang_avoid)
  3100. b43_nphy_stay_in_carrier_search(dev, true);
  3101. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3102. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3103. if ((mask & 0x3) != 0x3) {
  3104. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3105. if (dev->phy.rev >= 3) {
  3106. /* TODO */
  3107. }
  3108. } else {
  3109. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3110. if (dev->phy.rev >= 3) {
  3111. /* TODO */
  3112. }
  3113. }
  3114. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3115. if (nphy->hang_avoid)
  3116. b43_nphy_stay_in_carrier_search(dev, false);
  3117. b43_mac_enable(dev);
  3118. }
  3119. /*
  3120. * Init N-PHY
  3121. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3122. */
  3123. int b43_phy_initn(struct b43_wldev *dev)
  3124. {
  3125. struct ssb_bus *bus = dev->dev->bus;
  3126. struct b43_phy *phy = &dev->phy;
  3127. struct b43_phy_n *nphy = phy->n;
  3128. u8 tx_pwr_state;
  3129. struct nphy_txgains target;
  3130. u16 tmp;
  3131. enum ieee80211_band tmp2;
  3132. bool do_rssi_cal;
  3133. u16 clip[2];
  3134. bool do_cal = false;
  3135. if ((dev->phy.rev >= 3) &&
  3136. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  3137. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3138. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  3139. }
  3140. nphy->deaf_count = 0;
  3141. b43_nphy_tables_init(dev);
  3142. nphy->crsminpwr_adjusted = false;
  3143. nphy->noisevars_adjusted = false;
  3144. /* Clear all overrides */
  3145. if (dev->phy.rev >= 3) {
  3146. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3147. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3148. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3149. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3150. } else {
  3151. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3152. }
  3153. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3154. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3155. if (dev->phy.rev < 6) {
  3156. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3157. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3158. }
  3159. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3160. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3161. B43_NPHY_RFSEQMODE_TROVER));
  3162. if (dev->phy.rev >= 3)
  3163. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3164. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3165. if (dev->phy.rev <= 2) {
  3166. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3167. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3168. ~B43_NPHY_BPHY_CTL3_SCALE,
  3169. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3170. }
  3171. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3172. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3173. if (bus->sprom.boardflags2_lo & 0x100 ||
  3174. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3175. bus->boardinfo.type == 0x8B))
  3176. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3177. else
  3178. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3179. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3180. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3181. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3182. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3183. b43_nphy_update_txrx_chain(dev);
  3184. if (phy->rev < 2) {
  3185. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3186. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3187. }
  3188. tmp2 = b43_current_band(dev->wl);
  3189. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  3190. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  3191. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3192. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3193. nphy->papd_epsilon_offset[0] << 7);
  3194. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3195. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3196. nphy->papd_epsilon_offset[1] << 7);
  3197. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3198. } else if (phy->rev >= 5) {
  3199. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3200. }
  3201. b43_nphy_workarounds(dev);
  3202. /* Reset CCA, in init code it differs a little from standard way */
  3203. b43_nphy_bmac_clock_fgc(dev, 1);
  3204. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3205. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3206. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3207. b43_nphy_bmac_clock_fgc(dev, 0);
  3208. b43_nphy_mac_phy_clock_set(dev, true);
  3209. b43_nphy_pa_override(dev, false);
  3210. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3211. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3212. b43_nphy_pa_override(dev, true);
  3213. b43_nphy_classifier(dev, 0, 0);
  3214. b43_nphy_read_clip_detection(dev, clip);
  3215. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3216. b43_nphy_bphy_init(dev);
  3217. tx_pwr_state = nphy->txpwrctrl;
  3218. b43_nphy_tx_power_ctrl(dev, false);
  3219. b43_nphy_tx_power_fix(dev);
  3220. /* TODO N PHY TX Power Control Idle TSSI */
  3221. /* TODO N PHY TX Power Control Setup */
  3222. if (phy->rev >= 3) {
  3223. /* TODO */
  3224. } else {
  3225. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3226. b43_ntab_tx_gain_rev0_1_2);
  3227. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3228. b43_ntab_tx_gain_rev0_1_2);
  3229. }
  3230. if (nphy->phyrxchain != 3)
  3231. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3232. if (nphy->mphase_cal_phase_id > 0)
  3233. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3234. do_rssi_cal = false;
  3235. if (phy->rev >= 3) {
  3236. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3237. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3238. else
  3239. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3240. if (do_rssi_cal)
  3241. b43_nphy_rssi_cal(dev);
  3242. else
  3243. b43_nphy_restore_rssi_cal(dev);
  3244. } else {
  3245. b43_nphy_rssi_cal(dev);
  3246. }
  3247. if (!((nphy->measure_hold & 0x6) != 0)) {
  3248. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3249. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3250. else
  3251. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3252. if (nphy->mute)
  3253. do_cal = false;
  3254. if (do_cal) {
  3255. target = b43_nphy_get_tx_gains(dev);
  3256. if (nphy->antsel_type == 2)
  3257. b43_nphy_superswitch_init(dev, true);
  3258. if (nphy->perical != 2) {
  3259. b43_nphy_rssi_cal(dev);
  3260. if (phy->rev >= 3) {
  3261. nphy->cal_orig_pwr_idx[0] =
  3262. nphy->txpwrindex[0].index_internal;
  3263. nphy->cal_orig_pwr_idx[1] =
  3264. nphy->txpwrindex[1].index_internal;
  3265. /* TODO N PHY Pre Calibrate TX Gain */
  3266. target = b43_nphy_get_tx_gains(dev);
  3267. }
  3268. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3269. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3270. b43_nphy_save_cal(dev);
  3271. } else if (nphy->mphase_cal_phase_id == 0)
  3272. ;/* N PHY Periodic Calibration with arg 3 */
  3273. } else {
  3274. b43_nphy_restore_cal(dev);
  3275. }
  3276. }
  3277. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3278. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3279. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3280. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3281. if (phy->rev >= 3 && phy->rev <= 6)
  3282. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3283. b43_nphy_tx_lp_fbw(dev);
  3284. if (phy->rev >= 3)
  3285. b43_nphy_spur_workaround(dev);
  3286. return 0;
  3287. }
  3288. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3289. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3290. const struct b43_phy_n_sfo_cfg *e,
  3291. struct ieee80211_channel *new_channel)
  3292. {
  3293. struct b43_phy *phy = &dev->phy;
  3294. struct b43_phy_n *nphy = dev->phy.n;
  3295. u16 old_band_5ghz;
  3296. u32 tmp32;
  3297. old_band_5ghz =
  3298. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3299. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3300. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3301. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3302. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3303. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3304. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3305. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3306. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3307. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3308. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3309. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3310. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3311. }
  3312. b43_chantab_phy_upload(dev, e);
  3313. if (new_channel->hw_value == 14) {
  3314. b43_nphy_classifier(dev, 2, 0);
  3315. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3316. } else {
  3317. b43_nphy_classifier(dev, 2, 2);
  3318. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3319. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3320. }
  3321. if (!nphy->txpwrctrl)
  3322. b43_nphy_tx_power_fix(dev);
  3323. if (dev->phy.rev < 3)
  3324. b43_nphy_adjust_lna_gain_table(dev);
  3325. b43_nphy_tx_lp_fbw(dev);
  3326. if (dev->phy.rev >= 3 && 0) {
  3327. /* TODO */
  3328. }
  3329. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3330. if (phy->rev >= 3)
  3331. b43_nphy_spur_workaround(dev);
  3332. }
  3333. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3334. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3335. struct ieee80211_channel *channel,
  3336. enum nl80211_channel_type channel_type)
  3337. {
  3338. struct b43_phy *phy = &dev->phy;
  3339. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3340. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3341. u8 tmp;
  3342. if (dev->phy.rev >= 3) {
  3343. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3344. channel->center_freq);
  3345. if (!tabent_r3)
  3346. return -ESRCH;
  3347. } else {
  3348. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3349. channel->hw_value);
  3350. if (!tabent_r2)
  3351. return -ESRCH;
  3352. }
  3353. /* Channel is set later in common code, but we need to set it on our
  3354. own to let this function's subcalls work properly. */
  3355. phy->channel = channel->hw_value;
  3356. phy->channel_freq = channel->center_freq;
  3357. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3358. b43_channel_type_is_40mhz(channel_type))
  3359. ; /* TODO: BMAC BW Set (channel_type) */
  3360. if (channel_type == NL80211_CHAN_HT40PLUS)
  3361. b43_phy_set(dev, B43_NPHY_RXCTL,
  3362. B43_NPHY_RXCTL_BSELU20);
  3363. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3364. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3365. ~B43_NPHY_RXCTL_BSELU20);
  3366. if (dev->phy.rev >= 3) {
  3367. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3368. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3369. b43_radio_2056_setup(dev, tabent_r3);
  3370. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3371. } else {
  3372. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3373. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3374. b43_radio_2055_setup(dev, tabent_r2);
  3375. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3376. }
  3377. return 0;
  3378. }
  3379. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3380. {
  3381. struct b43_phy_n *nphy;
  3382. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3383. if (!nphy)
  3384. return -ENOMEM;
  3385. dev->phy.n = nphy;
  3386. return 0;
  3387. }
  3388. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3389. {
  3390. struct b43_phy *phy = &dev->phy;
  3391. struct b43_phy_n *nphy = phy->n;
  3392. memset(nphy, 0, sizeof(*nphy));
  3393. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3394. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3395. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3396. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3397. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3398. }
  3399. static void b43_nphy_op_free(struct b43_wldev *dev)
  3400. {
  3401. struct b43_phy *phy = &dev->phy;
  3402. struct b43_phy_n *nphy = phy->n;
  3403. kfree(nphy);
  3404. phy->n = NULL;
  3405. }
  3406. static int b43_nphy_op_init(struct b43_wldev *dev)
  3407. {
  3408. return b43_phy_initn(dev);
  3409. }
  3410. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3411. {
  3412. #if B43_DEBUG
  3413. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3414. /* OFDM registers are onnly available on A/G-PHYs */
  3415. b43err(dev->wl, "Invalid OFDM PHY access at "
  3416. "0x%04X on N-PHY\n", offset);
  3417. dump_stack();
  3418. }
  3419. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3420. /* Ext-G registers are only available on G-PHYs */
  3421. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3422. "0x%04X on N-PHY\n", offset);
  3423. dump_stack();
  3424. }
  3425. #endif /* B43_DEBUG */
  3426. }
  3427. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3428. {
  3429. check_phyreg(dev, reg);
  3430. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3431. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3432. }
  3433. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3434. {
  3435. check_phyreg(dev, reg);
  3436. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3437. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3438. }
  3439. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3440. u16 set)
  3441. {
  3442. check_phyreg(dev, reg);
  3443. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3444. b43_write16(dev, B43_MMIO_PHY_DATA,
  3445. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3446. }
  3447. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3448. {
  3449. /* Register 1 is a 32-bit register. */
  3450. B43_WARN_ON(reg == 1);
  3451. /* N-PHY needs 0x100 for read access */
  3452. reg |= 0x100;
  3453. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3454. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3455. }
  3456. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3457. {
  3458. /* Register 1 is a 32-bit register. */
  3459. B43_WARN_ON(reg == 1);
  3460. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3461. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3462. }
  3463. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3464. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3465. bool blocked)
  3466. {
  3467. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3468. b43err(dev->wl, "MAC not suspended\n");
  3469. if (blocked) {
  3470. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3471. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3472. if (dev->phy.rev >= 3) {
  3473. b43_radio_mask(dev, 0x09, ~0x2);
  3474. b43_radio_write(dev, 0x204D, 0);
  3475. b43_radio_write(dev, 0x2053, 0);
  3476. b43_radio_write(dev, 0x2058, 0);
  3477. b43_radio_write(dev, 0x205E, 0);
  3478. b43_radio_mask(dev, 0x2062, ~0xF0);
  3479. b43_radio_write(dev, 0x2064, 0);
  3480. b43_radio_write(dev, 0x304D, 0);
  3481. b43_radio_write(dev, 0x3053, 0);
  3482. b43_radio_write(dev, 0x3058, 0);
  3483. b43_radio_write(dev, 0x305E, 0);
  3484. b43_radio_mask(dev, 0x3062, ~0xF0);
  3485. b43_radio_write(dev, 0x3064, 0);
  3486. }
  3487. } else {
  3488. if (dev->phy.rev >= 3) {
  3489. b43_radio_init2056(dev);
  3490. b43_switch_channel(dev, dev->phy.channel);
  3491. } else {
  3492. b43_radio_init2055(dev);
  3493. }
  3494. }
  3495. }
  3496. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3497. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3498. {
  3499. u16 val = on ? 0 : 0x7FFF;
  3500. if (dev->phy.rev >= 3)
  3501. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, val);
  3502. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, val);
  3503. }
  3504. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3505. unsigned int new_channel)
  3506. {
  3507. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3508. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3509. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3510. if ((new_channel < 1) || (new_channel > 14))
  3511. return -EINVAL;
  3512. } else {
  3513. if (new_channel > 200)
  3514. return -EINVAL;
  3515. }
  3516. return b43_nphy_set_channel(dev, channel, channel_type);
  3517. }
  3518. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3519. {
  3520. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3521. return 1;
  3522. return 36;
  3523. }
  3524. const struct b43_phy_operations b43_phyops_n = {
  3525. .allocate = b43_nphy_op_allocate,
  3526. .free = b43_nphy_op_free,
  3527. .prepare_structs = b43_nphy_op_prepare_structs,
  3528. .init = b43_nphy_op_init,
  3529. .phy_read = b43_nphy_op_read,
  3530. .phy_write = b43_nphy_op_write,
  3531. .phy_maskset = b43_nphy_op_maskset,
  3532. .radio_read = b43_nphy_op_radio_read,
  3533. .radio_write = b43_nphy_op_radio_write,
  3534. .software_rfkill = b43_nphy_op_software_rfkill,
  3535. .switch_analog = b43_nphy_op_switch_analog,
  3536. .switch_channel = b43_nphy_op_switch_channel,
  3537. .get_default_chan = b43_nphy_op_get_default_chan,
  3538. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3539. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3540. };