btcoex.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * Copyright (c) 2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. enum ath_bt_mode {
  18. ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */
  19. ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */
  20. ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */
  21. ATH_BT_COEX_MODE_DISALBED, /* coexistence disabled */
  22. };
  23. struct ath_btcoex_config {
  24. u8 bt_time_extend;
  25. bool bt_txstate_extend;
  26. bool bt_txframe_extend;
  27. enum ath_bt_mode bt_mode; /* coexistence mode */
  28. bool bt_quiet_collision;
  29. bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/
  30. u8 bt_priority_time;
  31. u8 bt_first_slot_time;
  32. bool bt_hold_rx_clear;
  33. };
  34. void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum)
  35. {
  36. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  37. const struct ath_btcoex_config ath_bt_config = {
  38. .bt_time_extend = 0,
  39. .bt_txstate_extend = true,
  40. .bt_txframe_extend = true,
  41. .bt_mode = ATH_BT_COEX_MODE_SLOTTED,
  42. .bt_quiet_collision = true,
  43. .bt_rxclear_polarity = true,
  44. .bt_priority_time = 2,
  45. .bt_first_slot_time = 5,
  46. .bt_hold_rx_clear = true,
  47. };
  48. u32 i;
  49. bool rxclear_polarity = ath_bt_config.bt_rxclear_polarity;
  50. if (AR_SREV_9300_20_OR_LATER(ah))
  51. rxclear_polarity = !ath_bt_config.bt_rxclear_polarity;
  52. btcoex_hw->bt_coex_mode =
  53. (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) |
  54. SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
  55. SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
  56. SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
  57. SM(ath_bt_config.bt_mode, AR_BT_MODE) |
  58. SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
  59. SM(rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
  60. SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
  61. SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
  62. SM(qnum, AR_BT_QCU_THRESH);
  63. btcoex_hw->bt_coex_mode2 =
  64. SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
  65. SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
  66. AR_BT_DISABLE_BT_ANT;
  67. for (i = 0; i < 32; i++)
  68. ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i;
  69. }
  70. EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw);
  71. void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
  72. {
  73. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  74. /* connect bt_active to baseband */
  75. REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  76. (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
  77. AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
  78. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  79. AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
  80. /* Set input mux for bt_active to gpio pin */
  81. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  82. AR_GPIO_INPUT_MUX1_BT_ACTIVE,
  83. btcoex_hw->btactive_gpio);
  84. /* Configure the desired gpio port for input */
  85. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
  86. }
  87. EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire);
  88. void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
  89. {
  90. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  91. /* btcoex 3-wire */
  92. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  93. (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
  94. AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
  95. /* Set input mux for bt_prority_async and
  96. * bt_active_async to GPIO pins */
  97. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  98. AR_GPIO_INPUT_MUX1_BT_ACTIVE,
  99. btcoex_hw->btactive_gpio);
  100. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  101. AR_GPIO_INPUT_MUX1_BT_PRIORITY,
  102. btcoex_hw->btpriority_gpio);
  103. /* Configure the desired GPIO ports for input */
  104. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
  105. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio);
  106. }
  107. EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire);
  108. static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
  109. {
  110. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  111. /* Configure the desired GPIO port for TX_FRAME output */
  112. ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
  113. AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
  114. }
  115. void ath9k_hw_btcoex_set_weight(struct ath_hw *ah,
  116. u32 bt_weight,
  117. u32 wlan_weight)
  118. {
  119. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  120. btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) |
  121. SM(wlan_weight, AR_BTCOEX_WL_WGHT);
  122. }
  123. EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight);
  124. static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
  125. {
  126. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  127. u32 val;
  128. /*
  129. * Program coex mode and weight registers to
  130. * enable coex 3-wire
  131. */
  132. REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode);
  133. REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2);
  134. if (AR_SREV_9300_20_OR_LATER(ah)) {
  135. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, ah->bt_coex_wlan_weight[0]);
  136. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, ah->bt_coex_wlan_weight[1]);
  137. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS0, ah->bt_coex_bt_weight[0]);
  138. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS1, ah->bt_coex_bt_weight[1]);
  139. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS2, ah->bt_coex_bt_weight[2]);
  140. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS3, ah->bt_coex_bt_weight[3]);
  141. } else
  142. REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights);
  143. if (AR_SREV_9271(ah)) {
  144. val = REG_READ(ah, 0x50040);
  145. val &= 0xFFFFFEFF;
  146. REG_WRITE(ah, 0x50040, val);
  147. }
  148. REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
  149. REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
  150. ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
  151. AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
  152. }
  153. void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  154. {
  155. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  156. switch (btcoex_hw->scheme) {
  157. case ATH_BTCOEX_CFG_NONE:
  158. break;
  159. case ATH_BTCOEX_CFG_2WIRE:
  160. ath9k_hw_btcoex_enable_2wire(ah);
  161. break;
  162. case ATH_BTCOEX_CFG_3WIRE:
  163. ath9k_hw_btcoex_enable_3wire(ah);
  164. break;
  165. }
  166. REG_RMW(ah, AR_GPIO_PDPU,
  167. (0x2 << (btcoex_hw->btactive_gpio * 2)),
  168. (0x3 << (btcoex_hw->btactive_gpio * 2)));
  169. ah->btcoex_hw.enabled = true;
  170. }
  171. EXPORT_SYMBOL(ath9k_hw_btcoex_enable);
  172. void ath9k_hw_btcoex_disable(struct ath_hw *ah)
  173. {
  174. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  175. ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0);
  176. ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
  177. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  178. if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) {
  179. REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
  180. REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
  181. if (AR_SREV_9300_20_OR_LATER(ah)) {
  182. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, 0);
  183. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, 0);
  184. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS0, 0);
  185. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS1, 0);
  186. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS2, 0);
  187. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS3, 0);
  188. } else
  189. REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
  190. }
  191. ah->btcoex_hw.enabled = false;
  192. }
  193. EXPORT_SYMBOL(ath9k_hw_btcoex_disable);
  194. static void ar9003_btcoex_bt_stomp(struct ath_hw *ah,
  195. enum ath_stomp_type stomp_type)
  196. {
  197. ah->bt_coex_bt_weight[0] = AR9300_BT_WGHT;
  198. ah->bt_coex_bt_weight[1] = AR9300_BT_WGHT;
  199. ah->bt_coex_bt_weight[2] = AR9300_BT_WGHT;
  200. ah->bt_coex_bt_weight[3] = AR9300_BT_WGHT;
  201. switch (stomp_type) {
  202. case ATH_BTCOEX_STOMP_ALL:
  203. ah->bt_coex_wlan_weight[0] = AR9300_STOMP_ALL_WLAN_WGHT0;
  204. ah->bt_coex_wlan_weight[1] = AR9300_STOMP_ALL_WLAN_WGHT1;
  205. break;
  206. case ATH_BTCOEX_STOMP_LOW:
  207. ah->bt_coex_wlan_weight[0] = AR9300_STOMP_LOW_WLAN_WGHT0;
  208. ah->bt_coex_wlan_weight[1] = AR9300_STOMP_LOW_WLAN_WGHT1;
  209. break;
  210. case ATH_BTCOEX_STOMP_NONE:
  211. ah->bt_coex_wlan_weight[0] = AR9300_STOMP_NONE_WLAN_WGHT0;
  212. ah->bt_coex_wlan_weight[1] = AR9300_STOMP_NONE_WLAN_WGHT1;
  213. break;
  214. default:
  215. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
  216. "Invalid Stomptype\n");
  217. break;
  218. }
  219. ath9k_hw_btcoex_enable(ah);
  220. }
  221. /*
  222. * Configures appropriate weight based on stomp type.
  223. */
  224. void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah,
  225. enum ath_stomp_type stomp_type)
  226. {
  227. if (AR_SREV_9300_20_OR_LATER(ah)) {
  228. ar9003_btcoex_bt_stomp(ah, stomp_type);
  229. return;
  230. }
  231. switch (stomp_type) {
  232. case ATH_BTCOEX_STOMP_ALL:
  233. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  234. AR_STOMP_ALL_WLAN_WGHT);
  235. break;
  236. case ATH_BTCOEX_STOMP_LOW:
  237. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  238. AR_STOMP_LOW_WLAN_WGHT);
  239. break;
  240. case ATH_BTCOEX_STOMP_NONE:
  241. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  242. AR_STOMP_NONE_WLAN_WGHT);
  243. break;
  244. default:
  245. ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
  246. "Invalid Stomptype\n");
  247. break;
  248. }
  249. ath9k_hw_btcoex_enable(ah);
  250. }
  251. EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp);