ar9003_eeprom.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. #ifndef AR9003_EEPROM_H
  2. #define AR9003_EEPROM_H
  3. #include <linux/types.h>
  4. #define AR9300_EEP_VER 0xD000
  5. #define AR9300_EEP_VER_MINOR_MASK 0xFFF
  6. #define AR9300_EEP_MINOR_VER_1 0x1
  7. #define AR9300_EEP_MINOR_VER AR9300_EEP_MINOR_VER_1
  8. /* 16-bit offset location start of calibration struct */
  9. #define AR9300_EEP_START_LOC 256
  10. #define AR9300_NUM_5G_CAL_PIERS 8
  11. #define AR9300_NUM_2G_CAL_PIERS 3
  12. #define AR9300_NUM_5G_20_TARGET_POWERS 8
  13. #define AR9300_NUM_5G_40_TARGET_POWERS 8
  14. #define AR9300_NUM_2G_CCK_TARGET_POWERS 2
  15. #define AR9300_NUM_2G_20_TARGET_POWERS 3
  16. #define AR9300_NUM_2G_40_TARGET_POWERS 3
  17. /* #define AR9300_NUM_CTLS 21 */
  18. #define AR9300_NUM_CTLS_5G 9
  19. #define AR9300_NUM_CTLS_2G 12
  20. #define AR9300_NUM_BAND_EDGES_5G 8
  21. #define AR9300_NUM_BAND_EDGES_2G 4
  22. #define AR9300_EEPMISC_BIG_ENDIAN 0x01
  23. #define AR9300_EEPMISC_WOW 0x02
  24. #define AR9300_CUSTOMER_DATA_SIZE 20
  25. #define FBIN2FREQ(x, y) ((y) ? (2300 + x) : (4800 + 5 * x))
  26. #define AR9300_MAX_CHAINS 3
  27. #define AR9300_ANT_16S 25
  28. #define AR9300_FUTURE_MODAL_SZ 6
  29. #define AR9300_PAPRD_RATE_MASK 0x01ffffff
  30. #define AR9300_PAPRD_SCALE_1 0x0e000000
  31. #define AR9300_PAPRD_SCALE_1_S 25
  32. #define AR9300_PAPRD_SCALE_2 0x70000000
  33. #define AR9300_PAPRD_SCALE_2_S 28
  34. /* Delta from which to start power to pdadc table */
  35. /* This offset is used in both open loop and closed loop power control
  36. * schemes. In open loop power control, it is not really needed, but for
  37. * the "sake of consistency" it was kept. For certain AP designs, this
  38. * value is overwritten by the value in the flag "pwrTableOffset" just
  39. * before writing the pdadc vs pwr into the chip registers.
  40. */
  41. #define AR9300_PWR_TABLE_OFFSET 0
  42. /* byte addressable */
  43. #define AR9300_EEPROM_SIZE (16*1024)
  44. #define AR9300_BASE_ADDR_4K 0xfff
  45. #define AR9300_BASE_ADDR 0x3ff
  46. #define AR9300_BASE_ADDR_512 0x1ff
  47. #define AR9300_OTP_BASE 0x14000
  48. #define AR9300_OTP_STATUS 0x15f18
  49. #define AR9300_OTP_STATUS_TYPE 0x7
  50. #define AR9300_OTP_STATUS_VALID 0x4
  51. #define AR9300_OTP_STATUS_ACCESS_BUSY 0x2
  52. #define AR9300_OTP_STATUS_SM_BUSY 0x1
  53. #define AR9300_OTP_READ_DATA 0x15f1c
  54. enum targetPowerHTRates {
  55. HT_TARGET_RATE_0_8_16,
  56. HT_TARGET_RATE_1_3_9_11_17_19,
  57. HT_TARGET_RATE_4,
  58. HT_TARGET_RATE_5,
  59. HT_TARGET_RATE_6,
  60. HT_TARGET_RATE_7,
  61. HT_TARGET_RATE_12,
  62. HT_TARGET_RATE_13,
  63. HT_TARGET_RATE_14,
  64. HT_TARGET_RATE_15,
  65. HT_TARGET_RATE_20,
  66. HT_TARGET_RATE_21,
  67. HT_TARGET_RATE_22,
  68. HT_TARGET_RATE_23
  69. };
  70. enum targetPowerLegacyRates {
  71. LEGACY_TARGET_RATE_6_24,
  72. LEGACY_TARGET_RATE_36,
  73. LEGACY_TARGET_RATE_48,
  74. LEGACY_TARGET_RATE_54
  75. };
  76. enum targetPowerCckRates {
  77. LEGACY_TARGET_RATE_1L_5L,
  78. LEGACY_TARGET_RATE_5S,
  79. LEGACY_TARGET_RATE_11L,
  80. LEGACY_TARGET_RATE_11S
  81. };
  82. enum ar9300_Rates {
  83. ALL_TARGET_LEGACY_6_24,
  84. ALL_TARGET_LEGACY_36,
  85. ALL_TARGET_LEGACY_48,
  86. ALL_TARGET_LEGACY_54,
  87. ALL_TARGET_LEGACY_1L_5L,
  88. ALL_TARGET_LEGACY_5S,
  89. ALL_TARGET_LEGACY_11L,
  90. ALL_TARGET_LEGACY_11S,
  91. ALL_TARGET_HT20_0_8_16,
  92. ALL_TARGET_HT20_1_3_9_11_17_19,
  93. ALL_TARGET_HT20_4,
  94. ALL_TARGET_HT20_5,
  95. ALL_TARGET_HT20_6,
  96. ALL_TARGET_HT20_7,
  97. ALL_TARGET_HT20_12,
  98. ALL_TARGET_HT20_13,
  99. ALL_TARGET_HT20_14,
  100. ALL_TARGET_HT20_15,
  101. ALL_TARGET_HT20_20,
  102. ALL_TARGET_HT20_21,
  103. ALL_TARGET_HT20_22,
  104. ALL_TARGET_HT20_23,
  105. ALL_TARGET_HT40_0_8_16,
  106. ALL_TARGET_HT40_1_3_9_11_17_19,
  107. ALL_TARGET_HT40_4,
  108. ALL_TARGET_HT40_5,
  109. ALL_TARGET_HT40_6,
  110. ALL_TARGET_HT40_7,
  111. ALL_TARGET_HT40_12,
  112. ALL_TARGET_HT40_13,
  113. ALL_TARGET_HT40_14,
  114. ALL_TARGET_HT40_15,
  115. ALL_TARGET_HT40_20,
  116. ALL_TARGET_HT40_21,
  117. ALL_TARGET_HT40_22,
  118. ALL_TARGET_HT40_23,
  119. ar9300RateSize,
  120. };
  121. struct eepFlags {
  122. u8 opFlags;
  123. u8 eepMisc;
  124. } __packed;
  125. enum CompressAlgorithm {
  126. _CompressNone = 0,
  127. _CompressLzma,
  128. _CompressPairs,
  129. _CompressBlock,
  130. _Compress4,
  131. _Compress5,
  132. _Compress6,
  133. _Compress7,
  134. };
  135. struct ar9300_base_eep_hdr {
  136. __le16 regDmn[2];
  137. /* 4 bits tx and 4 bits rx */
  138. u8 txrxMask;
  139. struct eepFlags opCapFlags;
  140. u8 rfSilent;
  141. u8 blueToothOptions;
  142. u8 deviceCap;
  143. /* takes lower byte in eeprom location */
  144. u8 deviceType;
  145. /* offset in dB to be added to beginning
  146. * of pdadc table in calibration
  147. */
  148. int8_t pwrTableOffset;
  149. u8 params_for_tuning_caps[2];
  150. /*
  151. * bit0 - enable tx temp comp
  152. * bit1 - enable tx volt comp
  153. * bit2 - enable fastClock - default to 1
  154. * bit3 - enable doubling - default to 1
  155. * bit4 - enable internal regulator - default to 1
  156. */
  157. u8 featureEnable;
  158. /* misc flags: bit0 - turn down drivestrength */
  159. u8 miscConfiguration;
  160. u8 eepromWriteEnableGpio;
  161. u8 wlanDisableGpio;
  162. u8 wlanLedGpio;
  163. u8 rxBandSelectGpio;
  164. u8 txrxgain;
  165. /* SW controlled internal regulator fields */
  166. __le32 swreg;
  167. } __packed;
  168. struct ar9300_modal_eep_header {
  169. /* 4 idle, t1, t2, b (4 bits per setting) */
  170. __le32 antCtrlCommon;
  171. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  172. __le32 antCtrlCommon2;
  173. /* 6 idle, t, r, rx1, rx12, b (2 bits each) */
  174. __le16 antCtrlChain[AR9300_MAX_CHAINS];
  175. /* 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  176. u8 xatten1DB[AR9300_MAX_CHAINS];
  177. /* 3 xatten1_margin for merlin (0xa20c/b20c 16:12 */
  178. u8 xatten1Margin[AR9300_MAX_CHAINS];
  179. int8_t tempSlope;
  180. int8_t voltSlope;
  181. /* spur channels in usual fbin coding format */
  182. u8 spurChans[AR_EEPROM_MODAL_SPURS];
  183. /* 3 Check if the register is per chain */
  184. int8_t noiseFloorThreshCh[AR9300_MAX_CHAINS];
  185. u8 ob[AR9300_MAX_CHAINS];
  186. u8 db_stage2[AR9300_MAX_CHAINS];
  187. u8 db_stage3[AR9300_MAX_CHAINS];
  188. u8 db_stage4[AR9300_MAX_CHAINS];
  189. u8 xpaBiasLvl;
  190. u8 txFrameToDataStart;
  191. u8 txFrameToPaOn;
  192. u8 txClip;
  193. int8_t antennaGain;
  194. u8 switchSettling;
  195. int8_t adcDesiredSize;
  196. u8 txEndToXpaOff;
  197. u8 txEndToRxOn;
  198. u8 txFrameToXpaOn;
  199. u8 thresh62;
  200. __le32 papdRateMaskHt20;
  201. __le32 papdRateMaskHt40;
  202. u8 futureModal[10];
  203. } __packed;
  204. struct ar9300_cal_data_per_freq_op_loop {
  205. int8_t refPower;
  206. /* pdadc voltage at power measurement */
  207. u8 voltMeas;
  208. /* pcdac used for power measurement */
  209. u8 tempMeas;
  210. /* range is -60 to -127 create a mapping equation 1db resolution */
  211. int8_t rxNoisefloorCal;
  212. /*range is same as noisefloor */
  213. int8_t rxNoisefloorPower;
  214. /* temp measured when noisefloor cal was performed */
  215. u8 rxTempMeas;
  216. } __packed;
  217. struct cal_tgt_pow_legacy {
  218. u8 tPow2x[4];
  219. } __packed;
  220. struct cal_tgt_pow_ht {
  221. u8 tPow2x[14];
  222. } __packed;
  223. struct cal_ctl_data_2g {
  224. u8 ctlEdges[AR9300_NUM_BAND_EDGES_2G];
  225. } __packed;
  226. struct cal_ctl_data_5g {
  227. u8 ctlEdges[AR9300_NUM_BAND_EDGES_5G];
  228. } __packed;
  229. struct ar9300_BaseExtension_1 {
  230. u8 ant_div_control;
  231. u8 future[13];
  232. } __packed;
  233. struct ar9300_BaseExtension_2 {
  234. int8_t tempSlopeLow;
  235. int8_t tempSlopeHigh;
  236. u8 xatten1DBLow[AR9300_MAX_CHAINS];
  237. u8 xatten1MarginLow[AR9300_MAX_CHAINS];
  238. u8 xatten1DBHigh[AR9300_MAX_CHAINS];
  239. u8 xatten1MarginHigh[AR9300_MAX_CHAINS];
  240. } __packed;
  241. struct ar9300_eeprom {
  242. u8 eepromVersion;
  243. u8 templateVersion;
  244. u8 macAddr[6];
  245. u8 custData[AR9300_CUSTOMER_DATA_SIZE];
  246. struct ar9300_base_eep_hdr baseEepHeader;
  247. struct ar9300_modal_eep_header modalHeader2G;
  248. struct ar9300_BaseExtension_1 base_ext1;
  249. u8 calFreqPier2G[AR9300_NUM_2G_CAL_PIERS];
  250. struct ar9300_cal_data_per_freq_op_loop
  251. calPierData2G[AR9300_MAX_CHAINS][AR9300_NUM_2G_CAL_PIERS];
  252. u8 calTarget_freqbin_Cck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  253. u8 calTarget_freqbin_2G[AR9300_NUM_2G_20_TARGET_POWERS];
  254. u8 calTarget_freqbin_2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  255. u8 calTarget_freqbin_2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  256. struct cal_tgt_pow_legacy
  257. calTargetPowerCck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  258. struct cal_tgt_pow_legacy
  259. calTargetPower2G[AR9300_NUM_2G_20_TARGET_POWERS];
  260. struct cal_tgt_pow_ht
  261. calTargetPower2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  262. struct cal_tgt_pow_ht
  263. calTargetPower2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  264. u8 ctlIndex_2G[AR9300_NUM_CTLS_2G];
  265. u8 ctl_freqbin_2G[AR9300_NUM_CTLS_2G][AR9300_NUM_BAND_EDGES_2G];
  266. struct cal_ctl_data_2g ctlPowerData_2G[AR9300_NUM_CTLS_2G];
  267. struct ar9300_modal_eep_header modalHeader5G;
  268. struct ar9300_BaseExtension_2 base_ext2;
  269. u8 calFreqPier5G[AR9300_NUM_5G_CAL_PIERS];
  270. struct ar9300_cal_data_per_freq_op_loop
  271. calPierData5G[AR9300_MAX_CHAINS][AR9300_NUM_5G_CAL_PIERS];
  272. u8 calTarget_freqbin_5G[AR9300_NUM_5G_20_TARGET_POWERS];
  273. u8 calTarget_freqbin_5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  274. u8 calTarget_freqbin_5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  275. struct cal_tgt_pow_legacy
  276. calTargetPower5G[AR9300_NUM_5G_20_TARGET_POWERS];
  277. struct cal_tgt_pow_ht
  278. calTargetPower5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  279. struct cal_tgt_pow_ht
  280. calTargetPower5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  281. u8 ctlIndex_5G[AR9300_NUM_CTLS_5G];
  282. u8 ctl_freqbin_5G[AR9300_NUM_CTLS_5G][AR9300_NUM_BAND_EDGES_5G];
  283. struct cal_ctl_data_5g ctlPowerData_5G[AR9300_NUM_CTLS_5G];
  284. } __packed;
  285. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah);
  286. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah);
  287. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is_2ghz);
  288. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  289. struct ath9k_channel *chan);
  290. #endif