ar9002_phy.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /**
  17. * DOC: Programming Atheros 802.11n analog front end radios
  18. *
  19. * AR5416 MAC based PCI devices and AR518 MAC based PCI-Express
  20. * devices have either an external AR2133 analog front end radio for single
  21. * band 2.4 GHz communication or an AR5133 analog front end radio for dual
  22. * band 2.4 GHz / 5 GHz communication.
  23. *
  24. * All devices after the AR5416 and AR5418 family starting with the AR9280
  25. * have their analog front radios, MAC/BB and host PCIe/USB interface embedded
  26. * into a single-chip and require less programming.
  27. *
  28. * The following single-chips exist with a respective embedded radio:
  29. *
  30. * AR9280 - 11n dual-band 2x2 MIMO for PCIe
  31. * AR9281 - 11n single-band 1x2 MIMO for PCIe
  32. * AR9285 - 11n single-band 1x1 for PCIe
  33. * AR9287 - 11n single-band 2x2 MIMO for PCIe
  34. *
  35. * AR9220 - 11n dual-band 2x2 MIMO for PCI
  36. * AR9223 - 11n single-band 2x2 MIMO for PCI
  37. *
  38. * AR9287 - 11n single-band 1x1 MIMO for USB
  39. */
  40. #include "hw.h"
  41. #include "ar9002_phy.h"
  42. /**
  43. * ar9002_hw_set_channel - set channel on single-chip device
  44. * @ah: atheros hardware structure
  45. * @chan:
  46. *
  47. * This is the function to change channel on single-chip devices, that is
  48. * all devices after ar9280.
  49. *
  50. * This function takes the channel value in MHz and sets
  51. * hardware channel value. Assumes writes have been enabled to analog bus.
  52. *
  53. * Actual Expression,
  54. *
  55. * For 2GHz channel,
  56. * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  57. * (freq_ref = 40MHz)
  58. *
  59. * For 5GHz channel,
  60. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
  61. * (freq_ref = 40MHz/(24>>amodeRefSel))
  62. */
  63. static int ar9002_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  64. {
  65. u16 bMode, fracMode, aModeRefSel = 0;
  66. u32 freq, ndiv, channelSel = 0, channelFrac = 0, reg32 = 0;
  67. struct chan_centers centers;
  68. u32 refDivA = 24;
  69. ath9k_hw_get_channel_centers(ah, chan, &centers);
  70. freq = centers.synth_center;
  71. reg32 = REG_READ(ah, AR_PHY_SYNTH_CONTROL);
  72. reg32 &= 0xc0000000;
  73. if (freq < 4800) { /* 2 GHz, fractional mode */
  74. u32 txctl;
  75. int regWrites = 0;
  76. bMode = 1;
  77. fracMode = 1;
  78. aModeRefSel = 0;
  79. channelSel = CHANSEL_2G(freq);
  80. if (AR_SREV_9287_11_OR_LATER(ah)) {
  81. if (freq == 2484) {
  82. /* Enable channel spreading for channel 14 */
  83. REG_WRITE_ARRAY(&ah->iniCckfirJapan2484,
  84. 1, regWrites);
  85. } else {
  86. REG_WRITE_ARRAY(&ah->iniCckfirNormal,
  87. 1, regWrites);
  88. }
  89. } else {
  90. txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
  91. if (freq == 2484) {
  92. /* Enable channel spreading for channel 14 */
  93. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  94. txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
  95. } else {
  96. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  97. txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
  98. }
  99. }
  100. } else {
  101. bMode = 0;
  102. fracMode = 0;
  103. switch (ah->eep_ops->get_eeprom(ah, EEP_FRAC_N_5G)) {
  104. case 0:
  105. if ((freq % 20) == 0)
  106. aModeRefSel = 3;
  107. else if ((freq % 10) == 0)
  108. aModeRefSel = 2;
  109. if (aModeRefSel)
  110. break;
  111. case 1:
  112. default:
  113. aModeRefSel = 0;
  114. /*
  115. * Enable 2G (fractional) mode for channels
  116. * which are 5MHz spaced.
  117. */
  118. fracMode = 1;
  119. refDivA = 1;
  120. channelSel = CHANSEL_5G(freq);
  121. /* RefDivA setting */
  122. REG_RMW_FIELD(ah, AR_AN_SYNTH9,
  123. AR_AN_SYNTH9_REFDIVA, refDivA);
  124. }
  125. if (!fracMode) {
  126. ndiv = (freq * (refDivA >> aModeRefSel)) / 60;
  127. channelSel = ndiv & 0x1ff;
  128. channelFrac = (ndiv & 0xfffffe00) * 2;
  129. channelSel = (channelSel << 17) | channelFrac;
  130. }
  131. }
  132. reg32 = reg32 |
  133. (bMode << 29) |
  134. (fracMode << 28) | (aModeRefSel << 26) | (channelSel);
  135. REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
  136. ah->curchan = chan;
  137. ah->curchan_rad_index = -1;
  138. return 0;
  139. }
  140. /**
  141. * ar9002_hw_spur_mitigate - convert baseband spur frequency
  142. * @ah: atheros hardware structure
  143. * @chan:
  144. *
  145. * For single-chip solutions. Converts to baseband spur frequency given the
  146. * input channel frequency and compute register settings below.
  147. */
  148. static void ar9002_hw_spur_mitigate(struct ath_hw *ah,
  149. struct ath9k_channel *chan)
  150. {
  151. int bb_spur = AR_NO_SPUR;
  152. int freq;
  153. int bin, cur_bin;
  154. int bb_spur_off, spur_subchannel_sd;
  155. int spur_freq_sd;
  156. int spur_delta_phase;
  157. int denominator;
  158. int upper, lower, cur_vit_mask;
  159. int tmp, newVal;
  160. int i;
  161. static const int pilot_mask_reg[4] = {
  162. AR_PHY_TIMING7, AR_PHY_TIMING8,
  163. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  164. };
  165. static const int chan_mask_reg[4] = {
  166. AR_PHY_TIMING9, AR_PHY_TIMING10,
  167. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  168. };
  169. static const int inc[4] = { 0, 100, 0, 0 };
  170. struct chan_centers centers;
  171. int8_t mask_m[123];
  172. int8_t mask_p[123];
  173. int8_t mask_amt;
  174. int tmp_mask;
  175. int cur_bb_spur;
  176. bool is2GHz = IS_CHAN_2GHZ(chan);
  177. memset(&mask_m, 0, sizeof(int8_t) * 123);
  178. memset(&mask_p, 0, sizeof(int8_t) * 123);
  179. ath9k_hw_get_channel_centers(ah, chan, &centers);
  180. freq = centers.synth_center;
  181. ah->config.spurmode = SPUR_ENABLE_EEPROM;
  182. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  183. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  184. if (AR_NO_SPUR == cur_bb_spur)
  185. break;
  186. if (is2GHz)
  187. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
  188. else
  189. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
  190. cur_bb_spur = cur_bb_spur - freq;
  191. if (IS_CHAN_HT40(chan)) {
  192. if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
  193. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
  194. bb_spur = cur_bb_spur;
  195. break;
  196. }
  197. } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
  198. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
  199. bb_spur = cur_bb_spur;
  200. break;
  201. }
  202. }
  203. if (AR_NO_SPUR == bb_spur) {
  204. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  205. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  206. return;
  207. } else {
  208. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  209. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  210. }
  211. bin = bb_spur * 320;
  212. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  213. ENABLE_REGWRITE_BUFFER(ah);
  214. newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  215. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  216. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  217. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  218. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
  219. newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  220. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  221. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  222. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  223. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  224. REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
  225. if (IS_CHAN_HT40(chan)) {
  226. if (bb_spur < 0) {
  227. spur_subchannel_sd = 1;
  228. bb_spur_off = bb_spur + 10;
  229. } else {
  230. spur_subchannel_sd = 0;
  231. bb_spur_off = bb_spur - 10;
  232. }
  233. } else {
  234. spur_subchannel_sd = 0;
  235. bb_spur_off = bb_spur;
  236. }
  237. if (IS_CHAN_HT40(chan))
  238. spur_delta_phase =
  239. ((bb_spur * 262144) /
  240. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  241. else
  242. spur_delta_phase =
  243. ((bb_spur * 524288) /
  244. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  245. denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
  246. spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
  247. newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  248. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  249. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  250. REG_WRITE(ah, AR_PHY_TIMING11, newVal);
  251. newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
  252. REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
  253. cur_bin = -6000;
  254. upper = bin + 100;
  255. lower = bin - 100;
  256. for (i = 0; i < 4; i++) {
  257. int pilot_mask = 0;
  258. int chan_mask = 0;
  259. int bp = 0;
  260. for (bp = 0; bp < 30; bp++) {
  261. if ((cur_bin > lower) && (cur_bin < upper)) {
  262. pilot_mask = pilot_mask | 0x1 << bp;
  263. chan_mask = chan_mask | 0x1 << bp;
  264. }
  265. cur_bin += 100;
  266. }
  267. cur_bin += inc[i];
  268. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  269. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  270. }
  271. cur_vit_mask = 6100;
  272. upper = bin + 120;
  273. lower = bin - 120;
  274. for (i = 0; i < 123; i++) {
  275. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  276. /* workaround for gcc bug #37014 */
  277. volatile int tmp_v = abs(cur_vit_mask - bin);
  278. if (tmp_v < 75)
  279. mask_amt = 1;
  280. else
  281. mask_amt = 0;
  282. if (cur_vit_mask < 0)
  283. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  284. else
  285. mask_p[cur_vit_mask / 100] = mask_amt;
  286. }
  287. cur_vit_mask -= 100;
  288. }
  289. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  290. | (mask_m[48] << 26) | (mask_m[49] << 24)
  291. | (mask_m[50] << 22) | (mask_m[51] << 20)
  292. | (mask_m[52] << 18) | (mask_m[53] << 16)
  293. | (mask_m[54] << 14) | (mask_m[55] << 12)
  294. | (mask_m[56] << 10) | (mask_m[57] << 8)
  295. | (mask_m[58] << 6) | (mask_m[59] << 4)
  296. | (mask_m[60] << 2) | (mask_m[61] << 0);
  297. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  298. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  299. tmp_mask = (mask_m[31] << 28)
  300. | (mask_m[32] << 26) | (mask_m[33] << 24)
  301. | (mask_m[34] << 22) | (mask_m[35] << 20)
  302. | (mask_m[36] << 18) | (mask_m[37] << 16)
  303. | (mask_m[48] << 14) | (mask_m[39] << 12)
  304. | (mask_m[40] << 10) | (mask_m[41] << 8)
  305. | (mask_m[42] << 6) | (mask_m[43] << 4)
  306. | (mask_m[44] << 2) | (mask_m[45] << 0);
  307. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  308. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  309. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  310. | (mask_m[18] << 26) | (mask_m[18] << 24)
  311. | (mask_m[20] << 22) | (mask_m[20] << 20)
  312. | (mask_m[22] << 18) | (mask_m[22] << 16)
  313. | (mask_m[24] << 14) | (mask_m[24] << 12)
  314. | (mask_m[25] << 10) | (mask_m[26] << 8)
  315. | (mask_m[27] << 6) | (mask_m[28] << 4)
  316. | (mask_m[29] << 2) | (mask_m[30] << 0);
  317. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  318. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  319. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  320. | (mask_m[2] << 26) | (mask_m[3] << 24)
  321. | (mask_m[4] << 22) | (mask_m[5] << 20)
  322. | (mask_m[6] << 18) | (mask_m[7] << 16)
  323. | (mask_m[8] << 14) | (mask_m[9] << 12)
  324. | (mask_m[10] << 10) | (mask_m[11] << 8)
  325. | (mask_m[12] << 6) | (mask_m[13] << 4)
  326. | (mask_m[14] << 2) | (mask_m[15] << 0);
  327. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  328. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  329. tmp_mask = (mask_p[15] << 28)
  330. | (mask_p[14] << 26) | (mask_p[13] << 24)
  331. | (mask_p[12] << 22) | (mask_p[11] << 20)
  332. | (mask_p[10] << 18) | (mask_p[9] << 16)
  333. | (mask_p[8] << 14) | (mask_p[7] << 12)
  334. | (mask_p[6] << 10) | (mask_p[5] << 8)
  335. | (mask_p[4] << 6) | (mask_p[3] << 4)
  336. | (mask_p[2] << 2) | (mask_p[1] << 0);
  337. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  338. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  339. tmp_mask = (mask_p[30] << 28)
  340. | (mask_p[29] << 26) | (mask_p[28] << 24)
  341. | (mask_p[27] << 22) | (mask_p[26] << 20)
  342. | (mask_p[25] << 18) | (mask_p[24] << 16)
  343. | (mask_p[23] << 14) | (mask_p[22] << 12)
  344. | (mask_p[21] << 10) | (mask_p[20] << 8)
  345. | (mask_p[19] << 6) | (mask_p[18] << 4)
  346. | (mask_p[17] << 2) | (mask_p[16] << 0);
  347. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  348. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  349. tmp_mask = (mask_p[45] << 28)
  350. | (mask_p[44] << 26) | (mask_p[43] << 24)
  351. | (mask_p[42] << 22) | (mask_p[41] << 20)
  352. | (mask_p[40] << 18) | (mask_p[39] << 16)
  353. | (mask_p[38] << 14) | (mask_p[37] << 12)
  354. | (mask_p[36] << 10) | (mask_p[35] << 8)
  355. | (mask_p[34] << 6) | (mask_p[33] << 4)
  356. | (mask_p[32] << 2) | (mask_p[31] << 0);
  357. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  358. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  359. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  360. | (mask_p[59] << 26) | (mask_p[58] << 24)
  361. | (mask_p[57] << 22) | (mask_p[56] << 20)
  362. | (mask_p[55] << 18) | (mask_p[54] << 16)
  363. | (mask_p[53] << 14) | (mask_p[52] << 12)
  364. | (mask_p[51] << 10) | (mask_p[50] << 8)
  365. | (mask_p[49] << 6) | (mask_p[48] << 4)
  366. | (mask_p[47] << 2) | (mask_p[46] << 0);
  367. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  368. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  369. REGWRITE_BUFFER_FLUSH(ah);
  370. }
  371. static void ar9002_olc_init(struct ath_hw *ah)
  372. {
  373. u32 i;
  374. if (!OLC_FOR_AR9280_20_LATER)
  375. return;
  376. if (OLC_FOR_AR9287_10_LATER) {
  377. REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
  378. AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
  379. ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
  380. AR9287_AN_TXPC0_TXPCMODE,
  381. AR9287_AN_TXPC0_TXPCMODE_S,
  382. AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
  383. udelay(100);
  384. } else {
  385. for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
  386. ah->originalGain[i] =
  387. MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
  388. AR_PHY_TX_GAIN);
  389. ah->PDADCdelta = 0;
  390. }
  391. }
  392. static u32 ar9002_hw_compute_pll_control(struct ath_hw *ah,
  393. struct ath9k_channel *chan)
  394. {
  395. u32 pll;
  396. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  397. if (chan && IS_CHAN_HALF_RATE(chan))
  398. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  399. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  400. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  401. if (chan && IS_CHAN_5GHZ(chan)) {
  402. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  403. pll = 0x142c;
  404. else if (AR_SREV_9280_20(ah))
  405. pll = 0x2850;
  406. else
  407. pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
  408. } else {
  409. pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
  410. }
  411. return pll;
  412. }
  413. static void ar9002_hw_do_getnf(struct ath_hw *ah,
  414. int16_t nfarray[NUM_NF_READINGS])
  415. {
  416. int16_t nf;
  417. nf = MS(REG_READ(ah, AR_PHY_CCA), AR9280_PHY_MINCCA_PWR);
  418. nfarray[0] = sign_extend32(nf, 8);
  419. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR9280_PHY_EXT_MINCCA_PWR);
  420. if (IS_CHAN_HT40(ah->curchan))
  421. nfarray[3] = sign_extend32(nf, 8);
  422. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  423. return;
  424. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR9280_PHY_CH1_MINCCA_PWR);
  425. nfarray[1] = sign_extend32(nf, 8);
  426. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR9280_PHY_CH1_EXT_MINCCA_PWR);
  427. if (IS_CHAN_HT40(ah->curchan))
  428. nfarray[4] = sign_extend32(nf, 8);
  429. }
  430. static void ar9002_hw_set_nf_limits(struct ath_hw *ah)
  431. {
  432. if (AR_SREV_9285(ah)) {
  433. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9285_2GHZ;
  434. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9285_2GHZ;
  435. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9285_2GHZ;
  436. } else if (AR_SREV_9287(ah)) {
  437. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9287_2GHZ;
  438. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9287_2GHZ;
  439. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9287_2GHZ;
  440. } else if (AR_SREV_9271(ah)) {
  441. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9271_2GHZ;
  442. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9271_2GHZ;
  443. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9271_2GHZ;
  444. } else {
  445. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9280_2GHZ;
  446. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9280_2GHZ;
  447. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9280_2GHZ;
  448. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9280_5GHZ;
  449. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9280_5GHZ;
  450. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9280_5GHZ;
  451. }
  452. }
  453. void ar9002_hw_attach_phy_ops(struct ath_hw *ah)
  454. {
  455. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  456. priv_ops->set_rf_regs = NULL;
  457. priv_ops->rf_alloc_ext_banks = NULL;
  458. priv_ops->rf_free_ext_banks = NULL;
  459. priv_ops->rf_set_freq = ar9002_hw_set_channel;
  460. priv_ops->spur_mitigate_freq = ar9002_hw_spur_mitigate;
  461. priv_ops->olc_init = ar9002_olc_init;
  462. priv_ops->compute_pll_control = ar9002_hw_compute_pll_control;
  463. priv_ops->do_getnf = ar9002_hw_do_getnf;
  464. ar9002_hw_set_nf_limits(ah);
  465. }
  466. void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  467. struct ath_hw_antcomb_conf *antconf)
  468. {
  469. u32 regval;
  470. regval = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  471. antconf->main_lna_conf = (regval & AR_PHY_9285_ANT_DIV_MAIN_LNACONF) >>
  472. AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S;
  473. antconf->alt_lna_conf = (regval & AR_PHY_9285_ANT_DIV_ALT_LNACONF) >>
  474. AR_PHY_9285_ANT_DIV_ALT_LNACONF_S;
  475. antconf->fast_div_bias = (regval & AR_PHY_9285_FAST_DIV_BIAS) >>
  476. AR_PHY_9285_FAST_DIV_BIAS_S;
  477. }
  478. EXPORT_SYMBOL(ath9k_hw_antdiv_comb_conf_get);
  479. void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  480. struct ath_hw_antcomb_conf *antconf)
  481. {
  482. u32 regval;
  483. regval = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  484. regval &= ~(AR_PHY_9285_ANT_DIV_MAIN_LNACONF |
  485. AR_PHY_9285_ANT_DIV_ALT_LNACONF |
  486. AR_PHY_9285_FAST_DIV_BIAS);
  487. regval |= ((antconf->main_lna_conf << AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S)
  488. & AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  489. regval |= ((antconf->alt_lna_conf << AR_PHY_9285_ANT_DIV_ALT_LNACONF_S)
  490. & AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  491. regval |= ((antconf->fast_div_bias << AR_PHY_9285_FAST_DIV_BIAS_S)
  492. & AR_PHY_9285_FAST_DIV_BIAS);
  493. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regval);
  494. }
  495. EXPORT_SYMBOL(ath9k_hw_antdiv_comb_conf_set);