pcu.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. * Copyright (c) 2007-2008 Matthew W. S. Bell <mentor@madwifi.org>
  5. * Copyright (c) 2007-2008 Luis Rodriguez <mcgrof@winlab.rutgers.edu>
  6. * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
  7. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  8. *
  9. * Permission to use, copy, modify, and distribute this software for any
  10. * purpose with or without fee is hereby granted, provided that the above
  11. * copyright notice and this permission notice appear in all copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  14. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  16. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  17. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  18. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  19. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  20. *
  21. */
  22. /*********************************\
  23. * Protocol Control Unit Functions *
  24. \*********************************/
  25. #include <asm/unaligned.h>
  26. #include "ath5k.h"
  27. #include "reg.h"
  28. #include "debug.h"
  29. #include "base.h"
  30. /*
  31. * AR5212+ can use higher rates for ack transmition
  32. * based on current tx rate instead of the base rate.
  33. * It does this to better utilize channel usage.
  34. * This is a mapping between G rates (that cover both
  35. * CCK and OFDM) and ack rates that we use when setting
  36. * rate -> duration table. This mapping is hw-based so
  37. * don't change anything.
  38. *
  39. * To enable this functionality we must set
  40. * ah->ah_ack_bitrate_high to true else base rate is
  41. * used (1Mb for CCK, 6Mb for OFDM).
  42. */
  43. static const unsigned int ack_rates_high[] =
  44. /* Tx -> ACK */
  45. /* 1Mb -> 1Mb */ { 0,
  46. /* 2MB -> 2Mb */ 1,
  47. /* 5.5Mb -> 2Mb */ 1,
  48. /* 11Mb -> 2Mb */ 1,
  49. /* 6Mb -> 6Mb */ 4,
  50. /* 9Mb -> 6Mb */ 4,
  51. /* 12Mb -> 12Mb */ 6,
  52. /* 18Mb -> 12Mb */ 6,
  53. /* 24Mb -> 24Mb */ 8,
  54. /* 36Mb -> 24Mb */ 8,
  55. /* 48Mb -> 24Mb */ 8,
  56. /* 54Mb -> 24Mb */ 8 };
  57. /*******************\
  58. * Helper functions *
  59. \*******************/
  60. /**
  61. * ath5k_hw_get_frame_duration - Get tx time of a frame
  62. *
  63. * @ah: The &struct ath5k_hw
  64. * @len: Frame's length in bytes
  65. * @rate: The @struct ieee80211_rate
  66. *
  67. * Calculate tx duration of a frame given it's rate and length
  68. * It extends ieee80211_generic_frame_duration for non standard
  69. * bwmodes.
  70. */
  71. int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
  72. int len, struct ieee80211_rate *rate, bool shortpre)
  73. {
  74. struct ath5k_softc *sc = ah->ah_sc;
  75. int sifs, preamble, plcp_bits, sym_time;
  76. int bitrate, bits, symbols, symbol_bits;
  77. int dur;
  78. /* Fallback */
  79. if (!ah->ah_bwmode) {
  80. __le16 raw_dur = ieee80211_generic_frame_duration(sc->hw,
  81. NULL, len, rate);
  82. /* subtract difference between long and short preamble */
  83. dur = le16_to_cpu(raw_dur);
  84. if (shortpre)
  85. dur -= 96;
  86. return dur;
  87. }
  88. bitrate = rate->bitrate;
  89. preamble = AR5K_INIT_OFDM_PREAMPLE_TIME;
  90. plcp_bits = AR5K_INIT_OFDM_PLCP_BITS;
  91. sym_time = AR5K_INIT_OFDM_SYMBOL_TIME;
  92. switch (ah->ah_bwmode) {
  93. case AR5K_BWMODE_40MHZ:
  94. sifs = AR5K_INIT_SIFS_TURBO;
  95. preamble = AR5K_INIT_OFDM_PREAMBLE_TIME_MIN;
  96. break;
  97. case AR5K_BWMODE_10MHZ:
  98. sifs = AR5K_INIT_SIFS_HALF_RATE;
  99. preamble *= 2;
  100. sym_time *= 2;
  101. break;
  102. case AR5K_BWMODE_5MHZ:
  103. sifs = AR5K_INIT_SIFS_QUARTER_RATE;
  104. preamble *= 4;
  105. sym_time *= 4;
  106. break;
  107. default:
  108. sifs = AR5K_INIT_SIFS_DEFAULT_BG;
  109. break;
  110. }
  111. bits = plcp_bits + (len << 3);
  112. /* Bit rate is in 100Kbits */
  113. symbol_bits = bitrate * sym_time;
  114. symbols = DIV_ROUND_UP(bits * 10, symbol_bits);
  115. dur = sifs + preamble + (sym_time * symbols);
  116. return dur;
  117. }
  118. /**
  119. * ath5k_hw_get_default_slottime - Get the default slot time for current mode
  120. *
  121. * @ah: The &struct ath5k_hw
  122. */
  123. unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah)
  124. {
  125. struct ieee80211_channel *channel = ah->ah_current_channel;
  126. unsigned int slot_time;
  127. switch (ah->ah_bwmode) {
  128. case AR5K_BWMODE_40MHZ:
  129. slot_time = AR5K_INIT_SLOT_TIME_TURBO;
  130. break;
  131. case AR5K_BWMODE_10MHZ:
  132. slot_time = AR5K_INIT_SLOT_TIME_HALF_RATE;
  133. break;
  134. case AR5K_BWMODE_5MHZ:
  135. slot_time = AR5K_INIT_SLOT_TIME_QUARTER_RATE;
  136. break;
  137. case AR5K_BWMODE_DEFAULT:
  138. default:
  139. slot_time = AR5K_INIT_SLOT_TIME_DEFAULT;
  140. if ((channel->hw_value & CHANNEL_CCK) && !ah->ah_short_slot)
  141. slot_time = AR5K_INIT_SLOT_TIME_B;
  142. break;
  143. }
  144. return slot_time;
  145. }
  146. /**
  147. * ath5k_hw_get_default_sifs - Get the default SIFS for current mode
  148. *
  149. * @ah: The &struct ath5k_hw
  150. */
  151. unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah)
  152. {
  153. struct ieee80211_channel *channel = ah->ah_current_channel;
  154. unsigned int sifs;
  155. switch (ah->ah_bwmode) {
  156. case AR5K_BWMODE_40MHZ:
  157. sifs = AR5K_INIT_SIFS_TURBO;
  158. break;
  159. case AR5K_BWMODE_10MHZ:
  160. sifs = AR5K_INIT_SIFS_HALF_RATE;
  161. break;
  162. case AR5K_BWMODE_5MHZ:
  163. sifs = AR5K_INIT_SIFS_QUARTER_RATE;
  164. break;
  165. case AR5K_BWMODE_DEFAULT:
  166. sifs = AR5K_INIT_SIFS_DEFAULT_BG;
  167. default:
  168. if (channel->hw_value & CHANNEL_5GHZ)
  169. sifs = AR5K_INIT_SIFS_DEFAULT_A;
  170. break;
  171. }
  172. return sifs;
  173. }
  174. /**
  175. * ath5k_hw_update_mib_counters - Update MIB counters (mac layer statistics)
  176. *
  177. * @ah: The &struct ath5k_hw
  178. *
  179. * Reads MIB counters from PCU and updates sw statistics. Is called after a
  180. * MIB interrupt, because one of these counters might have reached their maximum
  181. * and triggered the MIB interrupt, to let us read and clear the counter.
  182. *
  183. * Is called in interrupt context!
  184. */
  185. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah)
  186. {
  187. struct ath5k_statistics *stats = &ah->ah_sc->stats;
  188. /* Read-And-Clear */
  189. stats->ack_fail += ath5k_hw_reg_read(ah, AR5K_ACK_FAIL);
  190. stats->rts_fail += ath5k_hw_reg_read(ah, AR5K_RTS_FAIL);
  191. stats->rts_ok += ath5k_hw_reg_read(ah, AR5K_RTS_OK);
  192. stats->fcs_error += ath5k_hw_reg_read(ah, AR5K_FCS_FAIL);
  193. stats->beacons += ath5k_hw_reg_read(ah, AR5K_BEACON_CNT);
  194. }
  195. /******************\
  196. * ACK/CTS Timeouts *
  197. \******************/
  198. /**
  199. * ath5k_hw_write_rate_duration - fill rate code to duration table
  200. *
  201. * @ah: the &struct ath5k_hw
  202. * @mode: one of enum ath5k_driver_mode
  203. *
  204. * Write the rate code to duration table upon hw reset. This is a helper for
  205. * ath5k_hw_pcu_init(). It seems all this is doing is setting an ACK timeout on
  206. * the hardware, based on current mode, for each rate. The rates which are
  207. * capable of short preamble (802.11b rates 2Mbps, 5.5Mbps, and 11Mbps) have
  208. * different rate code so we write their value twice (one for long preamble
  209. * and one for short).
  210. *
  211. * Note: Band doesn't matter here, if we set the values for OFDM it works
  212. * on both a and g modes. So all we have to do is set values for all g rates
  213. * that include all OFDM and CCK rates.
  214. *
  215. */
  216. static inline void ath5k_hw_write_rate_duration(struct ath5k_hw *ah)
  217. {
  218. struct ath5k_softc *sc = ah->ah_sc;
  219. struct ieee80211_rate *rate;
  220. unsigned int i;
  221. /* 802.11g covers both OFDM and CCK */
  222. u8 band = IEEE80211_BAND_2GHZ;
  223. /* Write rate duration table */
  224. for (i = 0; i < sc->sbands[band].n_bitrates; i++) {
  225. u32 reg;
  226. u16 tx_time;
  227. if (ah->ah_ack_bitrate_high)
  228. rate = &sc->sbands[band].bitrates[ack_rates_high[i]];
  229. /* CCK -> 1Mb */
  230. else if (i < 4)
  231. rate = &sc->sbands[band].bitrates[0];
  232. /* OFDM -> 6Mb */
  233. else
  234. rate = &sc->sbands[band].bitrates[4];
  235. /* Set ACK timeout */
  236. reg = AR5K_RATE_DUR(rate->hw_value);
  237. /* An ACK frame consists of 10 bytes. If you add the FCS,
  238. * which ieee80211_generic_frame_duration() adds,
  239. * its 14 bytes. Note we use the control rate and not the
  240. * actual rate for this rate. See mac80211 tx.c
  241. * ieee80211_duration() for a brief description of
  242. * what rate we should choose to TX ACKs. */
  243. tx_time = ath5k_hw_get_frame_duration(ah, 10, rate, false);
  244. ath5k_hw_reg_write(ah, tx_time, reg);
  245. if (!(rate->flags & IEEE80211_RATE_SHORT_PREAMBLE))
  246. continue;
  247. tx_time = ath5k_hw_get_frame_duration(ah, 10, rate, true);
  248. ath5k_hw_reg_write(ah, tx_time,
  249. reg + (AR5K_SET_SHORT_PREAMBLE << 2));
  250. }
  251. }
  252. /**
  253. * ath5k_hw_set_ack_timeout - Set ACK timeout on PCU
  254. *
  255. * @ah: The &struct ath5k_hw
  256. * @timeout: Timeout in usec
  257. */
  258. static int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout)
  259. {
  260. if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_ACK))
  261. <= timeout)
  262. return -EINVAL;
  263. AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_ACK,
  264. ath5k_hw_htoclock(ah, timeout));
  265. return 0;
  266. }
  267. /**
  268. * ath5k_hw_set_cts_timeout - Set CTS timeout on PCU
  269. *
  270. * @ah: The &struct ath5k_hw
  271. * @timeout: Timeout in usec
  272. */
  273. static int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout)
  274. {
  275. if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_CTS))
  276. <= timeout)
  277. return -EINVAL;
  278. AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_CTS,
  279. ath5k_hw_htoclock(ah, timeout));
  280. return 0;
  281. }
  282. /*******************\
  283. * RX filter Control *
  284. \*******************/
  285. /**
  286. * ath5k_hw_set_lladdr - Set station id
  287. *
  288. * @ah: The &struct ath5k_hw
  289. * @mac: The card's mac address
  290. *
  291. * Set station id on hw using the provided mac address
  292. */
  293. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac)
  294. {
  295. struct ath_common *common = ath5k_hw_common(ah);
  296. u32 low_id, high_id;
  297. u32 pcu_reg;
  298. /* Set new station ID */
  299. memcpy(common->macaddr, mac, ETH_ALEN);
  300. pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000;
  301. low_id = get_unaligned_le32(mac);
  302. high_id = get_unaligned_le16(mac + 4);
  303. ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0);
  304. ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1);
  305. return 0;
  306. }
  307. /**
  308. * ath5k_hw_set_bssid - Set current BSSID on hw
  309. *
  310. * @ah: The &struct ath5k_hw
  311. *
  312. * Sets the current BSSID and BSSID mask we have from the
  313. * common struct into the hardware
  314. */
  315. void ath5k_hw_set_bssid(struct ath5k_hw *ah)
  316. {
  317. struct ath_common *common = ath5k_hw_common(ah);
  318. u16 tim_offset = 0;
  319. /*
  320. * Set BSSID mask on 5212
  321. */
  322. if (ah->ah_version == AR5K_AR5212)
  323. ath_hw_setbssidmask(common);
  324. /*
  325. * Set BSSID
  326. */
  327. ath5k_hw_reg_write(ah,
  328. get_unaligned_le32(common->curbssid),
  329. AR5K_BSS_ID0);
  330. ath5k_hw_reg_write(ah,
  331. get_unaligned_le16(common->curbssid + 4) |
  332. ((common->curaid & 0x3fff) << AR5K_BSS_ID1_AID_S),
  333. AR5K_BSS_ID1);
  334. if (common->curaid == 0) {
  335. ath5k_hw_disable_pspoll(ah);
  336. return;
  337. }
  338. AR5K_REG_WRITE_BITS(ah, AR5K_BEACON, AR5K_BEACON_TIM,
  339. tim_offset ? tim_offset + 4 : 0);
  340. ath5k_hw_enable_pspoll(ah, NULL, 0);
  341. }
  342. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask)
  343. {
  344. struct ath_common *common = ath5k_hw_common(ah);
  345. /* Cache bssid mask so that we can restore it
  346. * on reset */
  347. memcpy(common->bssidmask, mask, ETH_ALEN);
  348. if (ah->ah_version == AR5K_AR5212)
  349. ath_hw_setbssidmask(common);
  350. }
  351. /*
  352. * Set multicast filter
  353. */
  354. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1)
  355. {
  356. ath5k_hw_reg_write(ah, filter0, AR5K_MCAST_FILTER0);
  357. ath5k_hw_reg_write(ah, filter1, AR5K_MCAST_FILTER1);
  358. }
  359. /**
  360. * ath5k_hw_get_rx_filter - Get current rx filter
  361. *
  362. * @ah: The &struct ath5k_hw
  363. *
  364. * Returns the RX filter by reading rx filter and
  365. * phy error filter registers. RX filter is used
  366. * to set the allowed frame types that PCU will accept
  367. * and pass to the driver. For a list of frame types
  368. * check out reg.h.
  369. */
  370. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah)
  371. {
  372. u32 data, filter = 0;
  373. filter = ath5k_hw_reg_read(ah, AR5K_RX_FILTER);
  374. /*Radar detection for 5212*/
  375. if (ah->ah_version == AR5K_AR5212) {
  376. data = ath5k_hw_reg_read(ah, AR5K_PHY_ERR_FIL);
  377. if (data & AR5K_PHY_ERR_FIL_RADAR)
  378. filter |= AR5K_RX_FILTER_RADARERR;
  379. if (data & (AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK))
  380. filter |= AR5K_RX_FILTER_PHYERR;
  381. }
  382. return filter;
  383. }
  384. /**
  385. * ath5k_hw_set_rx_filter - Set rx filter
  386. *
  387. * @ah: The &struct ath5k_hw
  388. * @filter: RX filter mask (see reg.h)
  389. *
  390. * Sets RX filter register and also handles PHY error filter
  391. * register on 5212 and newer chips so that we have proper PHY
  392. * error reporting.
  393. */
  394. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter)
  395. {
  396. u32 data = 0;
  397. /* Set PHY error filter register on 5212*/
  398. if (ah->ah_version == AR5K_AR5212) {
  399. if (filter & AR5K_RX_FILTER_RADARERR)
  400. data |= AR5K_PHY_ERR_FIL_RADAR;
  401. if (filter & AR5K_RX_FILTER_PHYERR)
  402. data |= AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK;
  403. }
  404. /*
  405. * The AR5210 uses promiscous mode to detect radar activity
  406. */
  407. if (ah->ah_version == AR5K_AR5210 &&
  408. (filter & AR5K_RX_FILTER_RADARERR)) {
  409. filter &= ~AR5K_RX_FILTER_RADARERR;
  410. filter |= AR5K_RX_FILTER_PROM;
  411. }
  412. /*Zero length DMA (phy error reporting) */
  413. if (data)
  414. AR5K_REG_ENABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA);
  415. else
  416. AR5K_REG_DISABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA);
  417. /*Write RX Filter register*/
  418. ath5k_hw_reg_write(ah, filter & 0xff, AR5K_RX_FILTER);
  419. /*Write PHY error filter register on 5212*/
  420. if (ah->ah_version == AR5K_AR5212)
  421. ath5k_hw_reg_write(ah, data, AR5K_PHY_ERR_FIL);
  422. }
  423. /****************\
  424. * Beacon control *
  425. \****************/
  426. #define ATH5K_MAX_TSF_READ 10
  427. /**
  428. * ath5k_hw_get_tsf64 - Get the full 64bit TSF
  429. *
  430. * @ah: The &struct ath5k_hw
  431. *
  432. * Returns the current TSF
  433. */
  434. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah)
  435. {
  436. u32 tsf_lower, tsf_upper1, tsf_upper2;
  437. int i;
  438. unsigned long flags;
  439. /* This code is time critical - we don't want to be interrupted here */
  440. local_irq_save(flags);
  441. /*
  442. * While reading TSF upper and then lower part, the clock is still
  443. * counting (or jumping in case of IBSS merge) so we might get
  444. * inconsistent values. To avoid this, we read the upper part again
  445. * and check it has not been changed. We make the hypothesis that a
  446. * maximum of 3 changes can happens in a row (we use 10 as a safe
  447. * value).
  448. *
  449. * Impact on performance is pretty small, since in most cases, only
  450. * 3 register reads are needed.
  451. */
  452. tsf_upper1 = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
  453. for (i = 0; i < ATH5K_MAX_TSF_READ; i++) {
  454. tsf_lower = ath5k_hw_reg_read(ah, AR5K_TSF_L32);
  455. tsf_upper2 = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
  456. if (tsf_upper2 == tsf_upper1)
  457. break;
  458. tsf_upper1 = tsf_upper2;
  459. }
  460. local_irq_restore(flags);
  461. WARN_ON( i == ATH5K_MAX_TSF_READ );
  462. return (((u64)tsf_upper1 << 32) | tsf_lower);
  463. }
  464. /**
  465. * ath5k_hw_set_tsf64 - Set a new 64bit TSF
  466. *
  467. * @ah: The &struct ath5k_hw
  468. * @tsf64: The new 64bit TSF
  469. *
  470. * Sets the new TSF
  471. */
  472. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64)
  473. {
  474. ath5k_hw_reg_write(ah, tsf64 & 0xffffffff, AR5K_TSF_L32);
  475. ath5k_hw_reg_write(ah, (tsf64 >> 32) & 0xffffffff, AR5K_TSF_U32);
  476. }
  477. /**
  478. * ath5k_hw_reset_tsf - Force a TSF reset
  479. *
  480. * @ah: The &struct ath5k_hw
  481. *
  482. * Forces a TSF reset on PCU
  483. */
  484. void ath5k_hw_reset_tsf(struct ath5k_hw *ah)
  485. {
  486. u32 val;
  487. val = ath5k_hw_reg_read(ah, AR5K_BEACON) | AR5K_BEACON_RESET_TSF;
  488. /*
  489. * Each write to the RESET_TSF bit toggles a hardware internal
  490. * signal to reset TSF, but if left high it will cause a TSF reset
  491. * on the next chip reset as well. Thus we always write the value
  492. * twice to clear the signal.
  493. */
  494. ath5k_hw_reg_write(ah, val, AR5K_BEACON);
  495. ath5k_hw_reg_write(ah, val, AR5K_BEACON);
  496. }
  497. /*
  498. * Initialize beacon timers
  499. */
  500. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval)
  501. {
  502. u32 timer1, timer2, timer3;
  503. /*
  504. * Set the additional timers by mode
  505. */
  506. switch (ah->ah_sc->opmode) {
  507. case NL80211_IFTYPE_MONITOR:
  508. case NL80211_IFTYPE_STATION:
  509. /* In STA mode timer1 is used as next wakeup
  510. * timer and timer2 as next CFP duration start
  511. * timer. Both in 1/8TUs. */
  512. /* TODO: PCF handling */
  513. if (ah->ah_version == AR5K_AR5210) {
  514. timer1 = 0xffffffff;
  515. timer2 = 0xffffffff;
  516. } else {
  517. timer1 = 0x0000ffff;
  518. timer2 = 0x0007ffff;
  519. }
  520. /* Mark associated AP as PCF incapable for now */
  521. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PCF);
  522. break;
  523. case NL80211_IFTYPE_ADHOC:
  524. AR5K_REG_ENABLE_BITS(ah, AR5K_TXCFG, AR5K_TXCFG_ADHOC_BCN_ATIM);
  525. default:
  526. /* On non-STA modes timer1 is used as next DMA
  527. * beacon alert (DBA) timer and timer2 as next
  528. * software beacon alert. Both in 1/8TUs. */
  529. timer1 = (next_beacon - AR5K_TUNE_DMA_BEACON_RESP) << 3;
  530. timer2 = (next_beacon - AR5K_TUNE_SW_BEACON_RESP) << 3;
  531. break;
  532. }
  533. /* Timer3 marks the end of our ATIM window
  534. * a zero length window is not allowed because
  535. * we 'll get no beacons */
  536. timer3 = next_beacon + 1;
  537. /*
  538. * Set the beacon register and enable all timers.
  539. */
  540. /* When in AP or Mesh Point mode zero timer0 to start TSF */
  541. if (ah->ah_sc->opmode == NL80211_IFTYPE_AP ||
  542. ah->ah_sc->opmode == NL80211_IFTYPE_MESH_POINT)
  543. ath5k_hw_reg_write(ah, 0, AR5K_TIMER0);
  544. ath5k_hw_reg_write(ah, next_beacon, AR5K_TIMER0);
  545. ath5k_hw_reg_write(ah, timer1, AR5K_TIMER1);
  546. ath5k_hw_reg_write(ah, timer2, AR5K_TIMER2);
  547. ath5k_hw_reg_write(ah, timer3, AR5K_TIMER3);
  548. /* Force a TSF reset if requested and enable beacons */
  549. if (interval & AR5K_BEACON_RESET_TSF)
  550. ath5k_hw_reset_tsf(ah);
  551. ath5k_hw_reg_write(ah, interval & (AR5K_BEACON_PERIOD |
  552. AR5K_BEACON_ENABLE),
  553. AR5K_BEACON);
  554. /* Flush any pending BMISS interrupts on ISR by
  555. * performing a clear-on-write operation on PISR
  556. * register for the BMISS bit (writing a bit on
  557. * ISR togles a reset for that bit and leaves
  558. * the rest bits intact) */
  559. if (ah->ah_version == AR5K_AR5210)
  560. ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_ISR);
  561. else
  562. ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_PISR);
  563. /* TODO: Set enchanced sleep registers on AR5212
  564. * based on vif->bss_conf params, until then
  565. * disable power save reporting.*/
  566. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PWR_SV);
  567. }
  568. /**
  569. * ath5k_check_timer_win - Check if timer B is timer A + window
  570. *
  571. * @a: timer a (before b)
  572. * @b: timer b (after a)
  573. * @window: difference between a and b
  574. * @intval: timers are increased by this interval
  575. *
  576. * This helper function checks if timer B is timer A + window and covers
  577. * cases where timer A or B might have already been updated or wrapped
  578. * around (Timers are 16 bit).
  579. *
  580. * Returns true if O.K.
  581. */
  582. static inline bool
  583. ath5k_check_timer_win(int a, int b, int window, int intval)
  584. {
  585. /*
  586. * 1.) usually B should be A + window
  587. * 2.) A already updated, B not updated yet
  588. * 3.) A already updated and has wrapped around
  589. * 4.) B has wrapped around
  590. */
  591. if ((b - a == window) || /* 1.) */
  592. (a - b == intval - window) || /* 2.) */
  593. ((a | 0x10000) - b == intval - window) || /* 3.) */
  594. ((b | 0x10000) - a == window)) /* 4.) */
  595. return true; /* O.K. */
  596. return false;
  597. }
  598. /**
  599. * ath5k_hw_check_beacon_timers - Check if the beacon timers are correct
  600. *
  601. * @ah: The &struct ath5k_hw
  602. * @intval: beacon interval
  603. *
  604. * This is a workaround for IBSS mode:
  605. *
  606. * The need for this function arises from the fact that we have 4 separate
  607. * HW timer registers (TIMER0 - TIMER3), which are closely related to the
  608. * next beacon target time (NBTT), and that the HW updates these timers
  609. * seperately based on the current TSF value. The hardware increments each
  610. * timer by the beacon interval, when the local TSF coverted to TU is equal
  611. * to the value stored in the timer.
  612. *
  613. * The reception of a beacon with the same BSSID can update the local HW TSF
  614. * at any time - this is something we can't avoid. If the TSF jumps to a
  615. * time which is later than the time stored in a timer, this timer will not
  616. * be updated until the TSF in TU wraps around at 16 bit (the size of the
  617. * timers) and reaches the time which is stored in the timer.
  618. *
  619. * The problem is that these timers are closely related to TIMER0 (NBTT) and
  620. * that they define a time "window". When the TSF jumps between two timers
  621. * (e.g. ATIM and NBTT), the one in the past will be left behind (not
  622. * updated), while the one in the future will be updated every beacon
  623. * interval. This causes the window to get larger, until the TSF wraps
  624. * around as described above and the timer which was left behind gets
  625. * updated again. But - because the beacon interval is usually not an exact
  626. * divisor of the size of the timers (16 bit), an unwanted "window" between
  627. * these timers has developed!
  628. *
  629. * This is especially important with the ATIM window, because during
  630. * the ATIM window only ATIM frames and no data frames are allowed to be
  631. * sent, which creates transmission pauses after each beacon. This symptom
  632. * has been described as "ramping ping" because ping times increase linearly
  633. * for some time and then drop down again. A wrong window on the DMA beacon
  634. * timer has the same effect, so we check for these two conditions.
  635. *
  636. * Returns true if O.K.
  637. */
  638. bool
  639. ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval)
  640. {
  641. unsigned int nbtt, atim, dma;
  642. nbtt = ath5k_hw_reg_read(ah, AR5K_TIMER0);
  643. atim = ath5k_hw_reg_read(ah, AR5K_TIMER3);
  644. dma = ath5k_hw_reg_read(ah, AR5K_TIMER1) >> 3;
  645. /* NOTE: SWBA is different. Having a wrong window there does not
  646. * stop us from sending data and this condition is catched thru
  647. * other means (SWBA interrupt) */
  648. if (ath5k_check_timer_win(nbtt, atim, 1, intval) &&
  649. ath5k_check_timer_win(dma, nbtt, AR5K_TUNE_DMA_BEACON_RESP,
  650. intval))
  651. return true; /* O.K. */
  652. return false;
  653. }
  654. /**
  655. * ath5k_hw_set_coverage_class - Set IEEE 802.11 coverage class
  656. *
  657. * @ah: The &struct ath5k_hw
  658. * @coverage_class: IEEE 802.11 coverage class number
  659. *
  660. * Sets IFS intervals and ACK/CTS timeouts for given coverage class.
  661. */
  662. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class)
  663. {
  664. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  665. int slot_time = ath5k_hw_get_default_slottime(ah) + 3 * coverage_class;
  666. int ack_timeout = ath5k_hw_get_default_sifs(ah) + slot_time;
  667. int cts_timeout = ack_timeout;
  668. ath5k_hw_set_ifs_intervals(ah, slot_time);
  669. ath5k_hw_set_ack_timeout(ah, ack_timeout);
  670. ath5k_hw_set_cts_timeout(ah, cts_timeout);
  671. ah->ah_coverage_class = coverage_class;
  672. }
  673. /***************************\
  674. * Init/Start/Stop functions *
  675. \***************************/
  676. /**
  677. * ath5k_hw_start_rx_pcu - Start RX engine
  678. *
  679. * @ah: The &struct ath5k_hw
  680. *
  681. * Starts RX engine on PCU so that hw can process RXed frames
  682. * (ACK etc).
  683. *
  684. * NOTE: RX DMA should be already enabled using ath5k_hw_start_rx_dma
  685. */
  686. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah)
  687. {
  688. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX);
  689. }
  690. /**
  691. * at5k_hw_stop_rx_pcu - Stop RX engine
  692. *
  693. * @ah: The &struct ath5k_hw
  694. *
  695. * Stops RX engine on PCU
  696. */
  697. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah)
  698. {
  699. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX);
  700. }
  701. /**
  702. * ath5k_hw_set_opmode - Set PCU operating mode
  703. *
  704. * @ah: The &struct ath5k_hw
  705. * @op_mode: &enum nl80211_iftype operating mode
  706. *
  707. * Configure PCU for the various operating modes (AP/STA etc)
  708. */
  709. int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype op_mode)
  710. {
  711. struct ath_common *common = ath5k_hw_common(ah);
  712. u32 pcu_reg, beacon_reg, low_id, high_id;
  713. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_MODE, "mode %d\n", op_mode);
  714. /* Preserve rest settings */
  715. pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000;
  716. pcu_reg &= ~(AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_AP
  717. | AR5K_STA_ID1_KEYSRCH_MODE
  718. | (ah->ah_version == AR5K_AR5210 ?
  719. (AR5K_STA_ID1_PWR_SV | AR5K_STA_ID1_NO_PSPOLL) : 0));
  720. beacon_reg = 0;
  721. switch (op_mode) {
  722. case NL80211_IFTYPE_ADHOC:
  723. pcu_reg |= AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_KEYSRCH_MODE;
  724. beacon_reg |= AR5K_BCR_ADHOC;
  725. if (ah->ah_version == AR5K_AR5210)
  726. pcu_reg |= AR5K_STA_ID1_NO_PSPOLL;
  727. else
  728. AR5K_REG_ENABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS);
  729. break;
  730. case NL80211_IFTYPE_AP:
  731. case NL80211_IFTYPE_MESH_POINT:
  732. pcu_reg |= AR5K_STA_ID1_AP | AR5K_STA_ID1_KEYSRCH_MODE;
  733. beacon_reg |= AR5K_BCR_AP;
  734. if (ah->ah_version == AR5K_AR5210)
  735. pcu_reg |= AR5K_STA_ID1_NO_PSPOLL;
  736. else
  737. AR5K_REG_DISABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS);
  738. break;
  739. case NL80211_IFTYPE_STATION:
  740. pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE
  741. | (ah->ah_version == AR5K_AR5210 ?
  742. AR5K_STA_ID1_PWR_SV : 0);
  743. case NL80211_IFTYPE_MONITOR:
  744. pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE
  745. | (ah->ah_version == AR5K_AR5210 ?
  746. AR5K_STA_ID1_NO_PSPOLL : 0);
  747. break;
  748. default:
  749. return -EINVAL;
  750. }
  751. /*
  752. * Set PCU registers
  753. */
  754. low_id = get_unaligned_le32(common->macaddr);
  755. high_id = get_unaligned_le16(common->macaddr + 4);
  756. ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0);
  757. ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1);
  758. /*
  759. * Set Beacon Control Register on 5210
  760. */
  761. if (ah->ah_version == AR5K_AR5210)
  762. ath5k_hw_reg_write(ah, beacon_reg, AR5K_BCR);
  763. return 0;
  764. }
  765. void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  766. u8 mode)
  767. {
  768. /* Set bssid and bssid mask */
  769. ath5k_hw_set_bssid(ah);
  770. /* Set PCU config */
  771. ath5k_hw_set_opmode(ah, op_mode);
  772. /* Write rate duration table only on AR5212 and if
  773. * virtual interface has already been brought up
  774. * XXX: rethink this after new mode changes to
  775. * mac80211 are integrated */
  776. if (ah->ah_version == AR5K_AR5212 &&
  777. ah->ah_sc->nvifs)
  778. ath5k_hw_write_rate_duration(ah);
  779. /* Set RSSI/BRSSI thresholds
  780. *
  781. * Note: If we decide to set this value
  782. * dynamicaly, have in mind that when AR5K_RSSI_THR
  783. * register is read it might return 0x40 if we haven't
  784. * wrote anything to it plus BMISS RSSI threshold is zeroed.
  785. * So doing a save/restore procedure here isn't the right
  786. * choice. Instead store it on ath5k_hw */
  787. ath5k_hw_reg_write(ah, (AR5K_TUNE_RSSI_THRES |
  788. AR5K_TUNE_BMISS_THRES <<
  789. AR5K_RSSI_THR_BMISS_S),
  790. AR5K_RSSI_THR);
  791. /* MIC QoS support */
  792. if (ah->ah_mac_srev >= AR5K_SREV_AR2413) {
  793. ath5k_hw_reg_write(ah, 0x000100aa, AR5K_MIC_QOS_CTL);
  794. ath5k_hw_reg_write(ah, 0x00003210, AR5K_MIC_QOS_SEL);
  795. }
  796. /* QoS NOACK Policy */
  797. if (ah->ah_version == AR5K_AR5212) {
  798. ath5k_hw_reg_write(ah,
  799. AR5K_REG_SM(2, AR5K_QOS_NOACK_2BIT_VALUES) |
  800. AR5K_REG_SM(5, AR5K_QOS_NOACK_BIT_OFFSET) |
  801. AR5K_REG_SM(0, AR5K_QOS_NOACK_BYTE_OFFSET),
  802. AR5K_QOS_NOACK);
  803. }
  804. /* Restore slot time and ACK timeouts */
  805. if (ah->ah_coverage_class > 0)
  806. ath5k_hw_set_coverage_class(ah, ah->ah_coverage_class);
  807. /* Set ACK bitrate mode (see ack_rates_high) */
  808. if (ah->ah_version == AR5K_AR5212) {
  809. u32 val = AR5K_STA_ID1_BASE_RATE_11B | AR5K_STA_ID1_ACKCTS_6MB;
  810. if (ah->ah_ack_bitrate_high)
  811. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, val);
  812. else
  813. AR5K_REG_ENABLE_BITS(ah, AR5K_STA_ID1, val);
  814. }
  815. return;
  816. }