base.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <linux/slab.h>
  52. #include <linux/etherdevice.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. #define CREATE_TRACE_POINTS
  60. #include "trace.h"
  61. int ath5k_modparam_nohwcrypt;
  62. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  63. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  64. static int modparam_all_channels;
  65. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  66. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. static int ath5k_init(struct ieee80211_hw *hw);
  74. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  75. bool skip_pcu);
  76. int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  77. void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  78. /* Known SREVs */
  79. static const struct ath5k_srev_name srev_names[] = {
  80. #ifdef CONFIG_ATHEROS_AR231X
  81. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  82. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  83. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  84. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  85. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  86. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  87. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  88. #else
  89. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  90. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  91. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  92. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  93. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  94. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  95. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  96. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  97. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  98. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  99. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  100. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  101. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  102. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  103. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  104. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  105. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  106. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  107. #endif
  108. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  109. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  110. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  111. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  112. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  113. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  114. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  115. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  116. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  117. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  118. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  119. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  120. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  121. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  122. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  123. #ifdef CONFIG_ATHEROS_AR231X
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. #endif
  127. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  128. };
  129. static const struct ieee80211_rate ath5k_rates[] = {
  130. { .bitrate = 10,
  131. .hw_value = ATH5K_RATE_CODE_1M, },
  132. { .bitrate = 20,
  133. .hw_value = ATH5K_RATE_CODE_2M,
  134. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  135. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  136. { .bitrate = 55,
  137. .hw_value = ATH5K_RATE_CODE_5_5M,
  138. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 110,
  141. .hw_value = ATH5K_RATE_CODE_11M,
  142. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 60,
  145. .hw_value = ATH5K_RATE_CODE_6M,
  146. .flags = 0 },
  147. { .bitrate = 90,
  148. .hw_value = ATH5K_RATE_CODE_9M,
  149. .flags = 0 },
  150. { .bitrate = 120,
  151. .hw_value = ATH5K_RATE_CODE_12M,
  152. .flags = 0 },
  153. { .bitrate = 180,
  154. .hw_value = ATH5K_RATE_CODE_18M,
  155. .flags = 0 },
  156. { .bitrate = 240,
  157. .hw_value = ATH5K_RATE_CODE_24M,
  158. .flags = 0 },
  159. { .bitrate = 360,
  160. .hw_value = ATH5K_RATE_CODE_36M,
  161. .flags = 0 },
  162. { .bitrate = 480,
  163. .hw_value = ATH5K_RATE_CODE_48M,
  164. .flags = 0 },
  165. { .bitrate = 540,
  166. .hw_value = ATH5K_RATE_CODE_54M,
  167. .flags = 0 },
  168. /* XR missing */
  169. };
  170. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  171. {
  172. u64 tsf = ath5k_hw_get_tsf64(ah);
  173. if ((tsf & 0x7fff) < rstamp)
  174. tsf -= 0x8000;
  175. return (tsf & ~0x7fff) | rstamp;
  176. }
  177. const char *
  178. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  179. {
  180. const char *name = "xxxxx";
  181. unsigned int i;
  182. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  183. if (srev_names[i].sr_type != type)
  184. continue;
  185. if ((val & 0xf0) == srev_names[i].sr_val)
  186. name = srev_names[i].sr_name;
  187. if ((val & 0xff) == srev_names[i].sr_val) {
  188. name = srev_names[i].sr_name;
  189. break;
  190. }
  191. }
  192. return name;
  193. }
  194. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  195. {
  196. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  197. return ath5k_hw_reg_read(ah, reg_offset);
  198. }
  199. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  200. {
  201. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  202. ath5k_hw_reg_write(ah, val, reg_offset);
  203. }
  204. static const struct ath_ops ath5k_common_ops = {
  205. .read = ath5k_ioread32,
  206. .write = ath5k_iowrite32,
  207. };
  208. /***********************\
  209. * Driver Initialization *
  210. \***********************/
  211. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  212. {
  213. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  214. struct ath5k_softc *sc = hw->priv;
  215. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  216. return ath_reg_notifier_apply(wiphy, request, regulatory);
  217. }
  218. /********************\
  219. * Channel/mode setup *
  220. \********************/
  221. /*
  222. * Returns true for the channel numbers used without all_channels modparam.
  223. */
  224. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  225. {
  226. if (band == IEEE80211_BAND_2GHZ && chan <= 14)
  227. return true;
  228. return /* UNII 1,2 */
  229. (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  230. /* midband */
  231. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  232. /* UNII-3 */
  233. ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
  234. /* 802.11j 5.030-5.080 GHz (20MHz) */
  235. (chan == 8 || chan == 12 || chan == 16) ||
  236. /* 802.11j 4.9GHz (20MHz) */
  237. (chan == 184 || chan == 188 || chan == 192 || chan == 196));
  238. }
  239. static unsigned int
  240. ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
  241. unsigned int mode, unsigned int max)
  242. {
  243. unsigned int count, size, chfreq, freq, ch;
  244. enum ieee80211_band band;
  245. switch (mode) {
  246. case AR5K_MODE_11A:
  247. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  248. size = 220;
  249. chfreq = CHANNEL_5GHZ;
  250. band = IEEE80211_BAND_5GHZ;
  251. break;
  252. case AR5K_MODE_11B:
  253. case AR5K_MODE_11G:
  254. size = 26;
  255. chfreq = CHANNEL_2GHZ;
  256. band = IEEE80211_BAND_2GHZ;
  257. break;
  258. default:
  259. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  260. return 0;
  261. }
  262. count = 0;
  263. for (ch = 1; ch <= size && count < max; ch++) {
  264. freq = ieee80211_channel_to_frequency(ch, band);
  265. if (freq == 0) /* mapping failed - not a standard channel */
  266. continue;
  267. /* Check if channel is supported by the chipset */
  268. if (!ath5k_channel_ok(ah, freq, chfreq))
  269. continue;
  270. if (!modparam_all_channels &&
  271. !ath5k_is_standard_channel(ch, band))
  272. continue;
  273. /* Write channel info and increment counter */
  274. channels[count].center_freq = freq;
  275. channels[count].band = band;
  276. switch (mode) {
  277. case AR5K_MODE_11A:
  278. case AR5K_MODE_11G:
  279. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  280. break;
  281. case AR5K_MODE_11B:
  282. channels[count].hw_value = CHANNEL_B;
  283. }
  284. count++;
  285. }
  286. return count;
  287. }
  288. static void
  289. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  290. {
  291. u8 i;
  292. for (i = 0; i < AR5K_MAX_RATES; i++)
  293. sc->rate_idx[b->band][i] = -1;
  294. for (i = 0; i < b->n_bitrates; i++) {
  295. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  296. if (b->bitrates[i].hw_value_short)
  297. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  298. }
  299. }
  300. static int
  301. ath5k_setup_bands(struct ieee80211_hw *hw)
  302. {
  303. struct ath5k_softc *sc = hw->priv;
  304. struct ath5k_hw *ah = sc->ah;
  305. struct ieee80211_supported_band *sband;
  306. int max_c, count_c = 0;
  307. int i;
  308. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  309. max_c = ARRAY_SIZE(sc->channels);
  310. /* 2GHz band */
  311. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  312. sband->band = IEEE80211_BAND_2GHZ;
  313. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  314. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  315. /* G mode */
  316. memcpy(sband->bitrates, &ath5k_rates[0],
  317. sizeof(struct ieee80211_rate) * 12);
  318. sband->n_bitrates = 12;
  319. sband->channels = sc->channels;
  320. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  321. AR5K_MODE_11G, max_c);
  322. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  323. count_c = sband->n_channels;
  324. max_c -= count_c;
  325. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  326. /* B mode */
  327. memcpy(sband->bitrates, &ath5k_rates[0],
  328. sizeof(struct ieee80211_rate) * 4);
  329. sband->n_bitrates = 4;
  330. /* 5211 only supports B rates and uses 4bit rate codes
  331. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  332. * fix them up here:
  333. */
  334. if (ah->ah_version == AR5K_AR5211) {
  335. for (i = 0; i < 4; i++) {
  336. sband->bitrates[i].hw_value =
  337. sband->bitrates[i].hw_value & 0xF;
  338. sband->bitrates[i].hw_value_short =
  339. sband->bitrates[i].hw_value_short & 0xF;
  340. }
  341. }
  342. sband->channels = sc->channels;
  343. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  344. AR5K_MODE_11B, max_c);
  345. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  346. count_c = sband->n_channels;
  347. max_c -= count_c;
  348. }
  349. ath5k_setup_rate_idx(sc, sband);
  350. /* 5GHz band, A mode */
  351. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  352. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  353. sband->band = IEEE80211_BAND_5GHZ;
  354. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  355. memcpy(sband->bitrates, &ath5k_rates[4],
  356. sizeof(struct ieee80211_rate) * 8);
  357. sband->n_bitrates = 8;
  358. sband->channels = &sc->channels[count_c];
  359. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  360. AR5K_MODE_11A, max_c);
  361. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  362. }
  363. ath5k_setup_rate_idx(sc, sband);
  364. ath5k_debug_dump_bands(sc);
  365. return 0;
  366. }
  367. /*
  368. * Set/change channels. We always reset the chip.
  369. * To accomplish this we must first cleanup any pending DMA,
  370. * then restart stuff after a la ath5k_init.
  371. *
  372. * Called with sc->lock.
  373. */
  374. int
  375. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  376. {
  377. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  378. "channel set, resetting (%u -> %u MHz)\n",
  379. sc->curchan->center_freq, chan->center_freq);
  380. /*
  381. * To switch channels clear any pending DMA operations;
  382. * wait long enough for the RX fifo to drain, reset the
  383. * hardware at the new frequency, and then re-enable
  384. * the relevant bits of the h/w.
  385. */
  386. return ath5k_reset(sc, chan, true);
  387. }
  388. void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  389. {
  390. struct ath5k_vif_iter_data *iter_data = data;
  391. int i;
  392. struct ath5k_vif *avf = (void *)vif->drv_priv;
  393. if (iter_data->hw_macaddr)
  394. for (i = 0; i < ETH_ALEN; i++)
  395. iter_data->mask[i] &=
  396. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  397. if (!iter_data->found_active) {
  398. iter_data->found_active = true;
  399. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  400. }
  401. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  402. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  403. iter_data->need_set_hw_addr = false;
  404. if (!iter_data->any_assoc) {
  405. if (avf->assoc)
  406. iter_data->any_assoc = true;
  407. }
  408. /* Calculate combined mode - when APs are active, operate in AP mode.
  409. * Otherwise use the mode of the new interface. This can currently
  410. * only deal with combinations of APs and STAs. Only one ad-hoc
  411. * interfaces is allowed.
  412. */
  413. if (avf->opmode == NL80211_IFTYPE_AP)
  414. iter_data->opmode = NL80211_IFTYPE_AP;
  415. else {
  416. if (avf->opmode == NL80211_IFTYPE_STATION)
  417. iter_data->n_stas++;
  418. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  419. iter_data->opmode = avf->opmode;
  420. }
  421. }
  422. void
  423. ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  424. struct ieee80211_vif *vif)
  425. {
  426. struct ath_common *common = ath5k_hw_common(sc->ah);
  427. struct ath5k_vif_iter_data iter_data;
  428. u32 rfilt;
  429. /*
  430. * Use the hardware MAC address as reference, the hardware uses it
  431. * together with the BSSID mask when matching addresses.
  432. */
  433. iter_data.hw_macaddr = common->macaddr;
  434. memset(&iter_data.mask, 0xff, ETH_ALEN);
  435. iter_data.found_active = false;
  436. iter_data.need_set_hw_addr = true;
  437. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  438. iter_data.n_stas = 0;
  439. if (vif)
  440. ath5k_vif_iter(&iter_data, vif->addr, vif);
  441. /* Get list of all active MAC addresses */
  442. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  443. &iter_data);
  444. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  445. sc->opmode = iter_data.opmode;
  446. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  447. /* Nothing active, default to station mode */
  448. sc->opmode = NL80211_IFTYPE_STATION;
  449. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  450. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  451. sc->opmode, ath_opmode_to_string(sc->opmode));
  452. if (iter_data.need_set_hw_addr && iter_data.found_active)
  453. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  454. if (ath5k_hw_hasbssidmask(sc->ah))
  455. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  456. /* Set up RX Filter */
  457. if (iter_data.n_stas > 1) {
  458. /* If you have multiple STA interfaces connected to
  459. * different APs, ARPs are not received (most of the time?)
  460. * Enabling PROMISC appears to fix that probem.
  461. */
  462. sc->filter_flags |= AR5K_RX_FILTER_PROM;
  463. }
  464. rfilt = sc->filter_flags;
  465. ath5k_hw_set_rx_filter(sc->ah, rfilt);
  466. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  467. }
  468. static inline int
  469. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  470. {
  471. int rix;
  472. /* return base rate on errors */
  473. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  474. "hw_rix out of bounds: %x\n", hw_rix))
  475. return 0;
  476. rix = sc->rate_idx[sc->curchan->band][hw_rix];
  477. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  478. rix = 0;
  479. return rix;
  480. }
  481. /***************\
  482. * Buffers setup *
  483. \***************/
  484. static
  485. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  486. {
  487. struct ath_common *common = ath5k_hw_common(sc->ah);
  488. struct sk_buff *skb;
  489. /*
  490. * Allocate buffer with headroom_needed space for the
  491. * fake physical layer header at the start.
  492. */
  493. skb = ath_rxbuf_alloc(common,
  494. common->rx_bufsize,
  495. GFP_ATOMIC);
  496. if (!skb) {
  497. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  498. common->rx_bufsize);
  499. return NULL;
  500. }
  501. *skb_addr = dma_map_single(sc->dev,
  502. skb->data, common->rx_bufsize,
  503. DMA_FROM_DEVICE);
  504. if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
  505. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  506. dev_kfree_skb(skb);
  507. return NULL;
  508. }
  509. return skb;
  510. }
  511. static int
  512. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  513. {
  514. struct ath5k_hw *ah = sc->ah;
  515. struct sk_buff *skb = bf->skb;
  516. struct ath5k_desc *ds;
  517. int ret;
  518. if (!skb) {
  519. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  520. if (!skb)
  521. return -ENOMEM;
  522. bf->skb = skb;
  523. }
  524. /*
  525. * Setup descriptors. For receive we always terminate
  526. * the descriptor list with a self-linked entry so we'll
  527. * not get overrun under high load (as can happen with a
  528. * 5212 when ANI processing enables PHY error frames).
  529. *
  530. * To ensure the last descriptor is self-linked we create
  531. * each descriptor as self-linked and add it to the end. As
  532. * each additional descriptor is added the previous self-linked
  533. * entry is "fixed" naturally. This should be safe even
  534. * if DMA is happening. When processing RX interrupts we
  535. * never remove/process the last, self-linked, entry on the
  536. * descriptor list. This ensures the hardware always has
  537. * someplace to write a new frame.
  538. */
  539. ds = bf->desc;
  540. ds->ds_link = bf->daddr; /* link to self */
  541. ds->ds_data = bf->skbaddr;
  542. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  543. if (ret) {
  544. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  545. return ret;
  546. }
  547. if (sc->rxlink != NULL)
  548. *sc->rxlink = bf->daddr;
  549. sc->rxlink = &ds->ds_link;
  550. return 0;
  551. }
  552. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  553. {
  554. struct ieee80211_hdr *hdr;
  555. enum ath5k_pkt_type htype;
  556. __le16 fc;
  557. hdr = (struct ieee80211_hdr *)skb->data;
  558. fc = hdr->frame_control;
  559. if (ieee80211_is_beacon(fc))
  560. htype = AR5K_PKT_TYPE_BEACON;
  561. else if (ieee80211_is_probe_resp(fc))
  562. htype = AR5K_PKT_TYPE_PROBE_RESP;
  563. else if (ieee80211_is_atim(fc))
  564. htype = AR5K_PKT_TYPE_ATIM;
  565. else if (ieee80211_is_pspoll(fc))
  566. htype = AR5K_PKT_TYPE_PSPOLL;
  567. else
  568. htype = AR5K_PKT_TYPE_NORMAL;
  569. return htype;
  570. }
  571. static int
  572. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  573. struct ath5k_txq *txq, int padsize)
  574. {
  575. struct ath5k_hw *ah = sc->ah;
  576. struct ath5k_desc *ds = bf->desc;
  577. struct sk_buff *skb = bf->skb;
  578. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  579. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  580. struct ieee80211_rate *rate;
  581. unsigned int mrr_rate[3], mrr_tries[3];
  582. int i, ret;
  583. u16 hw_rate;
  584. u16 cts_rate = 0;
  585. u16 duration = 0;
  586. u8 rc_flags;
  587. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  588. /* XXX endianness */
  589. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  590. DMA_TO_DEVICE);
  591. rate = ieee80211_get_tx_rate(sc->hw, info);
  592. if (!rate) {
  593. ret = -EINVAL;
  594. goto err_unmap;
  595. }
  596. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  597. flags |= AR5K_TXDESC_NOACK;
  598. rc_flags = info->control.rates[0].flags;
  599. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  600. rate->hw_value_short : rate->hw_value;
  601. pktlen = skb->len;
  602. /* FIXME: If we are in g mode and rate is a CCK rate
  603. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  604. * from tx power (value is in dB units already) */
  605. if (info->control.hw_key) {
  606. keyidx = info->control.hw_key->hw_key_idx;
  607. pktlen += info->control.hw_key->icv_len;
  608. }
  609. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  610. flags |= AR5K_TXDESC_RTSENA;
  611. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  612. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  613. info->control.vif, pktlen, info));
  614. }
  615. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  616. flags |= AR5K_TXDESC_CTSENA;
  617. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  618. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  619. info->control.vif, pktlen, info));
  620. }
  621. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  622. ieee80211_get_hdrlen_from_skb(skb), padsize,
  623. get_hw_packet_type(skb),
  624. (sc->power_level * 2),
  625. hw_rate,
  626. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  627. cts_rate, duration);
  628. if (ret)
  629. goto err_unmap;
  630. memset(mrr_rate, 0, sizeof(mrr_rate));
  631. memset(mrr_tries, 0, sizeof(mrr_tries));
  632. for (i = 0; i < 3; i++) {
  633. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  634. if (!rate)
  635. break;
  636. mrr_rate[i] = rate->hw_value;
  637. mrr_tries[i] = info->control.rates[i + 1].count;
  638. }
  639. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  640. mrr_rate[0], mrr_tries[0],
  641. mrr_rate[1], mrr_tries[1],
  642. mrr_rate[2], mrr_tries[2]);
  643. ds->ds_link = 0;
  644. ds->ds_data = bf->skbaddr;
  645. spin_lock_bh(&txq->lock);
  646. list_add_tail(&bf->list, &txq->q);
  647. txq->txq_len++;
  648. if (txq->link == NULL) /* is this first packet? */
  649. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  650. else /* no, so only link it */
  651. *txq->link = bf->daddr;
  652. txq->link = &ds->ds_link;
  653. ath5k_hw_start_tx_dma(ah, txq->qnum);
  654. mmiowb();
  655. spin_unlock_bh(&txq->lock);
  656. return 0;
  657. err_unmap:
  658. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  659. return ret;
  660. }
  661. /*******************\
  662. * Descriptors setup *
  663. \*******************/
  664. static int
  665. ath5k_desc_alloc(struct ath5k_softc *sc)
  666. {
  667. struct ath5k_desc *ds;
  668. struct ath5k_buf *bf;
  669. dma_addr_t da;
  670. unsigned int i;
  671. int ret;
  672. /* allocate descriptors */
  673. sc->desc_len = sizeof(struct ath5k_desc) *
  674. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  675. sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
  676. &sc->desc_daddr, GFP_KERNEL);
  677. if (sc->desc == NULL) {
  678. ATH5K_ERR(sc, "can't allocate descriptors\n");
  679. ret = -ENOMEM;
  680. goto err;
  681. }
  682. ds = sc->desc;
  683. da = sc->desc_daddr;
  684. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  685. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  686. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  687. sizeof(struct ath5k_buf), GFP_KERNEL);
  688. if (bf == NULL) {
  689. ATH5K_ERR(sc, "can't allocate bufptr\n");
  690. ret = -ENOMEM;
  691. goto err_free;
  692. }
  693. sc->bufptr = bf;
  694. INIT_LIST_HEAD(&sc->rxbuf);
  695. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  696. bf->desc = ds;
  697. bf->daddr = da;
  698. list_add_tail(&bf->list, &sc->rxbuf);
  699. }
  700. INIT_LIST_HEAD(&sc->txbuf);
  701. sc->txbuf_len = ATH_TXBUF;
  702. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  703. da += sizeof(*ds)) {
  704. bf->desc = ds;
  705. bf->daddr = da;
  706. list_add_tail(&bf->list, &sc->txbuf);
  707. }
  708. /* beacon buffers */
  709. INIT_LIST_HEAD(&sc->bcbuf);
  710. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  711. bf->desc = ds;
  712. bf->daddr = da;
  713. list_add_tail(&bf->list, &sc->bcbuf);
  714. }
  715. return 0;
  716. err_free:
  717. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  718. err:
  719. sc->desc = NULL;
  720. return ret;
  721. }
  722. void
  723. ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  724. {
  725. BUG_ON(!bf);
  726. if (!bf->skb)
  727. return;
  728. dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
  729. DMA_TO_DEVICE);
  730. dev_kfree_skb_any(bf->skb);
  731. bf->skb = NULL;
  732. bf->skbaddr = 0;
  733. bf->desc->ds_data = 0;
  734. }
  735. void
  736. ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
  737. {
  738. struct ath5k_hw *ah = sc->ah;
  739. struct ath_common *common = ath5k_hw_common(ah);
  740. BUG_ON(!bf);
  741. if (!bf->skb)
  742. return;
  743. dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
  744. DMA_FROM_DEVICE);
  745. dev_kfree_skb_any(bf->skb);
  746. bf->skb = NULL;
  747. bf->skbaddr = 0;
  748. bf->desc->ds_data = 0;
  749. }
  750. static void
  751. ath5k_desc_free(struct ath5k_softc *sc)
  752. {
  753. struct ath5k_buf *bf;
  754. list_for_each_entry(bf, &sc->txbuf, list)
  755. ath5k_txbuf_free_skb(sc, bf);
  756. list_for_each_entry(bf, &sc->rxbuf, list)
  757. ath5k_rxbuf_free_skb(sc, bf);
  758. list_for_each_entry(bf, &sc->bcbuf, list)
  759. ath5k_txbuf_free_skb(sc, bf);
  760. /* Free memory associated with all descriptors */
  761. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  762. sc->desc = NULL;
  763. sc->desc_daddr = 0;
  764. kfree(sc->bufptr);
  765. sc->bufptr = NULL;
  766. }
  767. /**************\
  768. * Queues setup *
  769. \**************/
  770. static struct ath5k_txq *
  771. ath5k_txq_setup(struct ath5k_softc *sc,
  772. int qtype, int subtype)
  773. {
  774. struct ath5k_hw *ah = sc->ah;
  775. struct ath5k_txq *txq;
  776. struct ath5k_txq_info qi = {
  777. .tqi_subtype = subtype,
  778. /* XXX: default values not correct for B and XR channels,
  779. * but who cares? */
  780. .tqi_aifs = AR5K_TUNE_AIFS,
  781. .tqi_cw_min = AR5K_TUNE_CWMIN,
  782. .tqi_cw_max = AR5K_TUNE_CWMAX
  783. };
  784. int qnum;
  785. /*
  786. * Enable interrupts only for EOL and DESC conditions.
  787. * We mark tx descriptors to receive a DESC interrupt
  788. * when a tx queue gets deep; otherwise we wait for the
  789. * EOL to reap descriptors. Note that this is done to
  790. * reduce interrupt load and this only defers reaping
  791. * descriptors, never transmitting frames. Aside from
  792. * reducing interrupts this also permits more concurrency.
  793. * The only potential downside is if the tx queue backs
  794. * up in which case the top half of the kernel may backup
  795. * due to a lack of tx descriptors.
  796. */
  797. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  798. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  799. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  800. if (qnum < 0) {
  801. /*
  802. * NB: don't print a message, this happens
  803. * normally on parts with too few tx queues
  804. */
  805. return ERR_PTR(qnum);
  806. }
  807. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  808. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  809. qnum, ARRAY_SIZE(sc->txqs));
  810. ath5k_hw_release_tx_queue(ah, qnum);
  811. return ERR_PTR(-EINVAL);
  812. }
  813. txq = &sc->txqs[qnum];
  814. if (!txq->setup) {
  815. txq->qnum = qnum;
  816. txq->link = NULL;
  817. INIT_LIST_HEAD(&txq->q);
  818. spin_lock_init(&txq->lock);
  819. txq->setup = true;
  820. txq->txq_len = 0;
  821. txq->txq_max = ATH5K_TXQ_LEN_MAX;
  822. txq->txq_poll_mark = false;
  823. txq->txq_stuck = 0;
  824. }
  825. return &sc->txqs[qnum];
  826. }
  827. static int
  828. ath5k_beaconq_setup(struct ath5k_hw *ah)
  829. {
  830. struct ath5k_txq_info qi = {
  831. /* XXX: default values not correct for B and XR channels,
  832. * but who cares? */
  833. .tqi_aifs = AR5K_TUNE_AIFS,
  834. .tqi_cw_min = AR5K_TUNE_CWMIN,
  835. .tqi_cw_max = AR5K_TUNE_CWMAX,
  836. /* NB: for dynamic turbo, don't enable any other interrupts */
  837. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  838. };
  839. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  840. }
  841. static int
  842. ath5k_beaconq_config(struct ath5k_softc *sc)
  843. {
  844. struct ath5k_hw *ah = sc->ah;
  845. struct ath5k_txq_info qi;
  846. int ret;
  847. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  848. if (ret)
  849. goto err;
  850. if (sc->opmode == NL80211_IFTYPE_AP ||
  851. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  852. /*
  853. * Always burst out beacon and CAB traffic
  854. * (aifs = cwmin = cwmax = 0)
  855. */
  856. qi.tqi_aifs = 0;
  857. qi.tqi_cw_min = 0;
  858. qi.tqi_cw_max = 0;
  859. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  860. /*
  861. * Adhoc mode; backoff between 0 and (2 * cw_min).
  862. */
  863. qi.tqi_aifs = 0;
  864. qi.tqi_cw_min = 0;
  865. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  866. }
  867. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  868. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  869. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  870. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  871. if (ret) {
  872. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  873. "hardware queue!\n", __func__);
  874. goto err;
  875. }
  876. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  877. if (ret)
  878. goto err;
  879. /* reconfigure cabq with ready time to 80% of beacon_interval */
  880. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  881. if (ret)
  882. goto err;
  883. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  884. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  885. if (ret)
  886. goto err;
  887. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  888. err:
  889. return ret;
  890. }
  891. /**
  892. * ath5k_drain_tx_buffs - Empty tx buffers
  893. *
  894. * @sc The &struct ath5k_softc
  895. *
  896. * Empty tx buffers from all queues in preparation
  897. * of a reset or during shutdown.
  898. *
  899. * NB: this assumes output has been stopped and
  900. * we do not need to block ath5k_tx_tasklet
  901. */
  902. static void
  903. ath5k_drain_tx_buffs(struct ath5k_softc *sc)
  904. {
  905. struct ath5k_txq *txq;
  906. struct ath5k_buf *bf, *bf0;
  907. int i;
  908. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  909. if (sc->txqs[i].setup) {
  910. txq = &sc->txqs[i];
  911. spin_lock_bh(&txq->lock);
  912. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  913. ath5k_debug_printtxbuf(sc, bf);
  914. ath5k_txbuf_free_skb(sc, bf);
  915. spin_lock_bh(&sc->txbuflock);
  916. list_move_tail(&bf->list, &sc->txbuf);
  917. sc->txbuf_len++;
  918. txq->txq_len--;
  919. spin_unlock_bh(&sc->txbuflock);
  920. }
  921. txq->link = NULL;
  922. txq->txq_poll_mark = false;
  923. spin_unlock_bh(&txq->lock);
  924. }
  925. }
  926. }
  927. static void
  928. ath5k_txq_release(struct ath5k_softc *sc)
  929. {
  930. struct ath5k_txq *txq = sc->txqs;
  931. unsigned int i;
  932. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  933. if (txq->setup) {
  934. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  935. txq->setup = false;
  936. }
  937. }
  938. /*************\
  939. * RX Handling *
  940. \*************/
  941. /*
  942. * Enable the receive h/w following a reset.
  943. */
  944. static int
  945. ath5k_rx_start(struct ath5k_softc *sc)
  946. {
  947. struct ath5k_hw *ah = sc->ah;
  948. struct ath_common *common = ath5k_hw_common(ah);
  949. struct ath5k_buf *bf;
  950. int ret;
  951. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  952. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  953. common->cachelsz, common->rx_bufsize);
  954. spin_lock_bh(&sc->rxbuflock);
  955. sc->rxlink = NULL;
  956. list_for_each_entry(bf, &sc->rxbuf, list) {
  957. ret = ath5k_rxbuf_setup(sc, bf);
  958. if (ret != 0) {
  959. spin_unlock_bh(&sc->rxbuflock);
  960. goto err;
  961. }
  962. }
  963. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  964. ath5k_hw_set_rxdp(ah, bf->daddr);
  965. spin_unlock_bh(&sc->rxbuflock);
  966. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  967. ath5k_update_bssid_mask_and_opmode(sc, NULL); /* set filters, etc. */
  968. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  969. return 0;
  970. err:
  971. return ret;
  972. }
  973. /*
  974. * Disable the receive logic on PCU (DRU)
  975. * In preparation for a shutdown.
  976. *
  977. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  978. * does.
  979. */
  980. static void
  981. ath5k_rx_stop(struct ath5k_softc *sc)
  982. {
  983. struct ath5k_hw *ah = sc->ah;
  984. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  985. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  986. ath5k_debug_printrxbuffs(sc, ah);
  987. }
  988. static unsigned int
  989. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  990. struct ath5k_rx_status *rs)
  991. {
  992. struct ath5k_hw *ah = sc->ah;
  993. struct ath_common *common = ath5k_hw_common(ah);
  994. struct ieee80211_hdr *hdr = (void *)skb->data;
  995. unsigned int keyix, hlen;
  996. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  997. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  998. return RX_FLAG_DECRYPTED;
  999. /* Apparently when a default key is used to decrypt the packet
  1000. the hw does not set the index used to decrypt. In such cases
  1001. get the index from the packet. */
  1002. hlen = ieee80211_hdrlen(hdr->frame_control);
  1003. if (ieee80211_has_protected(hdr->frame_control) &&
  1004. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1005. skb->len >= hlen + 4) {
  1006. keyix = skb->data[hlen + 3] >> 6;
  1007. if (test_bit(keyix, common->keymap))
  1008. return RX_FLAG_DECRYPTED;
  1009. }
  1010. return 0;
  1011. }
  1012. static void
  1013. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1014. struct ieee80211_rx_status *rxs)
  1015. {
  1016. struct ath_common *common = ath5k_hw_common(sc->ah);
  1017. u64 tsf, bc_tstamp;
  1018. u32 hw_tu;
  1019. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1020. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1021. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1022. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1023. /*
  1024. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1025. * have updated the local TSF. We have to work around various
  1026. * hardware bugs, though...
  1027. */
  1028. tsf = ath5k_hw_get_tsf64(sc->ah);
  1029. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1030. hw_tu = TSF_TO_TU(tsf);
  1031. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1032. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1033. (unsigned long long)bc_tstamp,
  1034. (unsigned long long)rxs->mactime,
  1035. (unsigned long long)(rxs->mactime - bc_tstamp),
  1036. (unsigned long long)tsf);
  1037. /*
  1038. * Sometimes the HW will give us a wrong tstamp in the rx
  1039. * status, causing the timestamp extension to go wrong.
  1040. * (This seems to happen especially with beacon frames bigger
  1041. * than 78 byte (incl. FCS))
  1042. * But we know that the receive timestamp must be later than the
  1043. * timestamp of the beacon since HW must have synced to that.
  1044. *
  1045. * NOTE: here we assume mactime to be after the frame was
  1046. * received, not like mac80211 which defines it at the start.
  1047. */
  1048. if (bc_tstamp > rxs->mactime) {
  1049. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1050. "fixing mactime from %llx to %llx\n",
  1051. (unsigned long long)rxs->mactime,
  1052. (unsigned long long)tsf);
  1053. rxs->mactime = tsf;
  1054. }
  1055. /*
  1056. * Local TSF might have moved higher than our beacon timers,
  1057. * in that case we have to update them to continue sending
  1058. * beacons. This also takes care of synchronizing beacon sending
  1059. * times with other stations.
  1060. */
  1061. if (hw_tu >= sc->nexttbtt)
  1062. ath5k_beacon_update_timers(sc, bc_tstamp);
  1063. /* Check if the beacon timers are still correct, because a TSF
  1064. * update might have created a window between them - for a
  1065. * longer description see the comment of this function: */
  1066. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1067. ath5k_beacon_update_timers(sc, bc_tstamp);
  1068. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1069. "fixed beacon timers after beacon receive\n");
  1070. }
  1071. }
  1072. }
  1073. static void
  1074. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1075. {
  1076. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1077. struct ath5k_hw *ah = sc->ah;
  1078. struct ath_common *common = ath5k_hw_common(ah);
  1079. /* only beacons from our BSSID */
  1080. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1081. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1082. return;
  1083. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1084. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1085. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1086. }
  1087. /*
  1088. * Compute padding position. skb must contain an IEEE 802.11 frame
  1089. */
  1090. static int ath5k_common_padpos(struct sk_buff *skb)
  1091. {
  1092. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1093. __le16 frame_control = hdr->frame_control;
  1094. int padpos = 24;
  1095. if (ieee80211_has_a4(frame_control)) {
  1096. padpos += ETH_ALEN;
  1097. }
  1098. if (ieee80211_is_data_qos(frame_control)) {
  1099. padpos += IEEE80211_QOS_CTL_LEN;
  1100. }
  1101. return padpos;
  1102. }
  1103. /*
  1104. * This function expects an 802.11 frame and returns the number of
  1105. * bytes added, or -1 if we don't have enough header room.
  1106. */
  1107. static int ath5k_add_padding(struct sk_buff *skb)
  1108. {
  1109. int padpos = ath5k_common_padpos(skb);
  1110. int padsize = padpos & 3;
  1111. if (padsize && skb->len>padpos) {
  1112. if (skb_headroom(skb) < padsize)
  1113. return -1;
  1114. skb_push(skb, padsize);
  1115. memmove(skb->data, skb->data+padsize, padpos);
  1116. return padsize;
  1117. }
  1118. return 0;
  1119. }
  1120. /*
  1121. * The MAC header is padded to have 32-bit boundary if the
  1122. * packet payload is non-zero. The general calculation for
  1123. * padsize would take into account odd header lengths:
  1124. * padsize = 4 - (hdrlen & 3); however, since only
  1125. * even-length headers are used, padding can only be 0 or 2
  1126. * bytes and we can optimize this a bit. We must not try to
  1127. * remove padding from short control frames that do not have a
  1128. * payload.
  1129. *
  1130. * This function expects an 802.11 frame and returns the number of
  1131. * bytes removed.
  1132. */
  1133. static int ath5k_remove_padding(struct sk_buff *skb)
  1134. {
  1135. int padpos = ath5k_common_padpos(skb);
  1136. int padsize = padpos & 3;
  1137. if (padsize && skb->len>=padpos+padsize) {
  1138. memmove(skb->data + padsize, skb->data, padpos);
  1139. skb_pull(skb, padsize);
  1140. return padsize;
  1141. }
  1142. return 0;
  1143. }
  1144. static void
  1145. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1146. struct ath5k_rx_status *rs)
  1147. {
  1148. struct ieee80211_rx_status *rxs;
  1149. ath5k_remove_padding(skb);
  1150. rxs = IEEE80211_SKB_RXCB(skb);
  1151. rxs->flag = 0;
  1152. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1153. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1154. /*
  1155. * always extend the mac timestamp, since this information is
  1156. * also needed for proper IBSS merging.
  1157. *
  1158. * XXX: it might be too late to do it here, since rs_tstamp is
  1159. * 15bit only. that means TSF extension has to be done within
  1160. * 32768usec (about 32ms). it might be necessary to move this to
  1161. * the interrupt handler, like it is done in madwifi.
  1162. *
  1163. * Unfortunately we don't know when the hardware takes the rx
  1164. * timestamp (beginning of phy frame, data frame, end of rx?).
  1165. * The only thing we know is that it is hardware specific...
  1166. * On AR5213 it seems the rx timestamp is at the end of the
  1167. * frame, but i'm not sure.
  1168. *
  1169. * NOTE: mac80211 defines mactime at the beginning of the first
  1170. * data symbol. Since we don't have any time references it's
  1171. * impossible to comply to that. This affects IBSS merge only
  1172. * right now, so it's not too bad...
  1173. */
  1174. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1175. rxs->flag |= RX_FLAG_MACTIME_MPDU;
  1176. rxs->freq = sc->curchan->center_freq;
  1177. rxs->band = sc->curchan->band;
  1178. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1179. rxs->antenna = rs->rs_antenna;
  1180. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1181. sc->stats.antenna_rx[rs->rs_antenna]++;
  1182. else
  1183. sc->stats.antenna_rx[0]++; /* invalid */
  1184. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1185. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1186. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1187. sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
  1188. rxs->flag |= RX_FLAG_SHORTPRE;
  1189. trace_ath5k_rx(sc, skb);
  1190. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1191. /* check beacons in IBSS mode */
  1192. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1193. ath5k_check_ibss_tsf(sc, skb, rxs);
  1194. ieee80211_rx(sc->hw, skb);
  1195. }
  1196. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1197. *
  1198. * Check if we want to further process this frame or not. Also update
  1199. * statistics. Return true if we want this frame, false if not.
  1200. */
  1201. static bool
  1202. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1203. {
  1204. sc->stats.rx_all_count++;
  1205. sc->stats.rx_bytes_count += rs->rs_datalen;
  1206. if (unlikely(rs->rs_status)) {
  1207. if (rs->rs_status & AR5K_RXERR_CRC)
  1208. sc->stats.rxerr_crc++;
  1209. if (rs->rs_status & AR5K_RXERR_FIFO)
  1210. sc->stats.rxerr_fifo++;
  1211. if (rs->rs_status & AR5K_RXERR_PHY) {
  1212. sc->stats.rxerr_phy++;
  1213. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1214. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1215. return false;
  1216. }
  1217. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1218. /*
  1219. * Decrypt error. If the error occurred
  1220. * because there was no hardware key, then
  1221. * let the frame through so the upper layers
  1222. * can process it. This is necessary for 5210
  1223. * parts which have no way to setup a ``clear''
  1224. * key cache entry.
  1225. *
  1226. * XXX do key cache faulting
  1227. */
  1228. sc->stats.rxerr_decrypt++;
  1229. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1230. !(rs->rs_status & AR5K_RXERR_CRC))
  1231. return true;
  1232. }
  1233. if (rs->rs_status & AR5K_RXERR_MIC) {
  1234. sc->stats.rxerr_mic++;
  1235. return true;
  1236. }
  1237. /* reject any frames with non-crypto errors */
  1238. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1239. return false;
  1240. }
  1241. if (unlikely(rs->rs_more)) {
  1242. sc->stats.rxerr_jumbo++;
  1243. return false;
  1244. }
  1245. return true;
  1246. }
  1247. static void
  1248. ath5k_set_current_imask(struct ath5k_softc *sc)
  1249. {
  1250. enum ath5k_int imask = sc->imask;
  1251. unsigned long flags;
  1252. spin_lock_irqsave(&sc->irqlock, flags);
  1253. if (sc->rx_pending)
  1254. imask &= ~AR5K_INT_RX_ALL;
  1255. if (sc->tx_pending)
  1256. imask &= ~AR5K_INT_TX_ALL;
  1257. ath5k_hw_set_imr(sc->ah, imask);
  1258. spin_unlock_irqrestore(&sc->irqlock, flags);
  1259. }
  1260. static void
  1261. ath5k_tasklet_rx(unsigned long data)
  1262. {
  1263. struct ath5k_rx_status rs = {};
  1264. struct sk_buff *skb, *next_skb;
  1265. dma_addr_t next_skb_addr;
  1266. struct ath5k_softc *sc = (void *)data;
  1267. struct ath5k_hw *ah = sc->ah;
  1268. struct ath_common *common = ath5k_hw_common(ah);
  1269. struct ath5k_buf *bf;
  1270. struct ath5k_desc *ds;
  1271. int ret;
  1272. spin_lock(&sc->rxbuflock);
  1273. if (list_empty(&sc->rxbuf)) {
  1274. ATH5K_WARN(sc, "empty rx buf pool\n");
  1275. goto unlock;
  1276. }
  1277. do {
  1278. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1279. BUG_ON(bf->skb == NULL);
  1280. skb = bf->skb;
  1281. ds = bf->desc;
  1282. /* bail if HW is still using self-linked descriptor */
  1283. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1284. break;
  1285. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1286. if (unlikely(ret == -EINPROGRESS))
  1287. break;
  1288. else if (unlikely(ret)) {
  1289. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1290. sc->stats.rxerr_proc++;
  1291. break;
  1292. }
  1293. if (ath5k_receive_frame_ok(sc, &rs)) {
  1294. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1295. /*
  1296. * If we can't replace bf->skb with a new skb under
  1297. * memory pressure, just skip this packet
  1298. */
  1299. if (!next_skb)
  1300. goto next;
  1301. dma_unmap_single(sc->dev, bf->skbaddr,
  1302. common->rx_bufsize,
  1303. DMA_FROM_DEVICE);
  1304. skb_put(skb, rs.rs_datalen);
  1305. ath5k_receive_frame(sc, skb, &rs);
  1306. bf->skb = next_skb;
  1307. bf->skbaddr = next_skb_addr;
  1308. }
  1309. next:
  1310. list_move_tail(&bf->list, &sc->rxbuf);
  1311. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1312. unlock:
  1313. spin_unlock(&sc->rxbuflock);
  1314. sc->rx_pending = false;
  1315. ath5k_set_current_imask(sc);
  1316. }
  1317. /*************\
  1318. * TX Handling *
  1319. \*************/
  1320. void
  1321. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1322. struct ath5k_txq *txq)
  1323. {
  1324. struct ath5k_softc *sc = hw->priv;
  1325. struct ath5k_buf *bf;
  1326. unsigned long flags;
  1327. int padsize;
  1328. trace_ath5k_tx(sc, skb, txq);
  1329. /*
  1330. * The hardware expects the header padded to 4 byte boundaries.
  1331. * If this is not the case, we add the padding after the header.
  1332. */
  1333. padsize = ath5k_add_padding(skb);
  1334. if (padsize < 0) {
  1335. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1336. " headroom to pad");
  1337. goto drop_packet;
  1338. }
  1339. if (txq->txq_len >= txq->txq_max)
  1340. ieee80211_stop_queue(hw, txq->qnum);
  1341. spin_lock_irqsave(&sc->txbuflock, flags);
  1342. if (list_empty(&sc->txbuf)) {
  1343. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1344. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1345. ieee80211_stop_queues(hw);
  1346. goto drop_packet;
  1347. }
  1348. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1349. list_del(&bf->list);
  1350. sc->txbuf_len--;
  1351. if (list_empty(&sc->txbuf))
  1352. ieee80211_stop_queues(hw);
  1353. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1354. bf->skb = skb;
  1355. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1356. bf->skb = NULL;
  1357. spin_lock_irqsave(&sc->txbuflock, flags);
  1358. list_add_tail(&bf->list, &sc->txbuf);
  1359. sc->txbuf_len++;
  1360. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1361. goto drop_packet;
  1362. }
  1363. return;
  1364. drop_packet:
  1365. dev_kfree_skb_any(skb);
  1366. }
  1367. static void
  1368. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1369. struct ath5k_txq *txq, struct ath5k_tx_status *ts)
  1370. {
  1371. struct ieee80211_tx_info *info;
  1372. u8 tries[3];
  1373. int i;
  1374. sc->stats.tx_all_count++;
  1375. sc->stats.tx_bytes_count += skb->len;
  1376. info = IEEE80211_SKB_CB(skb);
  1377. tries[0] = info->status.rates[0].count;
  1378. tries[1] = info->status.rates[1].count;
  1379. tries[2] = info->status.rates[2].count;
  1380. ieee80211_tx_info_clear_status(info);
  1381. for (i = 0; i < ts->ts_final_idx; i++) {
  1382. struct ieee80211_tx_rate *r =
  1383. &info->status.rates[i];
  1384. r->count = tries[i];
  1385. }
  1386. info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
  1387. info->status.rates[ts->ts_final_idx + 1].idx = -1;
  1388. if (unlikely(ts->ts_status)) {
  1389. sc->stats.ack_fail++;
  1390. if (ts->ts_status & AR5K_TXERR_FILT) {
  1391. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1392. sc->stats.txerr_filt++;
  1393. }
  1394. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1395. sc->stats.txerr_retry++;
  1396. if (ts->ts_status & AR5K_TXERR_FIFO)
  1397. sc->stats.txerr_fifo++;
  1398. } else {
  1399. info->flags |= IEEE80211_TX_STAT_ACK;
  1400. info->status.ack_signal = ts->ts_rssi;
  1401. /* count the successful attempt as well */
  1402. info->status.rates[ts->ts_final_idx].count++;
  1403. }
  1404. /*
  1405. * Remove MAC header padding before giving the frame
  1406. * back to mac80211.
  1407. */
  1408. ath5k_remove_padding(skb);
  1409. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1410. sc->stats.antenna_tx[ts->ts_antenna]++;
  1411. else
  1412. sc->stats.antenna_tx[0]++; /* invalid */
  1413. trace_ath5k_tx_complete(sc, skb, txq, ts);
  1414. ieee80211_tx_status(sc->hw, skb);
  1415. }
  1416. static void
  1417. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1418. {
  1419. struct ath5k_tx_status ts = {};
  1420. struct ath5k_buf *bf, *bf0;
  1421. struct ath5k_desc *ds;
  1422. struct sk_buff *skb;
  1423. int ret;
  1424. spin_lock(&txq->lock);
  1425. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1426. txq->txq_poll_mark = false;
  1427. /* skb might already have been processed last time. */
  1428. if (bf->skb != NULL) {
  1429. ds = bf->desc;
  1430. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1431. if (unlikely(ret == -EINPROGRESS))
  1432. break;
  1433. else if (unlikely(ret)) {
  1434. ATH5K_ERR(sc,
  1435. "error %d while processing "
  1436. "queue %u\n", ret, txq->qnum);
  1437. break;
  1438. }
  1439. skb = bf->skb;
  1440. bf->skb = NULL;
  1441. dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
  1442. DMA_TO_DEVICE);
  1443. ath5k_tx_frame_completed(sc, skb, txq, &ts);
  1444. }
  1445. /*
  1446. * It's possible that the hardware can say the buffer is
  1447. * completed when it hasn't yet loaded the ds_link from
  1448. * host memory and moved on.
  1449. * Always keep the last descriptor to avoid HW races...
  1450. */
  1451. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1452. spin_lock(&sc->txbuflock);
  1453. list_move_tail(&bf->list, &sc->txbuf);
  1454. sc->txbuf_len++;
  1455. txq->txq_len--;
  1456. spin_unlock(&sc->txbuflock);
  1457. }
  1458. }
  1459. spin_unlock(&txq->lock);
  1460. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1461. ieee80211_wake_queue(sc->hw, txq->qnum);
  1462. }
  1463. static void
  1464. ath5k_tasklet_tx(unsigned long data)
  1465. {
  1466. int i;
  1467. struct ath5k_softc *sc = (void *)data;
  1468. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1469. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1470. ath5k_tx_processq(sc, &sc->txqs[i]);
  1471. sc->tx_pending = false;
  1472. ath5k_set_current_imask(sc);
  1473. }
  1474. /*****************\
  1475. * Beacon handling *
  1476. \*****************/
  1477. /*
  1478. * Setup the beacon frame for transmit.
  1479. */
  1480. static int
  1481. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1482. {
  1483. struct sk_buff *skb = bf->skb;
  1484. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1485. struct ath5k_hw *ah = sc->ah;
  1486. struct ath5k_desc *ds;
  1487. int ret = 0;
  1488. u8 antenna;
  1489. u32 flags;
  1490. const int padsize = 0;
  1491. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  1492. DMA_TO_DEVICE);
  1493. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1494. "skbaddr %llx\n", skb, skb->data, skb->len,
  1495. (unsigned long long)bf->skbaddr);
  1496. if (dma_mapping_error(sc->dev, bf->skbaddr)) {
  1497. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1498. return -EIO;
  1499. }
  1500. ds = bf->desc;
  1501. antenna = ah->ah_tx_ant;
  1502. flags = AR5K_TXDESC_NOACK;
  1503. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1504. ds->ds_link = bf->daddr; /* self-linked */
  1505. flags |= AR5K_TXDESC_VEOL;
  1506. } else
  1507. ds->ds_link = 0;
  1508. /*
  1509. * If we use multiple antennas on AP and use
  1510. * the Sectored AP scenario, switch antenna every
  1511. * 4 beacons to make sure everybody hears our AP.
  1512. * When a client tries to associate, hw will keep
  1513. * track of the tx antenna to be used for this client
  1514. * automaticaly, based on ACKed packets.
  1515. *
  1516. * Note: AP still listens and transmits RTS on the
  1517. * default antenna which is supposed to be an omni.
  1518. *
  1519. * Note2: On sectored scenarios it's possible to have
  1520. * multiple antennas (1 omni -- the default -- and 14
  1521. * sectors), so if we choose to actually support this
  1522. * mode, we need to allow the user to set how many antennas
  1523. * we have and tweak the code below to send beacons
  1524. * on all of them.
  1525. */
  1526. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1527. antenna = sc->bsent & 4 ? 2 : 1;
  1528. /* FIXME: If we are in g mode and rate is a CCK rate
  1529. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1530. * from tx power (value is in dB units already) */
  1531. ds->ds_data = bf->skbaddr;
  1532. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1533. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1534. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1535. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1536. 1, AR5K_TXKEYIX_INVALID,
  1537. antenna, flags, 0, 0);
  1538. if (ret)
  1539. goto err_unmap;
  1540. return 0;
  1541. err_unmap:
  1542. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1543. return ret;
  1544. }
  1545. /*
  1546. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1547. * this is called only once at config_bss time, for AP we do it every
  1548. * SWBA interrupt so that the TIM will reflect buffered frames.
  1549. *
  1550. * Called with the beacon lock.
  1551. */
  1552. int
  1553. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1554. {
  1555. int ret;
  1556. struct ath5k_softc *sc = hw->priv;
  1557. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1558. struct sk_buff *skb;
  1559. if (WARN_ON(!vif)) {
  1560. ret = -EINVAL;
  1561. goto out;
  1562. }
  1563. skb = ieee80211_beacon_get(hw, vif);
  1564. if (!skb) {
  1565. ret = -ENOMEM;
  1566. goto out;
  1567. }
  1568. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1569. avf->bbuf->skb = skb;
  1570. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1571. if (ret)
  1572. avf->bbuf->skb = NULL;
  1573. out:
  1574. return ret;
  1575. }
  1576. /*
  1577. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1578. * frame contents are done as needed and the slot time is
  1579. * also adjusted based on current state.
  1580. *
  1581. * This is called from software irq context (beacontq tasklets)
  1582. * or user context from ath5k_beacon_config.
  1583. */
  1584. static void
  1585. ath5k_beacon_send(struct ath5k_softc *sc)
  1586. {
  1587. struct ath5k_hw *ah = sc->ah;
  1588. struct ieee80211_vif *vif;
  1589. struct ath5k_vif *avf;
  1590. struct ath5k_buf *bf;
  1591. struct sk_buff *skb;
  1592. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1593. /*
  1594. * Check if the previous beacon has gone out. If
  1595. * not, don't don't try to post another: skip this
  1596. * period and wait for the next. Missed beacons
  1597. * indicate a problem and should not occur. If we
  1598. * miss too many consecutive beacons reset the device.
  1599. */
  1600. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1601. sc->bmisscount++;
  1602. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1603. "missed %u consecutive beacons\n", sc->bmisscount);
  1604. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1605. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1606. "stuck beacon time (%u missed)\n",
  1607. sc->bmisscount);
  1608. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1609. "stuck beacon, resetting\n");
  1610. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1611. }
  1612. return;
  1613. }
  1614. if (unlikely(sc->bmisscount != 0)) {
  1615. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1616. "resume beacon xmit after %u misses\n",
  1617. sc->bmisscount);
  1618. sc->bmisscount = 0;
  1619. }
  1620. if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
  1621. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1622. u64 tsf = ath5k_hw_get_tsf64(ah);
  1623. u32 tsftu = TSF_TO_TU(tsf);
  1624. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1625. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1626. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1627. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1628. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1629. } else /* only one interface */
  1630. vif = sc->bslot[0];
  1631. if (!vif)
  1632. return;
  1633. avf = (void *)vif->drv_priv;
  1634. bf = avf->bbuf;
  1635. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1636. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1637. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1638. return;
  1639. }
  1640. /*
  1641. * Stop any current dma and put the new frame on the queue.
  1642. * This should never fail since we check above that no frames
  1643. * are still pending on the queue.
  1644. */
  1645. if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
  1646. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1647. /* NB: hw still stops DMA, so proceed */
  1648. }
  1649. /* refresh the beacon for AP or MESH mode */
  1650. if (sc->opmode == NL80211_IFTYPE_AP ||
  1651. sc->opmode == NL80211_IFTYPE_MESH_POINT)
  1652. ath5k_beacon_update(sc->hw, vif);
  1653. trace_ath5k_tx(sc, bf->skb, &sc->txqs[sc->bhalq]);
  1654. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1655. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1656. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1657. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1658. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1659. while (skb) {
  1660. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1661. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1662. }
  1663. sc->bsent++;
  1664. }
  1665. /**
  1666. * ath5k_beacon_update_timers - update beacon timers
  1667. *
  1668. * @sc: struct ath5k_softc pointer we are operating on
  1669. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1670. * beacon timer update based on the current HW TSF.
  1671. *
  1672. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1673. * of a received beacon or the current local hardware TSF and write it to the
  1674. * beacon timer registers.
  1675. *
  1676. * This is called in a variety of situations, e.g. when a beacon is received,
  1677. * when a TSF update has been detected, but also when an new IBSS is created or
  1678. * when we otherwise know we have to update the timers, but we keep it in this
  1679. * function to have it all together in one place.
  1680. */
  1681. void
  1682. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1683. {
  1684. struct ath5k_hw *ah = sc->ah;
  1685. u32 nexttbtt, intval, hw_tu, bc_tu;
  1686. u64 hw_tsf;
  1687. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1688. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1689. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1690. if (intval < 15)
  1691. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1692. intval);
  1693. }
  1694. if (WARN_ON(!intval))
  1695. return;
  1696. /* beacon TSF converted to TU */
  1697. bc_tu = TSF_TO_TU(bc_tsf);
  1698. /* current TSF converted to TU */
  1699. hw_tsf = ath5k_hw_get_tsf64(ah);
  1700. hw_tu = TSF_TO_TU(hw_tsf);
  1701. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1702. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1703. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1704. * configuration we need to make sure it is bigger than that. */
  1705. if (bc_tsf == -1) {
  1706. /*
  1707. * no beacons received, called internally.
  1708. * just need to refresh timers based on HW TSF.
  1709. */
  1710. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1711. } else if (bc_tsf == 0) {
  1712. /*
  1713. * no beacon received, probably called by ath5k_reset_tsf().
  1714. * reset TSF to start with 0.
  1715. */
  1716. nexttbtt = intval;
  1717. intval |= AR5K_BEACON_RESET_TSF;
  1718. } else if (bc_tsf > hw_tsf) {
  1719. /*
  1720. * beacon received, SW merge happend but HW TSF not yet updated.
  1721. * not possible to reconfigure timers yet, but next time we
  1722. * receive a beacon with the same BSSID, the hardware will
  1723. * automatically update the TSF and then we need to reconfigure
  1724. * the timers.
  1725. */
  1726. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1727. "need to wait for HW TSF sync\n");
  1728. return;
  1729. } else {
  1730. /*
  1731. * most important case for beacon synchronization between STA.
  1732. *
  1733. * beacon received and HW TSF has been already updated by HW.
  1734. * update next TBTT based on the TSF of the beacon, but make
  1735. * sure it is ahead of our local TSF timer.
  1736. */
  1737. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1738. }
  1739. #undef FUDGE
  1740. sc->nexttbtt = nexttbtt;
  1741. intval |= AR5K_BEACON_ENA;
  1742. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1743. /*
  1744. * debugging output last in order to preserve the time critical aspect
  1745. * of this function
  1746. */
  1747. if (bc_tsf == -1)
  1748. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1749. "reconfigured timers based on HW TSF\n");
  1750. else if (bc_tsf == 0)
  1751. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1752. "reset HW TSF and timers\n");
  1753. else
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1755. "updated timers based on beacon TSF\n");
  1756. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1757. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1758. (unsigned long long) bc_tsf,
  1759. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1760. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1761. intval & AR5K_BEACON_PERIOD,
  1762. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1763. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1764. }
  1765. /**
  1766. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1767. *
  1768. * @sc: struct ath5k_softc pointer we are operating on
  1769. *
  1770. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1771. * interrupts to detect TSF updates only.
  1772. */
  1773. void
  1774. ath5k_beacon_config(struct ath5k_softc *sc)
  1775. {
  1776. struct ath5k_hw *ah = sc->ah;
  1777. unsigned long flags;
  1778. spin_lock_irqsave(&sc->block, flags);
  1779. sc->bmisscount = 0;
  1780. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1781. if (sc->enable_beacon) {
  1782. /*
  1783. * In IBSS mode we use a self-linked tx descriptor and let the
  1784. * hardware send the beacons automatically. We have to load it
  1785. * only once here.
  1786. * We use the SWBA interrupt only to keep track of the beacon
  1787. * timers in order to detect automatic TSF updates.
  1788. */
  1789. ath5k_beaconq_config(sc);
  1790. sc->imask |= AR5K_INT_SWBA;
  1791. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1792. if (ath5k_hw_hasveol(ah))
  1793. ath5k_beacon_send(sc);
  1794. } else
  1795. ath5k_beacon_update_timers(sc, -1);
  1796. } else {
  1797. ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
  1798. }
  1799. ath5k_hw_set_imr(ah, sc->imask);
  1800. mmiowb();
  1801. spin_unlock_irqrestore(&sc->block, flags);
  1802. }
  1803. static void ath5k_tasklet_beacon(unsigned long data)
  1804. {
  1805. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1806. /*
  1807. * Software beacon alert--time to send a beacon.
  1808. *
  1809. * In IBSS mode we use this interrupt just to
  1810. * keep track of the next TBTT (target beacon
  1811. * transmission time) in order to detect wether
  1812. * automatic TSF updates happened.
  1813. */
  1814. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1815. /* XXX: only if VEOL suppported */
  1816. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1817. sc->nexttbtt += sc->bintval;
  1818. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1819. "SWBA nexttbtt: %x hw_tu: %x "
  1820. "TSF: %llx\n",
  1821. sc->nexttbtt,
  1822. TSF_TO_TU(tsf),
  1823. (unsigned long long) tsf);
  1824. } else {
  1825. spin_lock(&sc->block);
  1826. ath5k_beacon_send(sc);
  1827. spin_unlock(&sc->block);
  1828. }
  1829. }
  1830. /********************\
  1831. * Interrupt handling *
  1832. \********************/
  1833. static void
  1834. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1835. {
  1836. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1837. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1838. /* run ANI only when full calibration is not active */
  1839. ah->ah_cal_next_ani = jiffies +
  1840. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1841. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1842. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1843. ah->ah_cal_next_full = jiffies +
  1844. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1845. tasklet_schedule(&ah->ah_sc->calib);
  1846. }
  1847. /* we could use SWI to generate enough interrupts to meet our
  1848. * calibration interval requirements, if necessary:
  1849. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1850. }
  1851. static void
  1852. ath5k_schedule_rx(struct ath5k_softc *sc)
  1853. {
  1854. sc->rx_pending = true;
  1855. tasklet_schedule(&sc->rxtq);
  1856. }
  1857. static void
  1858. ath5k_schedule_tx(struct ath5k_softc *sc)
  1859. {
  1860. sc->tx_pending = true;
  1861. tasklet_schedule(&sc->txtq);
  1862. }
  1863. irqreturn_t
  1864. ath5k_intr(int irq, void *dev_id)
  1865. {
  1866. struct ath5k_softc *sc = dev_id;
  1867. struct ath5k_hw *ah = sc->ah;
  1868. enum ath5k_int status;
  1869. unsigned int counter = 1000;
  1870. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1871. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1872. !ath5k_hw_is_intr_pending(ah))))
  1873. return IRQ_NONE;
  1874. do {
  1875. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1876. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1877. status, sc->imask);
  1878. if (unlikely(status & AR5K_INT_FATAL)) {
  1879. /*
  1880. * Fatal errors are unrecoverable.
  1881. * Typically these are caused by DMA errors.
  1882. */
  1883. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1884. "fatal int, resetting\n");
  1885. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1886. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1887. /*
  1888. * Receive buffers are full. Either the bus is busy or
  1889. * the CPU is not fast enough to process all received
  1890. * frames.
  1891. * Older chipsets need a reset to come out of this
  1892. * condition, but we treat it as RX for newer chips.
  1893. * We don't know exactly which versions need a reset -
  1894. * this guess is copied from the HAL.
  1895. */
  1896. sc->stats.rxorn_intr++;
  1897. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1898. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1899. "rx overrun, resetting\n");
  1900. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1901. }
  1902. else
  1903. ath5k_schedule_rx(sc);
  1904. } else {
  1905. if (status & AR5K_INT_SWBA) {
  1906. tasklet_hi_schedule(&sc->beacontq);
  1907. }
  1908. if (status & AR5K_INT_RXEOL) {
  1909. /*
  1910. * NB: the hardware should re-read the link when
  1911. * RXE bit is written, but it doesn't work at
  1912. * least on older hardware revs.
  1913. */
  1914. sc->stats.rxeol_intr++;
  1915. }
  1916. if (status & AR5K_INT_TXURN) {
  1917. /* bump tx trigger level */
  1918. ath5k_hw_update_tx_triglevel(ah, true);
  1919. }
  1920. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1921. ath5k_schedule_rx(sc);
  1922. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1923. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1924. ath5k_schedule_tx(sc);
  1925. if (status & AR5K_INT_BMISS) {
  1926. /* TODO */
  1927. }
  1928. if (status & AR5K_INT_MIB) {
  1929. sc->stats.mib_intr++;
  1930. ath5k_hw_update_mib_counters(ah);
  1931. ath5k_ani_mib_intr(ah);
  1932. }
  1933. if (status & AR5K_INT_GPIO)
  1934. tasklet_schedule(&sc->rf_kill.toggleq);
  1935. }
  1936. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1937. break;
  1938. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1939. if (sc->rx_pending || sc->tx_pending)
  1940. ath5k_set_current_imask(sc);
  1941. if (unlikely(!counter))
  1942. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1943. ath5k_intr_calibration_poll(ah);
  1944. return IRQ_HANDLED;
  1945. }
  1946. /*
  1947. * Periodically recalibrate the PHY to account
  1948. * for temperature/environment changes.
  1949. */
  1950. static void
  1951. ath5k_tasklet_calibrate(unsigned long data)
  1952. {
  1953. struct ath5k_softc *sc = (void *)data;
  1954. struct ath5k_hw *ah = sc->ah;
  1955. /* Only full calibration for now */
  1956. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1957. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1958. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1959. sc->curchan->hw_value);
  1960. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1961. /*
  1962. * Rfgain is out of bounds, reset the chip
  1963. * to load new gain values.
  1964. */
  1965. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1966. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1967. }
  1968. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1969. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1970. ieee80211_frequency_to_channel(
  1971. sc->curchan->center_freq));
  1972. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1973. * doesn't.
  1974. * TODO: We should stop TX here, so that it doesn't interfere.
  1975. * Note that stopping the queues is not enough to stop TX! */
  1976. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1977. ah->ah_cal_next_nf = jiffies +
  1978. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1979. ath5k_hw_update_noise_floor(ah);
  1980. }
  1981. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1982. }
  1983. static void
  1984. ath5k_tasklet_ani(unsigned long data)
  1985. {
  1986. struct ath5k_softc *sc = (void *)data;
  1987. struct ath5k_hw *ah = sc->ah;
  1988. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1989. ath5k_ani_calibration(ah);
  1990. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1991. }
  1992. static void
  1993. ath5k_tx_complete_poll_work(struct work_struct *work)
  1994. {
  1995. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1996. tx_complete_work.work);
  1997. struct ath5k_txq *txq;
  1998. int i;
  1999. bool needreset = false;
  2000. mutex_lock(&sc->lock);
  2001. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  2002. if (sc->txqs[i].setup) {
  2003. txq = &sc->txqs[i];
  2004. spin_lock_bh(&txq->lock);
  2005. if (txq->txq_len > 1) {
  2006. if (txq->txq_poll_mark) {
  2007. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  2008. "TX queue stuck %d\n",
  2009. txq->qnum);
  2010. needreset = true;
  2011. txq->txq_stuck++;
  2012. spin_unlock_bh(&txq->lock);
  2013. break;
  2014. } else {
  2015. txq->txq_poll_mark = true;
  2016. }
  2017. }
  2018. spin_unlock_bh(&txq->lock);
  2019. }
  2020. }
  2021. if (needreset) {
  2022. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2023. "TX queues stuck, resetting\n");
  2024. ath5k_reset(sc, NULL, true);
  2025. }
  2026. mutex_unlock(&sc->lock);
  2027. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2028. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2029. }
  2030. /*************************\
  2031. * Initialization routines *
  2032. \*************************/
  2033. int
  2034. ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
  2035. {
  2036. struct ieee80211_hw *hw = sc->hw;
  2037. struct ath_common *common;
  2038. int ret;
  2039. int csz;
  2040. /* Initialize driver private data */
  2041. SET_IEEE80211_DEV(hw, sc->dev);
  2042. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2043. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2044. IEEE80211_HW_SIGNAL_DBM |
  2045. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2046. hw->wiphy->interface_modes =
  2047. BIT(NL80211_IFTYPE_AP) |
  2048. BIT(NL80211_IFTYPE_STATION) |
  2049. BIT(NL80211_IFTYPE_ADHOC) |
  2050. BIT(NL80211_IFTYPE_MESH_POINT);
  2051. /* both antennas can be configured as RX or TX */
  2052. hw->wiphy->available_antennas_tx = 0x3;
  2053. hw->wiphy->available_antennas_rx = 0x3;
  2054. hw->extra_tx_headroom = 2;
  2055. hw->channel_change_time = 5000;
  2056. /*
  2057. * Mark the device as detached to avoid processing
  2058. * interrupts until setup is complete.
  2059. */
  2060. __set_bit(ATH_STAT_INVALID, sc->status);
  2061. sc->opmode = NL80211_IFTYPE_STATION;
  2062. sc->bintval = 1000;
  2063. mutex_init(&sc->lock);
  2064. spin_lock_init(&sc->rxbuflock);
  2065. spin_lock_init(&sc->txbuflock);
  2066. spin_lock_init(&sc->block);
  2067. /* Setup interrupt handler */
  2068. ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2069. if (ret) {
  2070. ATH5K_ERR(sc, "request_irq failed\n");
  2071. goto err;
  2072. }
  2073. /* If we passed the test, malloc an ath5k_hw struct */
  2074. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2075. if (!sc->ah) {
  2076. ret = -ENOMEM;
  2077. ATH5K_ERR(sc, "out of memory\n");
  2078. goto err_irq;
  2079. }
  2080. sc->ah->ah_sc = sc;
  2081. sc->ah->ah_iobase = sc->iobase;
  2082. common = ath5k_hw_common(sc->ah);
  2083. common->ops = &ath5k_common_ops;
  2084. common->bus_ops = bus_ops;
  2085. common->ah = sc->ah;
  2086. common->hw = hw;
  2087. common->priv = sc;
  2088. /*
  2089. * Cache line size is used to size and align various
  2090. * structures used to communicate with the hardware.
  2091. */
  2092. ath5k_read_cachesize(common, &csz);
  2093. common->cachelsz = csz << 2; /* convert to bytes */
  2094. spin_lock_init(&common->cc_lock);
  2095. /* Initialize device */
  2096. ret = ath5k_hw_init(sc);
  2097. if (ret)
  2098. goto err_free_ah;
  2099. /* set up multi-rate retry capabilities */
  2100. if (sc->ah->ah_version == AR5K_AR5212) {
  2101. hw->max_rates = 4;
  2102. hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
  2103. AR5K_INIT_RETRY_LONG);
  2104. }
  2105. hw->vif_data_size = sizeof(struct ath5k_vif);
  2106. /* Finish private driver data initialization */
  2107. ret = ath5k_init(hw);
  2108. if (ret)
  2109. goto err_ah;
  2110. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2111. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2112. sc->ah->ah_mac_srev,
  2113. sc->ah->ah_phy_revision);
  2114. if (!sc->ah->ah_single_chip) {
  2115. /* Single chip radio (!RF5111) */
  2116. if (sc->ah->ah_radio_5ghz_revision &&
  2117. !sc->ah->ah_radio_2ghz_revision) {
  2118. /* No 5GHz support -> report 2GHz radio */
  2119. if (!test_bit(AR5K_MODE_11A,
  2120. sc->ah->ah_capabilities.cap_mode)) {
  2121. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2122. ath5k_chip_name(AR5K_VERSION_RAD,
  2123. sc->ah->ah_radio_5ghz_revision),
  2124. sc->ah->ah_radio_5ghz_revision);
  2125. /* No 2GHz support (5110 and some
  2126. * 5Ghz only cards) -> report 5Ghz radio */
  2127. } else if (!test_bit(AR5K_MODE_11B,
  2128. sc->ah->ah_capabilities.cap_mode)) {
  2129. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2130. ath5k_chip_name(AR5K_VERSION_RAD,
  2131. sc->ah->ah_radio_5ghz_revision),
  2132. sc->ah->ah_radio_5ghz_revision);
  2133. /* Multiband radio */
  2134. } else {
  2135. ATH5K_INFO(sc, "RF%s multiband radio found"
  2136. " (0x%x)\n",
  2137. ath5k_chip_name(AR5K_VERSION_RAD,
  2138. sc->ah->ah_radio_5ghz_revision),
  2139. sc->ah->ah_radio_5ghz_revision);
  2140. }
  2141. }
  2142. /* Multi chip radio (RF5111 - RF2111) ->
  2143. * report both 2GHz/5GHz radios */
  2144. else if (sc->ah->ah_radio_5ghz_revision &&
  2145. sc->ah->ah_radio_2ghz_revision){
  2146. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2147. ath5k_chip_name(AR5K_VERSION_RAD,
  2148. sc->ah->ah_radio_5ghz_revision),
  2149. sc->ah->ah_radio_5ghz_revision);
  2150. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2151. ath5k_chip_name(AR5K_VERSION_RAD,
  2152. sc->ah->ah_radio_2ghz_revision),
  2153. sc->ah->ah_radio_2ghz_revision);
  2154. }
  2155. }
  2156. ath5k_debug_init_device(sc);
  2157. /* ready to process interrupts */
  2158. __clear_bit(ATH_STAT_INVALID, sc->status);
  2159. return 0;
  2160. err_ah:
  2161. ath5k_hw_deinit(sc->ah);
  2162. err_free_ah:
  2163. kfree(sc->ah);
  2164. err_irq:
  2165. free_irq(sc->irq, sc);
  2166. err:
  2167. return ret;
  2168. }
  2169. static int
  2170. ath5k_stop_locked(struct ath5k_softc *sc)
  2171. {
  2172. struct ath5k_hw *ah = sc->ah;
  2173. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2174. test_bit(ATH_STAT_INVALID, sc->status));
  2175. /*
  2176. * Shutdown the hardware and driver:
  2177. * stop output from above
  2178. * disable interrupts
  2179. * turn off timers
  2180. * turn off the radio
  2181. * clear transmit machinery
  2182. * clear receive machinery
  2183. * drain and release tx queues
  2184. * reclaim beacon resources
  2185. * power down hardware
  2186. *
  2187. * Note that some of this work is not possible if the
  2188. * hardware is gone (invalid).
  2189. */
  2190. ieee80211_stop_queues(sc->hw);
  2191. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2192. ath5k_led_off(sc);
  2193. ath5k_hw_set_imr(ah, 0);
  2194. synchronize_irq(sc->irq);
  2195. ath5k_rx_stop(sc);
  2196. ath5k_hw_dma_stop(ah);
  2197. ath5k_drain_tx_buffs(sc);
  2198. ath5k_hw_phy_disable(ah);
  2199. }
  2200. return 0;
  2201. }
  2202. int
  2203. ath5k_init_hw(struct ath5k_softc *sc)
  2204. {
  2205. struct ath5k_hw *ah = sc->ah;
  2206. struct ath_common *common = ath5k_hw_common(ah);
  2207. int ret, i;
  2208. mutex_lock(&sc->lock);
  2209. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2210. /*
  2211. * Stop anything previously setup. This is safe
  2212. * no matter this is the first time through or not.
  2213. */
  2214. ath5k_stop_locked(sc);
  2215. /*
  2216. * The basic interface to setting the hardware in a good
  2217. * state is ``reset''. On return the hardware is known to
  2218. * be powered up and with interrupts disabled. This must
  2219. * be followed by initialization of the appropriate bits
  2220. * and then setup of the interrupt mask.
  2221. */
  2222. sc->curchan = sc->hw->conf.channel;
  2223. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2224. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2225. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2226. ret = ath5k_reset(sc, NULL, false);
  2227. if (ret)
  2228. goto done;
  2229. ath5k_rfkill_hw_start(ah);
  2230. /*
  2231. * Reset the key cache since some parts do not reset the
  2232. * contents on initial power up or resume from suspend.
  2233. */
  2234. for (i = 0; i < common->keymax; i++)
  2235. ath_hw_keyreset(common, (u16) i);
  2236. /* Use higher rates for acks instead of base
  2237. * rate */
  2238. ah->ah_ack_bitrate_high = true;
  2239. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2240. sc->bslot[i] = NULL;
  2241. ret = 0;
  2242. done:
  2243. mmiowb();
  2244. mutex_unlock(&sc->lock);
  2245. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2246. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2247. return ret;
  2248. }
  2249. static void stop_tasklets(struct ath5k_softc *sc)
  2250. {
  2251. sc->rx_pending = false;
  2252. sc->tx_pending = false;
  2253. tasklet_kill(&sc->rxtq);
  2254. tasklet_kill(&sc->txtq);
  2255. tasklet_kill(&sc->calib);
  2256. tasklet_kill(&sc->beacontq);
  2257. tasklet_kill(&sc->ani_tasklet);
  2258. }
  2259. /*
  2260. * Stop the device, grabbing the top-level lock to protect
  2261. * against concurrent entry through ath5k_init (which can happen
  2262. * if another thread does a system call and the thread doing the
  2263. * stop is preempted).
  2264. */
  2265. int
  2266. ath5k_stop_hw(struct ath5k_softc *sc)
  2267. {
  2268. int ret;
  2269. mutex_lock(&sc->lock);
  2270. ret = ath5k_stop_locked(sc);
  2271. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2272. /*
  2273. * Don't set the card in full sleep mode!
  2274. *
  2275. * a) When the device is in this state it must be carefully
  2276. * woken up or references to registers in the PCI clock
  2277. * domain may freeze the bus (and system). This varies
  2278. * by chip and is mostly an issue with newer parts
  2279. * (madwifi sources mentioned srev >= 0x78) that go to
  2280. * sleep more quickly.
  2281. *
  2282. * b) On older chips full sleep results a weird behaviour
  2283. * during wakeup. I tested various cards with srev < 0x78
  2284. * and they don't wake up after module reload, a second
  2285. * module reload is needed to bring the card up again.
  2286. *
  2287. * Until we figure out what's going on don't enable
  2288. * full chip reset on any chip (this is what Legacy HAL
  2289. * and Sam's HAL do anyway). Instead Perform a full reset
  2290. * on the device (same as initial state after attach) and
  2291. * leave it idle (keep MAC/BB on warm reset) */
  2292. ret = ath5k_hw_on_hold(sc->ah);
  2293. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2294. "putting device to sleep\n");
  2295. }
  2296. mmiowb();
  2297. mutex_unlock(&sc->lock);
  2298. stop_tasklets(sc);
  2299. cancel_delayed_work_sync(&sc->tx_complete_work);
  2300. ath5k_rfkill_hw_stop(sc->ah);
  2301. return ret;
  2302. }
  2303. /*
  2304. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2305. * and change to the given channel.
  2306. *
  2307. * This should be called with sc->lock.
  2308. */
  2309. static int
  2310. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  2311. bool skip_pcu)
  2312. {
  2313. struct ath5k_hw *ah = sc->ah;
  2314. struct ath_common *common = ath5k_hw_common(ah);
  2315. int ret, ani_mode;
  2316. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2317. ath5k_hw_set_imr(ah, 0);
  2318. synchronize_irq(sc->irq);
  2319. stop_tasklets(sc);
  2320. /* Save ani mode and disable ANI durring
  2321. * reset. If we don't we might get false
  2322. * PHY error interrupts. */
  2323. ani_mode = ah->ah_sc->ani_state.ani_mode;
  2324. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2325. /* We are going to empty hw queues
  2326. * so we should also free any remaining
  2327. * tx buffers */
  2328. ath5k_drain_tx_buffs(sc);
  2329. if (chan)
  2330. sc->curchan = chan;
  2331. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
  2332. skip_pcu);
  2333. if (ret) {
  2334. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2335. goto err;
  2336. }
  2337. ret = ath5k_rx_start(sc);
  2338. if (ret) {
  2339. ATH5K_ERR(sc, "can't start recv logic\n");
  2340. goto err;
  2341. }
  2342. ath5k_ani_init(ah, ani_mode);
  2343. ah->ah_cal_next_full = jiffies;
  2344. ah->ah_cal_next_ani = jiffies;
  2345. ah->ah_cal_next_nf = jiffies;
  2346. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2347. /* clear survey data and cycle counters */
  2348. memset(&sc->survey, 0, sizeof(sc->survey));
  2349. spin_lock_bh(&common->cc_lock);
  2350. ath_hw_cycle_counters_update(common);
  2351. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2352. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2353. spin_unlock_bh(&common->cc_lock);
  2354. /*
  2355. * Change channels and update the h/w rate map if we're switching;
  2356. * e.g. 11a to 11b/g.
  2357. *
  2358. * We may be doing a reset in response to an ioctl that changes the
  2359. * channel so update any state that might change as a result.
  2360. *
  2361. * XXX needed?
  2362. */
  2363. /* ath5k_chan_change(sc, c); */
  2364. ath5k_beacon_config(sc);
  2365. /* intrs are enabled by ath5k_beacon_config */
  2366. ieee80211_wake_queues(sc->hw);
  2367. return 0;
  2368. err:
  2369. return ret;
  2370. }
  2371. static void ath5k_reset_work(struct work_struct *work)
  2372. {
  2373. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2374. reset_work);
  2375. mutex_lock(&sc->lock);
  2376. ath5k_reset(sc, NULL, true);
  2377. mutex_unlock(&sc->lock);
  2378. }
  2379. static int
  2380. ath5k_init(struct ieee80211_hw *hw)
  2381. {
  2382. struct ath5k_softc *sc = hw->priv;
  2383. struct ath5k_hw *ah = sc->ah;
  2384. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2385. struct ath5k_txq *txq;
  2386. u8 mac[ETH_ALEN] = {};
  2387. int ret;
  2388. /*
  2389. * Check if the MAC has multi-rate retry support.
  2390. * We do this by trying to setup a fake extended
  2391. * descriptor. MACs that don't have support will
  2392. * return false w/o doing anything. MACs that do
  2393. * support it will return true w/o doing anything.
  2394. */
  2395. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2396. if (ret < 0)
  2397. goto err;
  2398. if (ret > 0)
  2399. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2400. /*
  2401. * Collect the channel list. The 802.11 layer
  2402. * is resposible for filtering this list based
  2403. * on settings like the phy mode and regulatory
  2404. * domain restrictions.
  2405. */
  2406. ret = ath5k_setup_bands(hw);
  2407. if (ret) {
  2408. ATH5K_ERR(sc, "can't get channels\n");
  2409. goto err;
  2410. }
  2411. /*
  2412. * Allocate tx+rx descriptors and populate the lists.
  2413. */
  2414. ret = ath5k_desc_alloc(sc);
  2415. if (ret) {
  2416. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2417. goto err;
  2418. }
  2419. /*
  2420. * Allocate hardware transmit queues: one queue for
  2421. * beacon frames and one data queue for each QoS
  2422. * priority. Note that hw functions handle resetting
  2423. * these queues at the needed time.
  2424. */
  2425. ret = ath5k_beaconq_setup(ah);
  2426. if (ret < 0) {
  2427. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2428. goto err_desc;
  2429. }
  2430. sc->bhalq = ret;
  2431. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2432. if (IS_ERR(sc->cabq)) {
  2433. ATH5K_ERR(sc, "can't setup cab queue\n");
  2434. ret = PTR_ERR(sc->cabq);
  2435. goto err_bhal;
  2436. }
  2437. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2438. * capability information */
  2439. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2440. /* This order matches mac80211's queue priority, so we can
  2441. * directly use the mac80211 queue number without any mapping */
  2442. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2443. if (IS_ERR(txq)) {
  2444. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2445. ret = PTR_ERR(txq);
  2446. goto err_queues;
  2447. }
  2448. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2449. if (IS_ERR(txq)) {
  2450. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2451. ret = PTR_ERR(txq);
  2452. goto err_queues;
  2453. }
  2454. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2455. if (IS_ERR(txq)) {
  2456. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2457. ret = PTR_ERR(txq);
  2458. goto err_queues;
  2459. }
  2460. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2461. if (IS_ERR(txq)) {
  2462. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2463. ret = PTR_ERR(txq);
  2464. goto err_queues;
  2465. }
  2466. hw->queues = 4;
  2467. } else {
  2468. /* older hardware (5210) can only support one data queue */
  2469. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2470. if (IS_ERR(txq)) {
  2471. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2472. ret = PTR_ERR(txq);
  2473. goto err_queues;
  2474. }
  2475. hw->queues = 1;
  2476. }
  2477. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2478. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2479. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2480. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2481. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2482. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2483. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2484. ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
  2485. if (ret) {
  2486. ATH5K_ERR(sc, "unable to read address from EEPROM\n");
  2487. goto err_queues;
  2488. }
  2489. SET_IEEE80211_PERM_ADDR(hw, mac);
  2490. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2491. /* All MAC address bits matter for ACKs */
  2492. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2493. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2494. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2495. if (ret) {
  2496. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2497. goto err_queues;
  2498. }
  2499. ret = ieee80211_register_hw(hw);
  2500. if (ret) {
  2501. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2502. goto err_queues;
  2503. }
  2504. if (!ath_is_world_regd(regulatory))
  2505. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2506. ath5k_init_leds(sc);
  2507. ath5k_sysfs_register(sc);
  2508. return 0;
  2509. err_queues:
  2510. ath5k_txq_release(sc);
  2511. err_bhal:
  2512. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2513. err_desc:
  2514. ath5k_desc_free(sc);
  2515. err:
  2516. return ret;
  2517. }
  2518. void
  2519. ath5k_deinit_softc(struct ath5k_softc *sc)
  2520. {
  2521. struct ieee80211_hw *hw = sc->hw;
  2522. /*
  2523. * NB: the order of these is important:
  2524. * o call the 802.11 layer before detaching ath5k_hw to
  2525. * ensure callbacks into the driver to delete global
  2526. * key cache entries can be handled
  2527. * o reclaim the tx queue data structures after calling
  2528. * the 802.11 layer as we'll get called back to reclaim
  2529. * node state and potentially want to use them
  2530. * o to cleanup the tx queues the hal is called, so detach
  2531. * it last
  2532. * XXX: ??? detach ath5k_hw ???
  2533. * Other than that, it's straightforward...
  2534. */
  2535. ieee80211_unregister_hw(hw);
  2536. ath5k_desc_free(sc);
  2537. ath5k_txq_release(sc);
  2538. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2539. ath5k_unregister_leds(sc);
  2540. ath5k_sysfs_unregister(sc);
  2541. /*
  2542. * NB: can't reclaim these until after ieee80211_ifdetach
  2543. * returns because we'll get called back to reclaim node
  2544. * state and potentially want to use them.
  2545. */
  2546. ath5k_hw_deinit(sc->ah);
  2547. free_irq(sc->irq, sc);
  2548. }
  2549. bool
  2550. ath_any_vif_assoc(struct ath5k_softc *sc)
  2551. {
  2552. struct ath5k_vif_iter_data iter_data;
  2553. iter_data.hw_macaddr = NULL;
  2554. iter_data.any_assoc = false;
  2555. iter_data.need_set_hw_addr = false;
  2556. iter_data.found_active = true;
  2557. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
  2558. &iter_data);
  2559. return iter_data.any_assoc;
  2560. }
  2561. void
  2562. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2563. {
  2564. struct ath5k_softc *sc = hw->priv;
  2565. struct ath5k_hw *ah = sc->ah;
  2566. u32 rfilt;
  2567. rfilt = ath5k_hw_get_rx_filter(ah);
  2568. if (enable)
  2569. rfilt |= AR5K_RX_FILTER_BEACON;
  2570. else
  2571. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2572. ath5k_hw_set_rx_filter(ah, rfilt);
  2573. sc->filter_flags = rfilt;
  2574. }