mpc5121_nfc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /*
  2. * Copyright 2004-2008 Freescale Semiconductor, Inc.
  3. * Copyright 2009 Semihalf.
  4. *
  5. * Approved as OSADL project by a majority of OSADL members and funded
  6. * by OSADL membership fees in 2009; for details see www.osadl.org.
  7. *
  8. * Based on original driver from Freescale Semiconductor
  9. * written by John Rigby <jrigby@freescale.com> on basis
  10. * of drivers/mtd/nand/mxc_nand.c. Reworked and extended
  11. * Piotr Ziecik <kosmo@semihalf.com>.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version 2
  16. * of the License, or (at your option) any later version.
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  25. * MA 02110-1301, USA.
  26. */
  27. #include <linux/module.h>
  28. #include <linux/clk.h>
  29. #include <linux/gfp.h>
  30. #include <linux/delay.h>
  31. #include <linux/err.h>
  32. #include <linux/init.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/io.h>
  35. #include <linux/mtd/mtd.h>
  36. #include <linux/mtd/nand.h>
  37. #include <linux/mtd/partitions.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_platform.h>
  40. #include <asm/mpc5121.h>
  41. /* Addresses for NFC MAIN RAM BUFFER areas */
  42. #define NFC_MAIN_AREA(n) ((n) * 0x200)
  43. /* Addresses for NFC SPARE BUFFER areas */
  44. #define NFC_SPARE_BUFFERS 8
  45. #define NFC_SPARE_LEN 0x40
  46. #define NFC_SPARE_AREA(n) (0x1000 + ((n) * NFC_SPARE_LEN))
  47. /* MPC5121 NFC registers */
  48. #define NFC_BUF_ADDR 0x1E04
  49. #define NFC_FLASH_ADDR 0x1E06
  50. #define NFC_FLASH_CMD 0x1E08
  51. #define NFC_CONFIG 0x1E0A
  52. #define NFC_ECC_STATUS1 0x1E0C
  53. #define NFC_ECC_STATUS2 0x1E0E
  54. #define NFC_SPAS 0x1E10
  55. #define NFC_WRPROT 0x1E12
  56. #define NFC_NF_WRPRST 0x1E18
  57. #define NFC_CONFIG1 0x1E1A
  58. #define NFC_CONFIG2 0x1E1C
  59. #define NFC_UNLOCKSTART_BLK0 0x1E20
  60. #define NFC_UNLOCKEND_BLK0 0x1E22
  61. #define NFC_UNLOCKSTART_BLK1 0x1E24
  62. #define NFC_UNLOCKEND_BLK1 0x1E26
  63. #define NFC_UNLOCKSTART_BLK2 0x1E28
  64. #define NFC_UNLOCKEND_BLK2 0x1E2A
  65. #define NFC_UNLOCKSTART_BLK3 0x1E2C
  66. #define NFC_UNLOCKEND_BLK3 0x1E2E
  67. /* Bit Definitions: NFC_BUF_ADDR */
  68. #define NFC_RBA_MASK (7 << 0)
  69. #define NFC_ACTIVE_CS_SHIFT 5
  70. #define NFC_ACTIVE_CS_MASK (3 << NFC_ACTIVE_CS_SHIFT)
  71. /* Bit Definitions: NFC_CONFIG */
  72. #define NFC_BLS_UNLOCKED (1 << 1)
  73. /* Bit Definitions: NFC_CONFIG1 */
  74. #define NFC_ECC_4BIT (1 << 0)
  75. #define NFC_FULL_PAGE_DMA (1 << 1)
  76. #define NFC_SPARE_ONLY (1 << 2)
  77. #define NFC_ECC_ENABLE (1 << 3)
  78. #define NFC_INT_MASK (1 << 4)
  79. #define NFC_BIG_ENDIAN (1 << 5)
  80. #define NFC_RESET (1 << 6)
  81. #define NFC_CE (1 << 7)
  82. #define NFC_ONE_CYCLE (1 << 8)
  83. #define NFC_PPB_32 (0 << 9)
  84. #define NFC_PPB_64 (1 << 9)
  85. #define NFC_PPB_128 (2 << 9)
  86. #define NFC_PPB_256 (3 << 9)
  87. #define NFC_PPB_MASK (3 << 9)
  88. #define NFC_FULL_PAGE_INT (1 << 11)
  89. /* Bit Definitions: NFC_CONFIG2 */
  90. #define NFC_COMMAND (1 << 0)
  91. #define NFC_ADDRESS (1 << 1)
  92. #define NFC_INPUT (1 << 2)
  93. #define NFC_OUTPUT (1 << 3)
  94. #define NFC_ID (1 << 4)
  95. #define NFC_STATUS (1 << 5)
  96. #define NFC_CMD_FAIL (1 << 15)
  97. #define NFC_INT (1 << 15)
  98. /* Bit Definitions: NFC_WRPROT */
  99. #define NFC_WPC_LOCK_TIGHT (1 << 0)
  100. #define NFC_WPC_LOCK (1 << 1)
  101. #define NFC_WPC_UNLOCK (1 << 2)
  102. #define DRV_NAME "mpc5121_nfc"
  103. /* Timeouts */
  104. #define NFC_RESET_TIMEOUT 1000 /* 1 ms */
  105. #define NFC_TIMEOUT (HZ / 10) /* 1/10 s */
  106. struct mpc5121_nfc_prv {
  107. struct mtd_info mtd;
  108. struct nand_chip chip;
  109. int irq;
  110. void __iomem *regs;
  111. struct clk *clk;
  112. wait_queue_head_t irq_waitq;
  113. uint column;
  114. int spareonly;
  115. void __iomem *csreg;
  116. struct device *dev;
  117. };
  118. static void mpc5121_nfc_done(struct mtd_info *mtd);
  119. #ifdef CONFIG_MTD_PARTITIONS
  120. static const char *mpc5121_nfc_pprobes[] = { "cmdlinepart", NULL };
  121. #endif
  122. /* Read NFC register */
  123. static inline u16 nfc_read(struct mtd_info *mtd, uint reg)
  124. {
  125. struct nand_chip *chip = mtd->priv;
  126. struct mpc5121_nfc_prv *prv = chip->priv;
  127. return in_be16(prv->regs + reg);
  128. }
  129. /* Write NFC register */
  130. static inline void nfc_write(struct mtd_info *mtd, uint reg, u16 val)
  131. {
  132. struct nand_chip *chip = mtd->priv;
  133. struct mpc5121_nfc_prv *prv = chip->priv;
  134. out_be16(prv->regs + reg, val);
  135. }
  136. /* Set bits in NFC register */
  137. static inline void nfc_set(struct mtd_info *mtd, uint reg, u16 bits)
  138. {
  139. nfc_write(mtd, reg, nfc_read(mtd, reg) | bits);
  140. }
  141. /* Clear bits in NFC register */
  142. static inline void nfc_clear(struct mtd_info *mtd, uint reg, u16 bits)
  143. {
  144. nfc_write(mtd, reg, nfc_read(mtd, reg) & ~bits);
  145. }
  146. /* Invoke address cycle */
  147. static inline void mpc5121_nfc_send_addr(struct mtd_info *mtd, u16 addr)
  148. {
  149. nfc_write(mtd, NFC_FLASH_ADDR, addr);
  150. nfc_write(mtd, NFC_CONFIG2, NFC_ADDRESS);
  151. mpc5121_nfc_done(mtd);
  152. }
  153. /* Invoke command cycle */
  154. static inline void mpc5121_nfc_send_cmd(struct mtd_info *mtd, u16 cmd)
  155. {
  156. nfc_write(mtd, NFC_FLASH_CMD, cmd);
  157. nfc_write(mtd, NFC_CONFIG2, NFC_COMMAND);
  158. mpc5121_nfc_done(mtd);
  159. }
  160. /* Send data from NFC buffers to NAND flash */
  161. static inline void mpc5121_nfc_send_prog_page(struct mtd_info *mtd)
  162. {
  163. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  164. nfc_write(mtd, NFC_CONFIG2, NFC_INPUT);
  165. mpc5121_nfc_done(mtd);
  166. }
  167. /* Receive data from NAND flash */
  168. static inline void mpc5121_nfc_send_read_page(struct mtd_info *mtd)
  169. {
  170. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  171. nfc_write(mtd, NFC_CONFIG2, NFC_OUTPUT);
  172. mpc5121_nfc_done(mtd);
  173. }
  174. /* Receive ID from NAND flash */
  175. static inline void mpc5121_nfc_send_read_id(struct mtd_info *mtd)
  176. {
  177. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  178. nfc_write(mtd, NFC_CONFIG2, NFC_ID);
  179. mpc5121_nfc_done(mtd);
  180. }
  181. /* Receive status from NAND flash */
  182. static inline void mpc5121_nfc_send_read_status(struct mtd_info *mtd)
  183. {
  184. nfc_clear(mtd, NFC_BUF_ADDR, NFC_RBA_MASK);
  185. nfc_write(mtd, NFC_CONFIG2, NFC_STATUS);
  186. mpc5121_nfc_done(mtd);
  187. }
  188. /* NFC interrupt handler */
  189. static irqreturn_t mpc5121_nfc_irq(int irq, void *data)
  190. {
  191. struct mtd_info *mtd = data;
  192. struct nand_chip *chip = mtd->priv;
  193. struct mpc5121_nfc_prv *prv = chip->priv;
  194. nfc_set(mtd, NFC_CONFIG1, NFC_INT_MASK);
  195. wake_up(&prv->irq_waitq);
  196. return IRQ_HANDLED;
  197. }
  198. /* Wait for operation complete */
  199. static void mpc5121_nfc_done(struct mtd_info *mtd)
  200. {
  201. struct nand_chip *chip = mtd->priv;
  202. struct mpc5121_nfc_prv *prv = chip->priv;
  203. int rv;
  204. if ((nfc_read(mtd, NFC_CONFIG2) & NFC_INT) == 0) {
  205. nfc_clear(mtd, NFC_CONFIG1, NFC_INT_MASK);
  206. rv = wait_event_timeout(prv->irq_waitq,
  207. (nfc_read(mtd, NFC_CONFIG2) & NFC_INT), NFC_TIMEOUT);
  208. if (!rv)
  209. dev_warn(prv->dev,
  210. "Timeout while waiting for interrupt.\n");
  211. }
  212. nfc_clear(mtd, NFC_CONFIG2, NFC_INT);
  213. }
  214. /* Do address cycle(s) */
  215. static void mpc5121_nfc_addr_cycle(struct mtd_info *mtd, int column, int page)
  216. {
  217. struct nand_chip *chip = mtd->priv;
  218. u32 pagemask = chip->pagemask;
  219. if (column != -1) {
  220. mpc5121_nfc_send_addr(mtd, column);
  221. if (mtd->writesize > 512)
  222. mpc5121_nfc_send_addr(mtd, column >> 8);
  223. }
  224. if (page != -1) {
  225. do {
  226. mpc5121_nfc_send_addr(mtd, page & 0xFF);
  227. page >>= 8;
  228. pagemask >>= 8;
  229. } while (pagemask);
  230. }
  231. }
  232. /* Control chip select signals */
  233. static void mpc5121_nfc_select_chip(struct mtd_info *mtd, int chip)
  234. {
  235. if (chip < 0) {
  236. nfc_clear(mtd, NFC_CONFIG1, NFC_CE);
  237. return;
  238. }
  239. nfc_clear(mtd, NFC_BUF_ADDR, NFC_ACTIVE_CS_MASK);
  240. nfc_set(mtd, NFC_BUF_ADDR, (chip << NFC_ACTIVE_CS_SHIFT) &
  241. NFC_ACTIVE_CS_MASK);
  242. nfc_set(mtd, NFC_CONFIG1, NFC_CE);
  243. }
  244. /* Init external chip select logic on ADS5121 board */
  245. static int ads5121_chipselect_init(struct mtd_info *mtd)
  246. {
  247. struct nand_chip *chip = mtd->priv;
  248. struct mpc5121_nfc_prv *prv = chip->priv;
  249. struct device_node *dn;
  250. dn = of_find_compatible_node(NULL, NULL, "fsl,mpc5121ads-cpld");
  251. if (dn) {
  252. prv->csreg = of_iomap(dn, 0);
  253. of_node_put(dn);
  254. if (!prv->csreg)
  255. return -ENOMEM;
  256. /* CPLD Register 9 controls NAND /CE Lines */
  257. prv->csreg += 9;
  258. return 0;
  259. }
  260. return -EINVAL;
  261. }
  262. /* Control chips select signal on ADS5121 board */
  263. static void ads5121_select_chip(struct mtd_info *mtd, int chip)
  264. {
  265. struct nand_chip *nand = mtd->priv;
  266. struct mpc5121_nfc_prv *prv = nand->priv;
  267. u8 v;
  268. v = in_8(prv->csreg);
  269. v |= 0x0F;
  270. if (chip >= 0) {
  271. mpc5121_nfc_select_chip(mtd, 0);
  272. v &= ~(1 << chip);
  273. } else
  274. mpc5121_nfc_select_chip(mtd, -1);
  275. out_8(prv->csreg, v);
  276. }
  277. /* Read NAND Ready/Busy signal */
  278. static int mpc5121_nfc_dev_ready(struct mtd_info *mtd)
  279. {
  280. /*
  281. * NFC handles ready/busy signal internally. Therefore, this function
  282. * always returns status as ready.
  283. */
  284. return 1;
  285. }
  286. /* Write command to NAND flash */
  287. static void mpc5121_nfc_command(struct mtd_info *mtd, unsigned command,
  288. int column, int page)
  289. {
  290. struct nand_chip *chip = mtd->priv;
  291. struct mpc5121_nfc_prv *prv = chip->priv;
  292. prv->column = (column >= 0) ? column : 0;
  293. prv->spareonly = 0;
  294. switch (command) {
  295. case NAND_CMD_PAGEPROG:
  296. mpc5121_nfc_send_prog_page(mtd);
  297. break;
  298. /*
  299. * NFC does not support sub-page reads and writes,
  300. * so emulate them using full page transfers.
  301. */
  302. case NAND_CMD_READ0:
  303. column = 0;
  304. break;
  305. case NAND_CMD_READ1:
  306. prv->column += 256;
  307. command = NAND_CMD_READ0;
  308. column = 0;
  309. break;
  310. case NAND_CMD_READOOB:
  311. prv->spareonly = 1;
  312. command = NAND_CMD_READ0;
  313. column = 0;
  314. break;
  315. case NAND_CMD_SEQIN:
  316. mpc5121_nfc_command(mtd, NAND_CMD_READ0, column, page);
  317. column = 0;
  318. break;
  319. case NAND_CMD_ERASE1:
  320. case NAND_CMD_ERASE2:
  321. case NAND_CMD_READID:
  322. case NAND_CMD_STATUS:
  323. break;
  324. default:
  325. return;
  326. }
  327. mpc5121_nfc_send_cmd(mtd, command);
  328. mpc5121_nfc_addr_cycle(mtd, column, page);
  329. switch (command) {
  330. case NAND_CMD_READ0:
  331. if (mtd->writesize > 512)
  332. mpc5121_nfc_send_cmd(mtd, NAND_CMD_READSTART);
  333. mpc5121_nfc_send_read_page(mtd);
  334. break;
  335. case NAND_CMD_READID:
  336. mpc5121_nfc_send_read_id(mtd);
  337. break;
  338. case NAND_CMD_STATUS:
  339. mpc5121_nfc_send_read_status(mtd);
  340. if (chip->options & NAND_BUSWIDTH_16)
  341. prv->column = 1;
  342. else
  343. prv->column = 0;
  344. break;
  345. }
  346. }
  347. /* Copy data from/to NFC spare buffers. */
  348. static void mpc5121_nfc_copy_spare(struct mtd_info *mtd, uint offset,
  349. u8 *buffer, uint size, int wr)
  350. {
  351. struct nand_chip *nand = mtd->priv;
  352. struct mpc5121_nfc_prv *prv = nand->priv;
  353. uint o, s, sbsize, blksize;
  354. /*
  355. * NAND spare area is available through NFC spare buffers.
  356. * The NFC divides spare area into (page_size / 512) chunks.
  357. * Each chunk is placed into separate spare memory area, using
  358. * first (spare_size / num_of_chunks) bytes of the buffer.
  359. *
  360. * For NAND device in which the spare area is not divided fully
  361. * by the number of chunks, number of used bytes in each spare
  362. * buffer is rounded down to the nearest even number of bytes,
  363. * and all remaining bytes are added to the last used spare area.
  364. *
  365. * For more information read section 26.6.10 of MPC5121e
  366. * Microcontroller Reference Manual, Rev. 3.
  367. */
  368. /* Calculate number of valid bytes in each spare buffer */
  369. sbsize = (mtd->oobsize / (mtd->writesize / 512)) & ~1;
  370. while (size) {
  371. /* Calculate spare buffer number */
  372. s = offset / sbsize;
  373. if (s > NFC_SPARE_BUFFERS - 1)
  374. s = NFC_SPARE_BUFFERS - 1;
  375. /*
  376. * Calculate offset to requested data block in selected spare
  377. * buffer and its size.
  378. */
  379. o = offset - (s * sbsize);
  380. blksize = min(sbsize - o, size);
  381. if (wr)
  382. memcpy_toio(prv->regs + NFC_SPARE_AREA(s) + o,
  383. buffer, blksize);
  384. else
  385. memcpy_fromio(buffer,
  386. prv->regs + NFC_SPARE_AREA(s) + o, blksize);
  387. buffer += blksize;
  388. offset += blksize;
  389. size -= blksize;
  390. };
  391. }
  392. /* Copy data from/to NFC main and spare buffers */
  393. static void mpc5121_nfc_buf_copy(struct mtd_info *mtd, u_char *buf, int len,
  394. int wr)
  395. {
  396. struct nand_chip *chip = mtd->priv;
  397. struct mpc5121_nfc_prv *prv = chip->priv;
  398. uint c = prv->column;
  399. uint l;
  400. /* Handle spare area access */
  401. if (prv->spareonly || c >= mtd->writesize) {
  402. /* Calculate offset from beginning of spare area */
  403. if (c >= mtd->writesize)
  404. c -= mtd->writesize;
  405. prv->column += len;
  406. mpc5121_nfc_copy_spare(mtd, c, buf, len, wr);
  407. return;
  408. }
  409. /*
  410. * Handle main area access - limit copy length to prevent
  411. * crossing main/spare boundary.
  412. */
  413. l = min((uint)len, mtd->writesize - c);
  414. prv->column += l;
  415. if (wr)
  416. memcpy_toio(prv->regs + NFC_MAIN_AREA(0) + c, buf, l);
  417. else
  418. memcpy_fromio(buf, prv->regs + NFC_MAIN_AREA(0) + c, l);
  419. /* Handle crossing main/spare boundary */
  420. if (l != len) {
  421. buf += l;
  422. len -= l;
  423. mpc5121_nfc_buf_copy(mtd, buf, len, wr);
  424. }
  425. }
  426. /* Read data from NFC buffers */
  427. static void mpc5121_nfc_read_buf(struct mtd_info *mtd, u_char *buf, int len)
  428. {
  429. mpc5121_nfc_buf_copy(mtd, buf, len, 0);
  430. }
  431. /* Write data to NFC buffers */
  432. static void mpc5121_nfc_write_buf(struct mtd_info *mtd,
  433. const u_char *buf, int len)
  434. {
  435. mpc5121_nfc_buf_copy(mtd, (u_char *)buf, len, 1);
  436. }
  437. /* Compare buffer with NAND flash */
  438. static int mpc5121_nfc_verify_buf(struct mtd_info *mtd,
  439. const u_char *buf, int len)
  440. {
  441. u_char tmp[256];
  442. uint bsize;
  443. while (len) {
  444. bsize = min(len, 256);
  445. mpc5121_nfc_read_buf(mtd, tmp, bsize);
  446. if (memcmp(buf, tmp, bsize))
  447. return 1;
  448. buf += bsize;
  449. len -= bsize;
  450. }
  451. return 0;
  452. }
  453. /* Read byte from NFC buffers */
  454. static u8 mpc5121_nfc_read_byte(struct mtd_info *mtd)
  455. {
  456. u8 tmp;
  457. mpc5121_nfc_read_buf(mtd, &tmp, sizeof(tmp));
  458. return tmp;
  459. }
  460. /* Read word from NFC buffers */
  461. static u16 mpc5121_nfc_read_word(struct mtd_info *mtd)
  462. {
  463. u16 tmp;
  464. mpc5121_nfc_read_buf(mtd, (u_char *)&tmp, sizeof(tmp));
  465. return tmp;
  466. }
  467. /*
  468. * Read NFC configuration from Reset Config Word
  469. *
  470. * NFC is configured during reset in basis of information stored
  471. * in Reset Config Word. There is no other way to set NAND block
  472. * size, spare size and bus width.
  473. */
  474. static int mpc5121_nfc_read_hw_config(struct mtd_info *mtd)
  475. {
  476. struct nand_chip *chip = mtd->priv;
  477. struct mpc5121_nfc_prv *prv = chip->priv;
  478. struct mpc512x_reset_module *rm;
  479. struct device_node *rmnode;
  480. uint rcw_pagesize = 0;
  481. uint rcw_sparesize = 0;
  482. uint rcw_width;
  483. uint rcwh;
  484. uint romloc, ps;
  485. int ret = 0;
  486. rmnode = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-reset");
  487. if (!rmnode) {
  488. dev_err(prv->dev, "Missing 'fsl,mpc5121-reset' "
  489. "node in device tree!\n");
  490. return -ENODEV;
  491. }
  492. rm = of_iomap(rmnode, 0);
  493. if (!rm) {
  494. dev_err(prv->dev, "Error mapping reset module node!\n");
  495. ret = -EBUSY;
  496. goto out;
  497. }
  498. rcwh = in_be32(&rm->rcwhr);
  499. /* Bit 6: NFC bus width */
  500. rcw_width = ((rcwh >> 6) & 0x1) ? 2 : 1;
  501. /* Bit 7: NFC Page/Spare size */
  502. ps = (rcwh >> 7) & 0x1;
  503. /* Bits [22:21]: ROM Location */
  504. romloc = (rcwh >> 21) & 0x3;
  505. /* Decode RCW bits */
  506. switch ((ps << 2) | romloc) {
  507. case 0x00:
  508. case 0x01:
  509. rcw_pagesize = 512;
  510. rcw_sparesize = 16;
  511. break;
  512. case 0x02:
  513. case 0x03:
  514. rcw_pagesize = 4096;
  515. rcw_sparesize = 128;
  516. break;
  517. case 0x04:
  518. case 0x05:
  519. rcw_pagesize = 2048;
  520. rcw_sparesize = 64;
  521. break;
  522. case 0x06:
  523. case 0x07:
  524. rcw_pagesize = 4096;
  525. rcw_sparesize = 218;
  526. break;
  527. }
  528. mtd->writesize = rcw_pagesize;
  529. mtd->oobsize = rcw_sparesize;
  530. if (rcw_width == 2)
  531. chip->options |= NAND_BUSWIDTH_16;
  532. dev_notice(prv->dev, "Configured for "
  533. "%u-bit NAND, page size %u "
  534. "with %u spare.\n",
  535. rcw_width * 8, rcw_pagesize,
  536. rcw_sparesize);
  537. iounmap(rm);
  538. out:
  539. of_node_put(rmnode);
  540. return ret;
  541. }
  542. /* Free driver resources */
  543. static void mpc5121_nfc_free(struct device *dev, struct mtd_info *mtd)
  544. {
  545. struct nand_chip *chip = mtd->priv;
  546. struct mpc5121_nfc_prv *prv = chip->priv;
  547. if (prv->clk) {
  548. clk_disable(prv->clk);
  549. clk_put(prv->clk);
  550. }
  551. if (prv->csreg)
  552. iounmap(prv->csreg);
  553. }
  554. static int __devinit mpc5121_nfc_probe(struct platform_device *op)
  555. {
  556. struct device_node *rootnode, *dn = op->dev.of_node;
  557. struct device *dev = &op->dev;
  558. struct mpc5121_nfc_prv *prv;
  559. struct resource res;
  560. struct mtd_info *mtd;
  561. #ifdef CONFIG_MTD_PARTITIONS
  562. struct mtd_partition *parts;
  563. #endif
  564. struct nand_chip *chip;
  565. unsigned long regs_paddr, regs_size;
  566. const __be32 *chips_no;
  567. int resettime = 0;
  568. int retval = 0;
  569. int rev, len;
  570. /*
  571. * Check SoC revision. This driver supports only NFC
  572. * in MPC5121 revision 2 and MPC5123 revision 3.
  573. */
  574. rev = (mfspr(SPRN_SVR) >> 4) & 0xF;
  575. if ((rev != 2) && (rev != 3)) {
  576. dev_err(dev, "SoC revision %u is not supported!\n", rev);
  577. return -ENXIO;
  578. }
  579. prv = devm_kzalloc(dev, sizeof(*prv), GFP_KERNEL);
  580. if (!prv) {
  581. dev_err(dev, "Memory exhausted!\n");
  582. return -ENOMEM;
  583. }
  584. mtd = &prv->mtd;
  585. chip = &prv->chip;
  586. mtd->priv = chip;
  587. chip->priv = prv;
  588. prv->dev = dev;
  589. /* Read NFC configuration from Reset Config Word */
  590. retval = mpc5121_nfc_read_hw_config(mtd);
  591. if (retval) {
  592. dev_err(dev, "Unable to read NFC config!\n");
  593. return retval;
  594. }
  595. prv->irq = irq_of_parse_and_map(dn, 0);
  596. if (prv->irq == NO_IRQ) {
  597. dev_err(dev, "Error mapping IRQ!\n");
  598. return -EINVAL;
  599. }
  600. retval = of_address_to_resource(dn, 0, &res);
  601. if (retval) {
  602. dev_err(dev, "Error parsing memory region!\n");
  603. return retval;
  604. }
  605. chips_no = of_get_property(dn, "chips", &len);
  606. if (!chips_no || len != sizeof(*chips_no)) {
  607. dev_err(dev, "Invalid/missing 'chips' property!\n");
  608. return -EINVAL;
  609. }
  610. regs_paddr = res.start;
  611. regs_size = res.end - res.start + 1;
  612. if (!devm_request_mem_region(dev, regs_paddr, regs_size, DRV_NAME)) {
  613. dev_err(dev, "Error requesting memory region!\n");
  614. return -EBUSY;
  615. }
  616. prv->regs = devm_ioremap(dev, regs_paddr, regs_size);
  617. if (!prv->regs) {
  618. dev_err(dev, "Error mapping memory region!\n");
  619. return -ENOMEM;
  620. }
  621. mtd->name = "MPC5121 NAND";
  622. chip->dev_ready = mpc5121_nfc_dev_ready;
  623. chip->cmdfunc = mpc5121_nfc_command;
  624. chip->read_byte = mpc5121_nfc_read_byte;
  625. chip->read_word = mpc5121_nfc_read_word;
  626. chip->read_buf = mpc5121_nfc_read_buf;
  627. chip->write_buf = mpc5121_nfc_write_buf;
  628. chip->verify_buf = mpc5121_nfc_verify_buf;
  629. chip->select_chip = mpc5121_nfc_select_chip;
  630. chip->options = NAND_NO_AUTOINCR | NAND_USE_FLASH_BBT;
  631. chip->ecc.mode = NAND_ECC_SOFT;
  632. /* Support external chip-select logic on ADS5121 board */
  633. rootnode = of_find_node_by_path("/");
  634. if (of_device_is_compatible(rootnode, "fsl,mpc5121ads")) {
  635. retval = ads5121_chipselect_init(mtd);
  636. if (retval) {
  637. dev_err(dev, "Chipselect init error!\n");
  638. of_node_put(rootnode);
  639. return retval;
  640. }
  641. chip->select_chip = ads5121_select_chip;
  642. }
  643. of_node_put(rootnode);
  644. /* Enable NFC clock */
  645. prv->clk = clk_get(dev, "nfc_clk");
  646. if (IS_ERR(prv->clk)) {
  647. dev_err(dev, "Unable to acquire NFC clock!\n");
  648. retval = PTR_ERR(prv->clk);
  649. goto error;
  650. }
  651. clk_enable(prv->clk);
  652. /* Reset NAND Flash controller */
  653. nfc_set(mtd, NFC_CONFIG1, NFC_RESET);
  654. while (nfc_read(mtd, NFC_CONFIG1) & NFC_RESET) {
  655. if (resettime++ >= NFC_RESET_TIMEOUT) {
  656. dev_err(dev, "Timeout while resetting NFC!\n");
  657. retval = -EINVAL;
  658. goto error;
  659. }
  660. udelay(1);
  661. }
  662. /* Enable write to NFC memory */
  663. nfc_write(mtd, NFC_CONFIG, NFC_BLS_UNLOCKED);
  664. /* Enable write to all NAND pages */
  665. nfc_write(mtd, NFC_UNLOCKSTART_BLK0, 0x0000);
  666. nfc_write(mtd, NFC_UNLOCKEND_BLK0, 0xFFFF);
  667. nfc_write(mtd, NFC_WRPROT, NFC_WPC_UNLOCK);
  668. /*
  669. * Setup NFC:
  670. * - Big Endian transfers,
  671. * - Interrupt after full page read/write.
  672. */
  673. nfc_write(mtd, NFC_CONFIG1, NFC_BIG_ENDIAN | NFC_INT_MASK |
  674. NFC_FULL_PAGE_INT);
  675. /* Set spare area size */
  676. nfc_write(mtd, NFC_SPAS, mtd->oobsize >> 1);
  677. init_waitqueue_head(&prv->irq_waitq);
  678. retval = devm_request_irq(dev, prv->irq, &mpc5121_nfc_irq, 0, DRV_NAME,
  679. mtd);
  680. if (retval) {
  681. dev_err(dev, "Error requesting IRQ!\n");
  682. goto error;
  683. }
  684. /* Detect NAND chips */
  685. if (nand_scan(mtd, be32_to_cpup(chips_no))) {
  686. dev_err(dev, "NAND Flash not found !\n");
  687. devm_free_irq(dev, prv->irq, mtd);
  688. retval = -ENXIO;
  689. goto error;
  690. }
  691. /* Set erase block size */
  692. switch (mtd->erasesize / mtd->writesize) {
  693. case 32:
  694. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_32);
  695. break;
  696. case 64:
  697. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_64);
  698. break;
  699. case 128:
  700. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_128);
  701. break;
  702. case 256:
  703. nfc_set(mtd, NFC_CONFIG1, NFC_PPB_256);
  704. break;
  705. default:
  706. dev_err(dev, "Unsupported NAND flash!\n");
  707. devm_free_irq(dev, prv->irq, mtd);
  708. retval = -ENXIO;
  709. goto error;
  710. }
  711. dev_set_drvdata(dev, mtd);
  712. /* Register device in MTD */
  713. #ifdef CONFIG_MTD_PARTITIONS
  714. retval = parse_mtd_partitions(mtd, mpc5121_nfc_pprobes, &parts, 0);
  715. #ifdef CONFIG_MTD_OF_PARTS
  716. if (retval == 0)
  717. retval = of_mtd_parse_partitions(dev, dn, &parts);
  718. #endif
  719. if (retval < 0) {
  720. dev_err(dev, "Error parsing MTD partitions!\n");
  721. devm_free_irq(dev, prv->irq, mtd);
  722. retval = -EINVAL;
  723. goto error;
  724. }
  725. if (retval > 0)
  726. retval = add_mtd_partitions(mtd, parts, retval);
  727. else
  728. #endif
  729. retval = add_mtd_device(mtd);
  730. if (retval) {
  731. dev_err(dev, "Error adding MTD device!\n");
  732. devm_free_irq(dev, prv->irq, mtd);
  733. goto error;
  734. }
  735. return 0;
  736. error:
  737. mpc5121_nfc_free(dev, mtd);
  738. return retval;
  739. }
  740. static int __devexit mpc5121_nfc_remove(struct platform_device *op)
  741. {
  742. struct device *dev = &op->dev;
  743. struct mtd_info *mtd = dev_get_drvdata(dev);
  744. struct nand_chip *chip = mtd->priv;
  745. struct mpc5121_nfc_prv *prv = chip->priv;
  746. nand_release(mtd);
  747. devm_free_irq(dev, prv->irq, mtd);
  748. mpc5121_nfc_free(dev, mtd);
  749. return 0;
  750. }
  751. static struct of_device_id mpc5121_nfc_match[] __devinitdata = {
  752. { .compatible = "fsl,mpc5121-nfc", },
  753. {},
  754. };
  755. static struct platform_driver mpc5121_nfc_driver = {
  756. .probe = mpc5121_nfc_probe,
  757. .remove = __devexit_p(mpc5121_nfc_remove),
  758. .driver = {
  759. .name = DRV_NAME,
  760. .owner = THIS_MODULE,
  761. .of_match_table = mpc5121_nfc_match,
  762. },
  763. };
  764. static int __init mpc5121_nfc_init(void)
  765. {
  766. return platform_driver_register(&mpc5121_nfc_driver);
  767. }
  768. module_init(mpc5121_nfc_init);
  769. static void __exit mpc5121_nfc_cleanup(void)
  770. {
  771. platform_driver_unregister(&mpc5121_nfc_driver);
  772. }
  773. module_exit(mpc5121_nfc_cleanup);
  774. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  775. MODULE_DESCRIPTION("MPC5121 NAND MTD driver");
  776. MODULE_LICENSE("GPL");