ov772x.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /*
  2. * ov772x Camera Driver
  3. *
  4. * Copyright (C) 2008 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ov7670 and soc_camera_platform driver,
  8. *
  9. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  10. * Copyright (C) 2008 Magnus Damm
  11. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/videodev2.h>
  23. #include <media/v4l2-chip-ident.h>
  24. #include <media/v4l2-subdev.h>
  25. #include <media/soc_camera.h>
  26. #include <media/soc_mediabus.h>
  27. #include <media/ov772x.h>
  28. /*
  29. * register offset
  30. */
  31. #define GAIN 0x00 /* AGC - Gain control gain setting */
  32. #define BLUE 0x01 /* AWB - Blue channel gain setting */
  33. #define RED 0x02 /* AWB - Red channel gain setting */
  34. #define GREEN 0x03 /* AWB - Green channel gain setting */
  35. #define COM1 0x04 /* Common control 1 */
  36. #define BAVG 0x05 /* U/B Average Level */
  37. #define GAVG 0x06 /* Y/Gb Average Level */
  38. #define RAVG 0x07 /* V/R Average Level */
  39. #define AECH 0x08 /* Exposure Value - AEC MSBs */
  40. #define COM2 0x09 /* Common control 2 */
  41. #define PID 0x0A /* Product ID Number MSB */
  42. #define VER 0x0B /* Product ID Number LSB */
  43. #define COM3 0x0C /* Common control 3 */
  44. #define COM4 0x0D /* Common control 4 */
  45. #define COM5 0x0E /* Common control 5 */
  46. #define COM6 0x0F /* Common control 6 */
  47. #define AEC 0x10 /* Exposure Value */
  48. #define CLKRC 0x11 /* Internal clock */
  49. #define COM7 0x12 /* Common control 7 */
  50. #define COM8 0x13 /* Common control 8 */
  51. #define COM9 0x14 /* Common control 9 */
  52. #define COM10 0x15 /* Common control 10 */
  53. #define REG16 0x16 /* Register 16 */
  54. #define HSTART 0x17 /* Horizontal sensor size */
  55. #define HSIZE 0x18 /* Horizontal frame (HREF column) end high 8-bit */
  56. #define VSTART 0x19 /* Vertical frame (row) start high 8-bit */
  57. #define VSIZE 0x1A /* Vertical sensor size */
  58. #define PSHFT 0x1B /* Data format - pixel delay select */
  59. #define MIDH 0x1C /* Manufacturer ID byte - high */
  60. #define MIDL 0x1D /* Manufacturer ID byte - low */
  61. #define LAEC 0x1F /* Fine AEC value */
  62. #define COM11 0x20 /* Common control 11 */
  63. #define BDBASE 0x22 /* Banding filter Minimum AEC value */
  64. #define DBSTEP 0x23 /* Banding filter Maximum Setp */
  65. #define AEW 0x24 /* AGC/AEC - Stable operating region (upper limit) */
  66. #define AEB 0x25 /* AGC/AEC - Stable operating region (lower limit) */
  67. #define VPT 0x26 /* AGC/AEC Fast mode operating region */
  68. #define REG28 0x28 /* Register 28 */
  69. #define HOUTSIZE 0x29 /* Horizontal data output size MSBs */
  70. #define EXHCH 0x2A /* Dummy pixel insert MSB */
  71. #define EXHCL 0x2B /* Dummy pixel insert LSB */
  72. #define VOUTSIZE 0x2C /* Vertical data output size MSBs */
  73. #define ADVFL 0x2D /* LSB of insert dummy lines in Vertical direction */
  74. #define ADVFH 0x2E /* MSG of insert dummy lines in Vertical direction */
  75. #define YAVE 0x2F /* Y/G Channel Average value */
  76. #define LUMHTH 0x30 /* Histogram AEC/AGC Luminance high level threshold */
  77. #define LUMLTH 0x31 /* Histogram AEC/AGC Luminance low level threshold */
  78. #define HREF 0x32 /* Image start and size control */
  79. #define DM_LNL 0x33 /* Dummy line low 8 bits */
  80. #define DM_LNH 0x34 /* Dummy line high 8 bits */
  81. #define ADOFF_B 0x35 /* AD offset compensation value for B channel */
  82. #define ADOFF_R 0x36 /* AD offset compensation value for R channel */
  83. #define ADOFF_GB 0x37 /* AD offset compensation value for Gb channel */
  84. #define ADOFF_GR 0x38 /* AD offset compensation value for Gr channel */
  85. #define OFF_B 0x39 /* Analog process B channel offset value */
  86. #define OFF_R 0x3A /* Analog process R channel offset value */
  87. #define OFF_GB 0x3B /* Analog process Gb channel offset value */
  88. #define OFF_GR 0x3C /* Analog process Gr channel offset value */
  89. #define COM12 0x3D /* Common control 12 */
  90. #define COM13 0x3E /* Common control 13 */
  91. #define COM14 0x3F /* Common control 14 */
  92. #define COM15 0x40 /* Common control 15*/
  93. #define COM16 0x41 /* Common control 16 */
  94. #define TGT_B 0x42 /* BLC blue channel target value */
  95. #define TGT_R 0x43 /* BLC red channel target value */
  96. #define TGT_GB 0x44 /* BLC Gb channel target value */
  97. #define TGT_GR 0x45 /* BLC Gr channel target value */
  98. /* for ov7720 */
  99. #define LCC0 0x46 /* Lens correction control 0 */
  100. #define LCC1 0x47 /* Lens correction option 1 - X coordinate */
  101. #define LCC2 0x48 /* Lens correction option 2 - Y coordinate */
  102. #define LCC3 0x49 /* Lens correction option 3 */
  103. #define LCC4 0x4A /* Lens correction option 4 - radius of the circular */
  104. #define LCC5 0x4B /* Lens correction option 5 */
  105. #define LCC6 0x4C /* Lens correction option 6 */
  106. /* for ov7725 */
  107. #define LC_CTR 0x46 /* Lens correction control */
  108. #define LC_XC 0x47 /* X coordinate of lens correction center relative */
  109. #define LC_YC 0x48 /* Y coordinate of lens correction center relative */
  110. #define LC_COEF 0x49 /* Lens correction coefficient */
  111. #define LC_RADI 0x4A /* Lens correction radius */
  112. #define LC_COEFB 0x4B /* Lens B channel compensation coefficient */
  113. #define LC_COEFR 0x4C /* Lens R channel compensation coefficient */
  114. #define FIXGAIN 0x4D /* Analog fix gain amplifer */
  115. #define AREF0 0x4E /* Sensor reference control */
  116. #define AREF1 0x4F /* Sensor reference current control */
  117. #define AREF2 0x50 /* Analog reference control */
  118. #define AREF3 0x51 /* ADC reference control */
  119. #define AREF4 0x52 /* ADC reference control */
  120. #define AREF5 0x53 /* ADC reference control */
  121. #define AREF6 0x54 /* Analog reference control */
  122. #define AREF7 0x55 /* Analog reference control */
  123. #define UFIX 0x60 /* U channel fixed value output */
  124. #define VFIX 0x61 /* V channel fixed value output */
  125. #define AWBB_BLK 0x62 /* AWB option for advanced AWB */
  126. #define AWB_CTRL0 0x63 /* AWB control byte 0 */
  127. #define DSP_CTRL1 0x64 /* DSP control byte 1 */
  128. #define DSP_CTRL2 0x65 /* DSP control byte 2 */
  129. #define DSP_CTRL3 0x66 /* DSP control byte 3 */
  130. #define DSP_CTRL4 0x67 /* DSP control byte 4 */
  131. #define AWB_BIAS 0x68 /* AWB BLC level clip */
  132. #define AWB_CTRL1 0x69 /* AWB control 1 */
  133. #define AWB_CTRL2 0x6A /* AWB control 2 */
  134. #define AWB_CTRL3 0x6B /* AWB control 3 */
  135. #define AWB_CTRL4 0x6C /* AWB control 4 */
  136. #define AWB_CTRL5 0x6D /* AWB control 5 */
  137. #define AWB_CTRL6 0x6E /* AWB control 6 */
  138. #define AWB_CTRL7 0x6F /* AWB control 7 */
  139. #define AWB_CTRL8 0x70 /* AWB control 8 */
  140. #define AWB_CTRL9 0x71 /* AWB control 9 */
  141. #define AWB_CTRL10 0x72 /* AWB control 10 */
  142. #define AWB_CTRL11 0x73 /* AWB control 11 */
  143. #define AWB_CTRL12 0x74 /* AWB control 12 */
  144. #define AWB_CTRL13 0x75 /* AWB control 13 */
  145. #define AWB_CTRL14 0x76 /* AWB control 14 */
  146. #define AWB_CTRL15 0x77 /* AWB control 15 */
  147. #define AWB_CTRL16 0x78 /* AWB control 16 */
  148. #define AWB_CTRL17 0x79 /* AWB control 17 */
  149. #define AWB_CTRL18 0x7A /* AWB control 18 */
  150. #define AWB_CTRL19 0x7B /* AWB control 19 */
  151. #define AWB_CTRL20 0x7C /* AWB control 20 */
  152. #define AWB_CTRL21 0x7D /* AWB control 21 */
  153. #define GAM1 0x7E /* Gamma Curve 1st segment input end point */
  154. #define GAM2 0x7F /* Gamma Curve 2nd segment input end point */
  155. #define GAM3 0x80 /* Gamma Curve 3rd segment input end point */
  156. #define GAM4 0x81 /* Gamma Curve 4th segment input end point */
  157. #define GAM5 0x82 /* Gamma Curve 5th segment input end point */
  158. #define GAM6 0x83 /* Gamma Curve 6th segment input end point */
  159. #define GAM7 0x84 /* Gamma Curve 7th segment input end point */
  160. #define GAM8 0x85 /* Gamma Curve 8th segment input end point */
  161. #define GAM9 0x86 /* Gamma Curve 9th segment input end point */
  162. #define GAM10 0x87 /* Gamma Curve 10th segment input end point */
  163. #define GAM11 0x88 /* Gamma Curve 11th segment input end point */
  164. #define GAM12 0x89 /* Gamma Curve 12th segment input end point */
  165. #define GAM13 0x8A /* Gamma Curve 13th segment input end point */
  166. #define GAM14 0x8B /* Gamma Curve 14th segment input end point */
  167. #define GAM15 0x8C /* Gamma Curve 15th segment input end point */
  168. #define SLOP 0x8D /* Gamma curve highest segment slope */
  169. #define DNSTH 0x8E /* De-noise threshold */
  170. #define EDGE_STRNGT 0x8F /* Edge strength control when manual mode */
  171. #define EDGE_TRSHLD 0x90 /* Edge threshold control when manual mode */
  172. #define DNSOFF 0x91 /* Auto De-noise threshold control */
  173. #define EDGE_UPPER 0x92 /* Edge strength upper limit when Auto mode */
  174. #define EDGE_LOWER 0x93 /* Edge strength lower limit when Auto mode */
  175. #define MTX1 0x94 /* Matrix coefficient 1 */
  176. #define MTX2 0x95 /* Matrix coefficient 2 */
  177. #define MTX3 0x96 /* Matrix coefficient 3 */
  178. #define MTX4 0x97 /* Matrix coefficient 4 */
  179. #define MTX5 0x98 /* Matrix coefficient 5 */
  180. #define MTX6 0x99 /* Matrix coefficient 6 */
  181. #define MTX_CTRL 0x9A /* Matrix control */
  182. #define BRIGHT 0x9B /* Brightness control */
  183. #define CNTRST 0x9C /* Contrast contrast */
  184. #define CNTRST_CTRL 0x9D /* Contrast contrast center */
  185. #define UVAD_J0 0x9E /* Auto UV adjust contrast 0 */
  186. #define UVAD_J1 0x9F /* Auto UV adjust contrast 1 */
  187. #define SCAL0 0xA0 /* Scaling control 0 */
  188. #define SCAL1 0xA1 /* Scaling control 1 */
  189. #define SCAL2 0xA2 /* Scaling control 2 */
  190. #define FIFODLYM 0xA3 /* FIFO manual mode delay control */
  191. #define FIFODLYA 0xA4 /* FIFO auto mode delay control */
  192. #define SDE 0xA6 /* Special digital effect control */
  193. #define USAT 0xA7 /* U component saturation control */
  194. #define VSAT 0xA8 /* V component saturation control */
  195. /* for ov7720 */
  196. #define HUE0 0xA9 /* Hue control 0 */
  197. #define HUE1 0xAA /* Hue control 1 */
  198. /* for ov7725 */
  199. #define HUECOS 0xA9 /* Cosine value */
  200. #define HUESIN 0xAA /* Sine value */
  201. #define SIGN 0xAB /* Sign bit for Hue and contrast */
  202. #define DSPAUTO 0xAC /* DSP auto function ON/OFF control */
  203. /*
  204. * register detail
  205. */
  206. /* COM2 */
  207. #define SOFT_SLEEP_MODE 0x10 /* Soft sleep mode */
  208. /* Output drive capability */
  209. #define OCAP_1x 0x00 /* 1x */
  210. #define OCAP_2x 0x01 /* 2x */
  211. #define OCAP_3x 0x02 /* 3x */
  212. #define OCAP_4x 0x03 /* 4x */
  213. /* COM3 */
  214. #define SWAP_MASK (SWAP_RGB | SWAP_YUV | SWAP_ML)
  215. #define IMG_MASK (VFLIP_IMG | HFLIP_IMG)
  216. #define VFLIP_IMG 0x80 /* Vertical flip image ON/OFF selection */
  217. #define HFLIP_IMG 0x40 /* Horizontal mirror image ON/OFF selection */
  218. #define SWAP_RGB 0x20 /* Swap B/R output sequence in RGB mode */
  219. #define SWAP_YUV 0x10 /* Swap Y/UV output sequence in YUV mode */
  220. #define SWAP_ML 0x08 /* Swap output MSB/LSB */
  221. /* Tri-state option for output clock */
  222. #define NOTRI_CLOCK 0x04 /* 0: Tri-state at this period */
  223. /* 1: No tri-state at this period */
  224. /* Tri-state option for output data */
  225. #define NOTRI_DATA 0x02 /* 0: Tri-state at this period */
  226. /* 1: No tri-state at this period */
  227. #define SCOLOR_TEST 0x01 /* Sensor color bar test pattern */
  228. /* COM4 */
  229. /* PLL frequency control */
  230. #define PLL_BYPASS 0x00 /* 00: Bypass PLL */
  231. #define PLL_4x 0x40 /* 01: PLL 4x */
  232. #define PLL_6x 0x80 /* 10: PLL 6x */
  233. #define PLL_8x 0xc0 /* 11: PLL 8x */
  234. /* AEC evaluate window */
  235. #define AEC_FULL 0x00 /* 00: Full window */
  236. #define AEC_1p2 0x10 /* 01: 1/2 window */
  237. #define AEC_1p4 0x20 /* 10: 1/4 window */
  238. #define AEC_2p3 0x30 /* 11: Low 2/3 window */
  239. /* COM5 */
  240. #define AFR_ON_OFF 0x80 /* Auto frame rate control ON/OFF selection */
  241. #define AFR_SPPED 0x40 /* Auto frame rate control speed selection */
  242. /* Auto frame rate max rate control */
  243. #define AFR_NO_RATE 0x00 /* No reduction of frame rate */
  244. #define AFR_1p2 0x10 /* Max reduction to 1/2 frame rate */
  245. #define AFR_1p4 0x20 /* Max reduction to 1/4 frame rate */
  246. #define AFR_1p8 0x30 /* Max reduction to 1/8 frame rate */
  247. /* Auto frame rate active point control */
  248. #define AF_2x 0x00 /* Add frame when AGC reaches 2x gain */
  249. #define AF_4x 0x04 /* Add frame when AGC reaches 4x gain */
  250. #define AF_8x 0x08 /* Add frame when AGC reaches 8x gain */
  251. #define AF_16x 0x0c /* Add frame when AGC reaches 16x gain */
  252. /* AEC max step control */
  253. #define AEC_NO_LIMIT 0x01 /* 0 : AEC incease step has limit */
  254. /* 1 : No limit to AEC increase step */
  255. /* COM7 */
  256. /* SCCB Register Reset */
  257. #define SCCB_RESET 0x80 /* 0 : No change */
  258. /* 1 : Resets all registers to default */
  259. /* Resolution selection */
  260. #define SLCT_MASK 0x40 /* Mask of VGA or QVGA */
  261. #define SLCT_VGA 0x00 /* 0 : VGA */
  262. #define SLCT_QVGA 0x40 /* 1 : QVGA */
  263. #define ITU656_ON_OFF 0x20 /* ITU656 protocol ON/OFF selection */
  264. /* RGB output format control */
  265. #define FMT_MASK 0x0c /* Mask of color format */
  266. #define FMT_GBR422 0x00 /* 00 : GBR 4:2:2 */
  267. #define FMT_RGB565 0x04 /* 01 : RGB 565 */
  268. #define FMT_RGB555 0x08 /* 10 : RGB 555 */
  269. #define FMT_RGB444 0x0c /* 11 : RGB 444 */
  270. /* Output format control */
  271. #define OFMT_MASK 0x03 /* Mask of output format */
  272. #define OFMT_YUV 0x00 /* 00 : YUV */
  273. #define OFMT_P_BRAW 0x01 /* 01 : Processed Bayer RAW */
  274. #define OFMT_RGB 0x02 /* 10 : RGB */
  275. #define OFMT_BRAW 0x03 /* 11 : Bayer RAW */
  276. /* COM8 */
  277. #define FAST_ALGO 0x80 /* Enable fast AGC/AEC algorithm */
  278. /* AEC Setp size limit */
  279. #define UNLMT_STEP 0x40 /* 0 : Step size is limited */
  280. /* 1 : Unlimited step size */
  281. #define BNDF_ON_OFF 0x20 /* Banding filter ON/OFF */
  282. #define AEC_BND 0x10 /* Enable AEC below banding value */
  283. #define AEC_ON_OFF 0x08 /* Fine AEC ON/OFF control */
  284. #define AGC_ON 0x04 /* AGC Enable */
  285. #define AWB_ON 0x02 /* AWB Enable */
  286. #define AEC_ON 0x01 /* AEC Enable */
  287. /* COM9 */
  288. #define BASE_AECAGC 0x80 /* Histogram or average based AEC/AGC */
  289. /* Automatic gain ceiling - maximum AGC value */
  290. #define GAIN_2x 0x00 /* 000 : 2x */
  291. #define GAIN_4x 0x10 /* 001 : 4x */
  292. #define GAIN_8x 0x20 /* 010 : 8x */
  293. #define GAIN_16x 0x30 /* 011 : 16x */
  294. #define GAIN_32x 0x40 /* 100 : 32x */
  295. #define GAIN_64x 0x50 /* 101 : 64x */
  296. #define GAIN_128x 0x60 /* 110 : 128x */
  297. #define DROP_VSYNC 0x04 /* Drop VSYNC output of corrupt frame */
  298. #define DROP_HREF 0x02 /* Drop HREF output of corrupt frame */
  299. /* COM11 */
  300. #define SGLF_ON_OFF 0x02 /* Single frame ON/OFF selection */
  301. #define SGLF_TRIG 0x01 /* Single frame transfer trigger */
  302. /* EXHCH */
  303. #define VSIZE_LSB 0x04 /* Vertical data output size LSB */
  304. /* DSP_CTRL1 */
  305. #define FIFO_ON 0x80 /* FIFO enable/disable selection */
  306. #define UV_ON_OFF 0x40 /* UV adjust function ON/OFF selection */
  307. #define YUV444_2_422 0x20 /* YUV444 to 422 UV channel option selection */
  308. #define CLR_MTRX_ON_OFF 0x10 /* Color matrix ON/OFF selection */
  309. #define INTPLT_ON_OFF 0x08 /* Interpolation ON/OFF selection */
  310. #define GMM_ON_OFF 0x04 /* Gamma function ON/OFF selection */
  311. #define AUTO_BLK_ON_OFF 0x02 /* Black defect auto correction ON/OFF */
  312. #define AUTO_WHT_ON_OFF 0x01 /* White define auto correction ON/OFF */
  313. /* DSP_CTRL3 */
  314. #define UV_MASK 0x80 /* UV output sequence option */
  315. #define UV_ON 0x80 /* ON */
  316. #define UV_OFF 0x00 /* OFF */
  317. #define CBAR_MASK 0x20 /* DSP Color bar mask */
  318. #define CBAR_ON 0x20 /* ON */
  319. #define CBAR_OFF 0x00 /* OFF */
  320. /* HSTART */
  321. #define HST_VGA 0x23
  322. #define HST_QVGA 0x3F
  323. /* HSIZE */
  324. #define HSZ_VGA 0xA0
  325. #define HSZ_QVGA 0x50
  326. /* VSTART */
  327. #define VST_VGA 0x07
  328. #define VST_QVGA 0x03
  329. /* VSIZE */
  330. #define VSZ_VGA 0xF0
  331. #define VSZ_QVGA 0x78
  332. /* HOUTSIZE */
  333. #define HOSZ_VGA 0xA0
  334. #define HOSZ_QVGA 0x50
  335. /* VOUTSIZE */
  336. #define VOSZ_VGA 0xF0
  337. #define VOSZ_QVGA 0x78
  338. /* DSPAUTO (DSP Auto Function ON/OFF Control) */
  339. #define AWB_ACTRL 0x80 /* AWB auto threshold control */
  340. #define DENOISE_ACTRL 0x40 /* De-noise auto threshold control */
  341. #define EDGE_ACTRL 0x20 /* Edge enhancement auto strength control */
  342. #define UV_ACTRL 0x10 /* UV adjust auto slope control */
  343. #define SCAL0_ACTRL 0x08 /* Auto scaling factor control */
  344. #define SCAL1_2_ACTRL 0x04 /* Auto scaling factor control */
  345. /*
  346. * ID
  347. */
  348. #define OV7720 0x7720
  349. #define OV7725 0x7721
  350. #define VERSION(pid, ver) ((pid<<8)|(ver&0xFF))
  351. /*
  352. * struct
  353. */
  354. struct regval_list {
  355. unsigned char reg_num;
  356. unsigned char value;
  357. };
  358. struct ov772x_color_format {
  359. enum v4l2_mbus_pixelcode code;
  360. enum v4l2_colorspace colorspace;
  361. u8 dsp3;
  362. u8 com3;
  363. u8 com7;
  364. };
  365. struct ov772x_win_size {
  366. char *name;
  367. __u32 width;
  368. __u32 height;
  369. unsigned char com7_bit;
  370. const struct regval_list *regs;
  371. };
  372. struct ov772x_priv {
  373. struct v4l2_subdev subdev;
  374. struct ov772x_camera_info *info;
  375. const struct ov772x_color_format *cfmt;
  376. const struct ov772x_win_size *win;
  377. int model;
  378. unsigned short flag_vflip:1;
  379. unsigned short flag_hflip:1;
  380. /* band_filter = COM8[5] ? 256 - BDBASE : 0 */
  381. unsigned short band_filter;
  382. };
  383. #define ENDMARKER { 0xff, 0xff }
  384. /*
  385. * register setting for window size
  386. */
  387. static const struct regval_list ov772x_qvga_regs[] = {
  388. { HSTART, HST_QVGA },
  389. { HSIZE, HSZ_QVGA },
  390. { VSTART, VST_QVGA },
  391. { VSIZE, VSZ_QVGA },
  392. { HOUTSIZE, HOSZ_QVGA },
  393. { VOUTSIZE, VOSZ_QVGA },
  394. ENDMARKER,
  395. };
  396. static const struct regval_list ov772x_vga_regs[] = {
  397. { HSTART, HST_VGA },
  398. { HSIZE, HSZ_VGA },
  399. { VSTART, VST_VGA },
  400. { VSIZE, VSZ_VGA },
  401. { HOUTSIZE, HOSZ_VGA },
  402. { VOUTSIZE, VOSZ_VGA },
  403. ENDMARKER,
  404. };
  405. /*
  406. * supported color format list
  407. */
  408. static const struct ov772x_color_format ov772x_cfmts[] = {
  409. {
  410. .code = V4L2_MBUS_FMT_YUYV8_2X8,
  411. .colorspace = V4L2_COLORSPACE_JPEG,
  412. .dsp3 = 0x0,
  413. .com3 = SWAP_YUV,
  414. .com7 = OFMT_YUV,
  415. },
  416. {
  417. .code = V4L2_MBUS_FMT_YVYU8_2X8,
  418. .colorspace = V4L2_COLORSPACE_JPEG,
  419. .dsp3 = UV_ON,
  420. .com3 = SWAP_YUV,
  421. .com7 = OFMT_YUV,
  422. },
  423. {
  424. .code = V4L2_MBUS_FMT_UYVY8_2X8,
  425. .colorspace = V4L2_COLORSPACE_JPEG,
  426. .dsp3 = 0x0,
  427. .com3 = 0x0,
  428. .com7 = OFMT_YUV,
  429. },
  430. {
  431. .code = V4L2_MBUS_FMT_RGB555_2X8_PADHI_LE,
  432. .colorspace = V4L2_COLORSPACE_SRGB,
  433. .dsp3 = 0x0,
  434. .com3 = SWAP_RGB,
  435. .com7 = FMT_RGB555 | OFMT_RGB,
  436. },
  437. {
  438. .code = V4L2_MBUS_FMT_RGB555_2X8_PADHI_BE,
  439. .colorspace = V4L2_COLORSPACE_SRGB,
  440. .dsp3 = 0x0,
  441. .com3 = 0x0,
  442. .com7 = FMT_RGB555 | OFMT_RGB,
  443. },
  444. {
  445. .code = V4L2_MBUS_FMT_RGB565_2X8_LE,
  446. .colorspace = V4L2_COLORSPACE_SRGB,
  447. .dsp3 = 0x0,
  448. .com3 = SWAP_RGB,
  449. .com7 = FMT_RGB565 | OFMT_RGB,
  450. },
  451. {
  452. .code = V4L2_MBUS_FMT_RGB565_2X8_BE,
  453. .colorspace = V4L2_COLORSPACE_SRGB,
  454. .dsp3 = 0x0,
  455. .com3 = 0x0,
  456. .com7 = FMT_RGB565 | OFMT_RGB,
  457. },
  458. };
  459. /*
  460. * window size list
  461. */
  462. #define VGA_WIDTH 640
  463. #define VGA_HEIGHT 480
  464. #define QVGA_WIDTH 320
  465. #define QVGA_HEIGHT 240
  466. #define MAX_WIDTH VGA_WIDTH
  467. #define MAX_HEIGHT VGA_HEIGHT
  468. static const struct ov772x_win_size ov772x_win_vga = {
  469. .name = "VGA",
  470. .width = VGA_WIDTH,
  471. .height = VGA_HEIGHT,
  472. .com7_bit = SLCT_VGA,
  473. .regs = ov772x_vga_regs,
  474. };
  475. static const struct ov772x_win_size ov772x_win_qvga = {
  476. .name = "QVGA",
  477. .width = QVGA_WIDTH,
  478. .height = QVGA_HEIGHT,
  479. .com7_bit = SLCT_QVGA,
  480. .regs = ov772x_qvga_regs,
  481. };
  482. static const struct v4l2_queryctrl ov772x_controls[] = {
  483. {
  484. .id = V4L2_CID_VFLIP,
  485. .type = V4L2_CTRL_TYPE_BOOLEAN,
  486. .name = "Flip Vertically",
  487. .minimum = 0,
  488. .maximum = 1,
  489. .step = 1,
  490. .default_value = 0,
  491. },
  492. {
  493. .id = V4L2_CID_HFLIP,
  494. .type = V4L2_CTRL_TYPE_BOOLEAN,
  495. .name = "Flip Horizontally",
  496. .minimum = 0,
  497. .maximum = 1,
  498. .step = 1,
  499. .default_value = 0,
  500. },
  501. {
  502. .id = V4L2_CID_BAND_STOP_FILTER,
  503. .type = V4L2_CTRL_TYPE_INTEGER,
  504. .name = "Band-stop filter",
  505. .minimum = 0,
  506. .maximum = 256,
  507. .step = 1,
  508. .default_value = 0,
  509. },
  510. };
  511. /*
  512. * general function
  513. */
  514. static struct ov772x_priv *to_ov772x(const struct i2c_client *client)
  515. {
  516. return container_of(i2c_get_clientdata(client), struct ov772x_priv,
  517. subdev);
  518. }
  519. static int ov772x_write_array(struct i2c_client *client,
  520. const struct regval_list *vals)
  521. {
  522. while (vals->reg_num != 0xff) {
  523. int ret = i2c_smbus_write_byte_data(client,
  524. vals->reg_num,
  525. vals->value);
  526. if (ret < 0)
  527. return ret;
  528. vals++;
  529. }
  530. return 0;
  531. }
  532. static int ov772x_mask_set(struct i2c_client *client,
  533. u8 command,
  534. u8 mask,
  535. u8 set)
  536. {
  537. s32 val = i2c_smbus_read_byte_data(client, command);
  538. if (val < 0)
  539. return val;
  540. val &= ~mask;
  541. val |= set & mask;
  542. return i2c_smbus_write_byte_data(client, command, val);
  543. }
  544. static int ov772x_reset(struct i2c_client *client)
  545. {
  546. int ret = i2c_smbus_write_byte_data(client, COM7, SCCB_RESET);
  547. msleep(1);
  548. return ret;
  549. }
  550. /*
  551. * soc_camera_ops function
  552. */
  553. static int ov772x_s_stream(struct v4l2_subdev *sd, int enable)
  554. {
  555. struct i2c_client *client = v4l2_get_subdevdata(sd);
  556. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  557. if (!enable) {
  558. ov772x_mask_set(client, COM2, SOFT_SLEEP_MODE, SOFT_SLEEP_MODE);
  559. return 0;
  560. }
  561. if (!priv->win || !priv->cfmt) {
  562. dev_err(&client->dev, "norm or win select error\n");
  563. return -EPERM;
  564. }
  565. ov772x_mask_set(client, COM2, SOFT_SLEEP_MODE, 0);
  566. dev_dbg(&client->dev, "format %d, win %s\n",
  567. priv->cfmt->code, priv->win->name);
  568. return 0;
  569. }
  570. static int ov772x_set_bus_param(struct soc_camera_device *icd,
  571. unsigned long flags)
  572. {
  573. return 0;
  574. }
  575. static unsigned long ov772x_query_bus_param(struct soc_camera_device *icd)
  576. {
  577. struct i2c_client *client = to_i2c_client(to_soc_camera_control(icd));
  578. struct ov772x_priv *priv = i2c_get_clientdata(client);
  579. struct soc_camera_link *icl = to_soc_camera_link(icd);
  580. unsigned long flags = SOCAM_PCLK_SAMPLE_RISING | SOCAM_MASTER |
  581. SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_HSYNC_ACTIVE_HIGH |
  582. SOCAM_DATA_ACTIVE_HIGH;
  583. if (priv->info->flags & OV772X_FLAG_8BIT)
  584. flags |= SOCAM_DATAWIDTH_8;
  585. else
  586. flags |= SOCAM_DATAWIDTH_10;
  587. return soc_camera_apply_sensor_flags(icl, flags);
  588. }
  589. static int ov772x_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  590. {
  591. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  592. switch (ctrl->id) {
  593. case V4L2_CID_VFLIP:
  594. ctrl->value = priv->flag_vflip;
  595. break;
  596. case V4L2_CID_HFLIP:
  597. ctrl->value = priv->flag_hflip;
  598. break;
  599. case V4L2_CID_BAND_STOP_FILTER:
  600. ctrl->value = priv->band_filter;
  601. break;
  602. }
  603. return 0;
  604. }
  605. static int ov772x_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  606. {
  607. struct i2c_client *client = v4l2_get_subdevdata(sd);
  608. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  609. int ret = 0;
  610. u8 val;
  611. switch (ctrl->id) {
  612. case V4L2_CID_VFLIP:
  613. val = ctrl->value ? VFLIP_IMG : 0x00;
  614. priv->flag_vflip = ctrl->value;
  615. if (priv->info->flags & OV772X_FLAG_VFLIP)
  616. val ^= VFLIP_IMG;
  617. ret = ov772x_mask_set(client, COM3, VFLIP_IMG, val);
  618. break;
  619. case V4L2_CID_HFLIP:
  620. val = ctrl->value ? HFLIP_IMG : 0x00;
  621. priv->flag_hflip = ctrl->value;
  622. if (priv->info->flags & OV772X_FLAG_HFLIP)
  623. val ^= HFLIP_IMG;
  624. ret = ov772x_mask_set(client, COM3, HFLIP_IMG, val);
  625. break;
  626. case V4L2_CID_BAND_STOP_FILTER:
  627. if ((unsigned)ctrl->value > 256)
  628. ctrl->value = 256;
  629. if (ctrl->value == priv->band_filter)
  630. break;
  631. if (!ctrl->value) {
  632. /* Switch the filter off, it is on now */
  633. ret = ov772x_mask_set(client, BDBASE, 0xff, 0xff);
  634. if (!ret)
  635. ret = ov772x_mask_set(client, COM8,
  636. BNDF_ON_OFF, 0);
  637. } else {
  638. /* Switch the filter on, set AEC low limit */
  639. val = 256 - ctrl->value;
  640. ret = ov772x_mask_set(client, COM8,
  641. BNDF_ON_OFF, BNDF_ON_OFF);
  642. if (!ret)
  643. ret = ov772x_mask_set(client, BDBASE,
  644. 0xff, val);
  645. }
  646. if (!ret)
  647. priv->band_filter = ctrl->value;
  648. break;
  649. }
  650. return ret;
  651. }
  652. static int ov772x_g_chip_ident(struct v4l2_subdev *sd,
  653. struct v4l2_dbg_chip_ident *id)
  654. {
  655. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  656. id->ident = priv->model;
  657. id->revision = 0;
  658. return 0;
  659. }
  660. #ifdef CONFIG_VIDEO_ADV_DEBUG
  661. static int ov772x_g_register(struct v4l2_subdev *sd,
  662. struct v4l2_dbg_register *reg)
  663. {
  664. struct i2c_client *client = v4l2_get_subdevdata(sd);
  665. int ret;
  666. reg->size = 1;
  667. if (reg->reg > 0xff)
  668. return -EINVAL;
  669. ret = i2c_smbus_read_byte_data(client, reg->reg);
  670. if (ret < 0)
  671. return ret;
  672. reg->val = (__u64)ret;
  673. return 0;
  674. }
  675. static int ov772x_s_register(struct v4l2_subdev *sd,
  676. struct v4l2_dbg_register *reg)
  677. {
  678. struct i2c_client *client = v4l2_get_subdevdata(sd);
  679. if (reg->reg > 0xff ||
  680. reg->val > 0xff)
  681. return -EINVAL;
  682. return i2c_smbus_write_byte_data(client, reg->reg, reg->val);
  683. }
  684. #endif
  685. static const struct ov772x_win_size *ov772x_select_win(u32 width, u32 height)
  686. {
  687. __u32 diff;
  688. const struct ov772x_win_size *win;
  689. /* default is QVGA */
  690. diff = abs(width - ov772x_win_qvga.width) +
  691. abs(height - ov772x_win_qvga.height);
  692. win = &ov772x_win_qvga;
  693. /* VGA */
  694. if (diff >
  695. abs(width - ov772x_win_vga.width) +
  696. abs(height - ov772x_win_vga.height))
  697. win = &ov772x_win_vga;
  698. return win;
  699. }
  700. static int ov772x_set_params(struct i2c_client *client, u32 *width, u32 *height,
  701. enum v4l2_mbus_pixelcode code)
  702. {
  703. struct ov772x_priv *priv = to_ov772x(client);
  704. int ret = -EINVAL;
  705. u8 val;
  706. int i;
  707. /*
  708. * select format
  709. */
  710. priv->cfmt = NULL;
  711. for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++) {
  712. if (code == ov772x_cfmts[i].code) {
  713. priv->cfmt = ov772x_cfmts + i;
  714. break;
  715. }
  716. }
  717. if (!priv->cfmt)
  718. goto ov772x_set_fmt_error;
  719. /*
  720. * select win
  721. */
  722. priv->win = ov772x_select_win(*width, *height);
  723. /*
  724. * reset hardware
  725. */
  726. ov772x_reset(client);
  727. /*
  728. * Edge Ctrl
  729. */
  730. if (priv->info->edgectrl.strength & OV772X_MANUAL_EDGE_CTRL) {
  731. /*
  732. * Manual Edge Control Mode
  733. *
  734. * Edge auto strength bit is set by default.
  735. * Remove it when manual mode.
  736. */
  737. ret = ov772x_mask_set(client, DSPAUTO, EDGE_ACTRL, 0x00);
  738. if (ret < 0)
  739. goto ov772x_set_fmt_error;
  740. ret = ov772x_mask_set(client,
  741. EDGE_TRSHLD, EDGE_THRESHOLD_MASK,
  742. priv->info->edgectrl.threshold);
  743. if (ret < 0)
  744. goto ov772x_set_fmt_error;
  745. ret = ov772x_mask_set(client,
  746. EDGE_STRNGT, EDGE_STRENGTH_MASK,
  747. priv->info->edgectrl.strength);
  748. if (ret < 0)
  749. goto ov772x_set_fmt_error;
  750. } else if (priv->info->edgectrl.upper > priv->info->edgectrl.lower) {
  751. /*
  752. * Auto Edge Control Mode
  753. *
  754. * set upper and lower limit
  755. */
  756. ret = ov772x_mask_set(client,
  757. EDGE_UPPER, EDGE_UPPER_MASK,
  758. priv->info->edgectrl.upper);
  759. if (ret < 0)
  760. goto ov772x_set_fmt_error;
  761. ret = ov772x_mask_set(client,
  762. EDGE_LOWER, EDGE_LOWER_MASK,
  763. priv->info->edgectrl.lower);
  764. if (ret < 0)
  765. goto ov772x_set_fmt_error;
  766. }
  767. /*
  768. * set size format
  769. */
  770. ret = ov772x_write_array(client, priv->win->regs);
  771. if (ret < 0)
  772. goto ov772x_set_fmt_error;
  773. /*
  774. * set DSP_CTRL3
  775. */
  776. val = priv->cfmt->dsp3;
  777. if (val) {
  778. ret = ov772x_mask_set(client,
  779. DSP_CTRL3, UV_MASK, val);
  780. if (ret < 0)
  781. goto ov772x_set_fmt_error;
  782. }
  783. /*
  784. * set COM3
  785. */
  786. val = priv->cfmt->com3;
  787. if (priv->info->flags & OV772X_FLAG_VFLIP)
  788. val |= VFLIP_IMG;
  789. if (priv->info->flags & OV772X_FLAG_HFLIP)
  790. val |= HFLIP_IMG;
  791. if (priv->flag_vflip)
  792. val ^= VFLIP_IMG;
  793. if (priv->flag_hflip)
  794. val ^= HFLIP_IMG;
  795. ret = ov772x_mask_set(client,
  796. COM3, SWAP_MASK | IMG_MASK, val);
  797. if (ret < 0)
  798. goto ov772x_set_fmt_error;
  799. /*
  800. * set COM7
  801. */
  802. val = priv->win->com7_bit | priv->cfmt->com7;
  803. ret = ov772x_mask_set(client,
  804. COM7, SLCT_MASK | FMT_MASK | OFMT_MASK,
  805. val);
  806. if (ret < 0)
  807. goto ov772x_set_fmt_error;
  808. /*
  809. * set COM8
  810. */
  811. if (priv->band_filter) {
  812. ret = ov772x_mask_set(client, COM8, BNDF_ON_OFF, 1);
  813. if (!ret)
  814. ret = ov772x_mask_set(client, BDBASE,
  815. 0xff, 256 - priv->band_filter);
  816. if (ret < 0)
  817. goto ov772x_set_fmt_error;
  818. }
  819. *width = priv->win->width;
  820. *height = priv->win->height;
  821. return ret;
  822. ov772x_set_fmt_error:
  823. ov772x_reset(client);
  824. priv->win = NULL;
  825. priv->cfmt = NULL;
  826. return ret;
  827. }
  828. static int ov772x_g_crop(struct v4l2_subdev *sd, struct v4l2_crop *a)
  829. {
  830. a->c.left = 0;
  831. a->c.top = 0;
  832. a->c.width = VGA_WIDTH;
  833. a->c.height = VGA_HEIGHT;
  834. a->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  835. return 0;
  836. }
  837. static int ov772x_cropcap(struct v4l2_subdev *sd, struct v4l2_cropcap *a)
  838. {
  839. a->bounds.left = 0;
  840. a->bounds.top = 0;
  841. a->bounds.width = VGA_WIDTH;
  842. a->bounds.height = VGA_HEIGHT;
  843. a->defrect = a->bounds;
  844. a->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  845. a->pixelaspect.numerator = 1;
  846. a->pixelaspect.denominator = 1;
  847. return 0;
  848. }
  849. static int ov772x_g_fmt(struct v4l2_subdev *sd,
  850. struct v4l2_mbus_framefmt *mf)
  851. {
  852. struct i2c_client *client = v4l2_get_subdevdata(sd);
  853. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  854. if (!priv->win || !priv->cfmt) {
  855. u32 width = VGA_WIDTH, height = VGA_HEIGHT;
  856. int ret = ov772x_set_params(client, &width, &height,
  857. V4L2_MBUS_FMT_YUYV8_2X8);
  858. if (ret < 0)
  859. return ret;
  860. }
  861. mf->width = priv->win->width;
  862. mf->height = priv->win->height;
  863. mf->code = priv->cfmt->code;
  864. mf->colorspace = priv->cfmt->colorspace;
  865. mf->field = V4L2_FIELD_NONE;
  866. return 0;
  867. }
  868. static int ov772x_s_fmt(struct v4l2_subdev *sd,
  869. struct v4l2_mbus_framefmt *mf)
  870. {
  871. struct i2c_client *client = v4l2_get_subdevdata(sd);
  872. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  873. int ret = ov772x_set_params(client, &mf->width, &mf->height,
  874. mf->code);
  875. if (!ret)
  876. mf->colorspace = priv->cfmt->colorspace;
  877. return ret;
  878. }
  879. static int ov772x_try_fmt(struct v4l2_subdev *sd,
  880. struct v4l2_mbus_framefmt *mf)
  881. {
  882. struct ov772x_priv *priv = container_of(sd, struct ov772x_priv, subdev);
  883. const struct ov772x_win_size *win;
  884. int i;
  885. /*
  886. * select suitable win
  887. */
  888. win = ov772x_select_win(mf->width, mf->height);
  889. mf->width = win->width;
  890. mf->height = win->height;
  891. mf->field = V4L2_FIELD_NONE;
  892. for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++)
  893. if (mf->code == ov772x_cfmts[i].code)
  894. break;
  895. if (i == ARRAY_SIZE(ov772x_cfmts)) {
  896. /* Unsupported format requested. Propose either */
  897. if (priv->cfmt) {
  898. /* the current one or */
  899. mf->colorspace = priv->cfmt->colorspace;
  900. mf->code = priv->cfmt->code;
  901. } else {
  902. /* the default one */
  903. mf->colorspace = ov772x_cfmts[0].colorspace;
  904. mf->code = ov772x_cfmts[0].code;
  905. }
  906. } else {
  907. /* Also return the colorspace */
  908. mf->colorspace = ov772x_cfmts[i].colorspace;
  909. }
  910. return 0;
  911. }
  912. static int ov772x_video_probe(struct soc_camera_device *icd,
  913. struct i2c_client *client)
  914. {
  915. struct ov772x_priv *priv = to_ov772x(client);
  916. u8 pid, ver;
  917. const char *devname;
  918. /*
  919. * We must have a parent by now. And it cannot be a wrong one.
  920. * So this entire test is completely redundant.
  921. */
  922. if (!icd->dev.parent ||
  923. to_soc_camera_host(icd->dev.parent)->nr != icd->iface)
  924. return -ENODEV;
  925. /*
  926. * check and show product ID and manufacturer ID
  927. */
  928. pid = i2c_smbus_read_byte_data(client, PID);
  929. ver = i2c_smbus_read_byte_data(client, VER);
  930. switch (VERSION(pid, ver)) {
  931. case OV7720:
  932. devname = "ov7720";
  933. priv->model = V4L2_IDENT_OV7720;
  934. break;
  935. case OV7725:
  936. devname = "ov7725";
  937. priv->model = V4L2_IDENT_OV7725;
  938. break;
  939. default:
  940. dev_err(&client->dev,
  941. "Product ID error %x:%x\n", pid, ver);
  942. return -ENODEV;
  943. }
  944. dev_info(&client->dev,
  945. "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
  946. devname,
  947. pid,
  948. ver,
  949. i2c_smbus_read_byte_data(client, MIDH),
  950. i2c_smbus_read_byte_data(client, MIDL));
  951. return 0;
  952. }
  953. static struct soc_camera_ops ov772x_ops = {
  954. .set_bus_param = ov772x_set_bus_param,
  955. .query_bus_param = ov772x_query_bus_param,
  956. .controls = ov772x_controls,
  957. .num_controls = ARRAY_SIZE(ov772x_controls),
  958. };
  959. static struct v4l2_subdev_core_ops ov772x_subdev_core_ops = {
  960. .g_ctrl = ov772x_g_ctrl,
  961. .s_ctrl = ov772x_s_ctrl,
  962. .g_chip_ident = ov772x_g_chip_ident,
  963. #ifdef CONFIG_VIDEO_ADV_DEBUG
  964. .g_register = ov772x_g_register,
  965. .s_register = ov772x_s_register,
  966. #endif
  967. };
  968. static int ov772x_enum_fmt(struct v4l2_subdev *sd, unsigned int index,
  969. enum v4l2_mbus_pixelcode *code)
  970. {
  971. if (index >= ARRAY_SIZE(ov772x_cfmts))
  972. return -EINVAL;
  973. *code = ov772x_cfmts[index].code;
  974. return 0;
  975. }
  976. static struct v4l2_subdev_video_ops ov772x_subdev_video_ops = {
  977. .s_stream = ov772x_s_stream,
  978. .g_mbus_fmt = ov772x_g_fmt,
  979. .s_mbus_fmt = ov772x_s_fmt,
  980. .try_mbus_fmt = ov772x_try_fmt,
  981. .cropcap = ov772x_cropcap,
  982. .g_crop = ov772x_g_crop,
  983. .enum_mbus_fmt = ov772x_enum_fmt,
  984. };
  985. static struct v4l2_subdev_ops ov772x_subdev_ops = {
  986. .core = &ov772x_subdev_core_ops,
  987. .video = &ov772x_subdev_video_ops,
  988. };
  989. /*
  990. * i2c_driver function
  991. */
  992. static int ov772x_probe(struct i2c_client *client,
  993. const struct i2c_device_id *did)
  994. {
  995. struct ov772x_priv *priv;
  996. struct soc_camera_device *icd = client->dev.platform_data;
  997. struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent);
  998. struct soc_camera_link *icl;
  999. int ret;
  1000. if (!icd) {
  1001. dev_err(&client->dev, "OV772X: missing soc-camera data!\n");
  1002. return -EINVAL;
  1003. }
  1004. icl = to_soc_camera_link(icd);
  1005. if (!icl || !icl->priv)
  1006. return -EINVAL;
  1007. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1008. dev_err(&adapter->dev,
  1009. "I2C-Adapter doesn't support "
  1010. "I2C_FUNC_SMBUS_BYTE_DATA\n");
  1011. return -EIO;
  1012. }
  1013. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1014. if (!priv)
  1015. return -ENOMEM;
  1016. priv->info = icl->priv;
  1017. v4l2_i2c_subdev_init(&priv->subdev, client, &ov772x_subdev_ops);
  1018. icd->ops = &ov772x_ops;
  1019. ret = ov772x_video_probe(icd, client);
  1020. if (ret) {
  1021. icd->ops = NULL;
  1022. kfree(priv);
  1023. }
  1024. return ret;
  1025. }
  1026. static int ov772x_remove(struct i2c_client *client)
  1027. {
  1028. struct ov772x_priv *priv = to_ov772x(client);
  1029. struct soc_camera_device *icd = client->dev.platform_data;
  1030. icd->ops = NULL;
  1031. kfree(priv);
  1032. return 0;
  1033. }
  1034. static const struct i2c_device_id ov772x_id[] = {
  1035. { "ov772x", 0 },
  1036. { }
  1037. };
  1038. MODULE_DEVICE_TABLE(i2c, ov772x_id);
  1039. static struct i2c_driver ov772x_i2c_driver = {
  1040. .driver = {
  1041. .name = "ov772x",
  1042. },
  1043. .probe = ov772x_probe,
  1044. .remove = ov772x_remove,
  1045. .id_table = ov772x_id,
  1046. };
  1047. /*
  1048. * module function
  1049. */
  1050. static int __init ov772x_module_init(void)
  1051. {
  1052. return i2c_add_driver(&ov772x_i2c_driver);
  1053. }
  1054. static void __exit ov772x_module_exit(void)
  1055. {
  1056. i2c_del_driver(&ov772x_i2c_driver);
  1057. }
  1058. module_init(ov772x_module_init);
  1059. module_exit(ov772x_module_exit);
  1060. MODULE_DESCRIPTION("SoC Camera driver for ov772x");
  1061. MODULE_AUTHOR("Kuninori Morimoto");
  1062. MODULE_LICENSE("GPL v2");