jade.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /* $Id: jade.c,v 1.9.2.4 2004/01/14 16:04:48 keil Exp $
  2. *
  3. * JADE stuff (derived from original hscx.c)
  4. *
  5. * Author Roland Klabunde
  6. * Copyright by Roland Klabunde <R.Klabunde@Berkom.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. */
  12. #include <linux/init.h>
  13. #include "hisax.h"
  14. #include "hscx.h"
  15. #include "jade.h"
  16. #include "isdnl1.h"
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. int
  20. JadeVersion(struct IsdnCardState *cs, char *s)
  21. {
  22. int ver,i;
  23. int to = 50;
  24. cs->BC_Write_Reg(cs, -1, 0x50, 0x19);
  25. i=0;
  26. while (to) {
  27. udelay(1);
  28. ver = cs->BC_Read_Reg(cs, -1, 0x60);
  29. to--;
  30. if (ver)
  31. break;
  32. if (!to) {
  33. printk(KERN_INFO "%s JADE version not obtainable\n", s);
  34. return (0);
  35. }
  36. }
  37. /* Wait for the JADE */
  38. udelay(10);
  39. /* Read version */
  40. ver = cs->BC_Read_Reg(cs, -1, 0x60);
  41. printk(KERN_INFO "%s JADE version: %d\n", s, ver);
  42. return (1);
  43. }
  44. /* Write to indirect accessible jade register set */
  45. static void
  46. jade_write_indirect(struct IsdnCardState *cs, u_char reg, u_char value)
  47. {
  48. int to = 50;
  49. u_char ret;
  50. /* Write the data */
  51. cs->BC_Write_Reg(cs, -1, COMM_JADE+1, value);
  52. /* Say JADE we wanna write indirect reg 'reg' */
  53. cs->BC_Write_Reg(cs, -1, COMM_JADE, reg);
  54. to = 50;
  55. /* Wait for RDY goes high */
  56. while (to) {
  57. udelay(1);
  58. ret = cs->BC_Read_Reg(cs, -1, COMM_JADE);
  59. to--;
  60. if (ret & 1)
  61. /* Got acknowledge */
  62. break;
  63. if (!to) {
  64. printk(KERN_INFO "Can not see ready bit from JADE DSP (reg=0x%X, value=0x%X)\n", reg, value);
  65. return;
  66. }
  67. }
  68. }
  69. static void
  70. modejade(struct BCState *bcs, int mode, int bc)
  71. {
  72. struct IsdnCardState *cs = bcs->cs;
  73. int jade = bcs->hw.hscx.hscx;
  74. if (cs->debug & L1_DEB_HSCX) {
  75. char tmp[40];
  76. sprintf(tmp, "jade %c mode %d ichan %d",
  77. 'A' + jade, mode, bc);
  78. debugl1(cs, tmp);
  79. }
  80. bcs->mode = mode;
  81. bcs->channel = bc;
  82. cs->BC_Write_Reg(cs, jade, jade_HDLC_MODE, (mode == L1_MODE_TRANS ? jadeMODE_TMO:0x00));
  83. cs->BC_Write_Reg(cs, jade, jade_HDLC_CCR0, (jadeCCR0_PU|jadeCCR0_ITF));
  84. cs->BC_Write_Reg(cs, jade, jade_HDLC_CCR1, 0x00);
  85. jade_write_indirect(cs, jade_HDLC1SERRXPATH, 0x08);
  86. jade_write_indirect(cs, jade_HDLC2SERRXPATH, 0x08);
  87. jade_write_indirect(cs, jade_HDLC1SERTXPATH, 0x00);
  88. jade_write_indirect(cs, jade_HDLC2SERTXPATH, 0x00);
  89. cs->BC_Write_Reg(cs, jade, jade_HDLC_XCCR, 0x07);
  90. cs->BC_Write_Reg(cs, jade, jade_HDLC_RCCR, 0x07);
  91. if (bc == 0) {
  92. cs->BC_Write_Reg(cs, jade, jade_HDLC_TSAX, 0x00);
  93. cs->BC_Write_Reg(cs, jade, jade_HDLC_TSAR, 0x00);
  94. } else {
  95. cs->BC_Write_Reg(cs, jade, jade_HDLC_TSAX, 0x04);
  96. cs->BC_Write_Reg(cs, jade, jade_HDLC_TSAR, 0x04);
  97. }
  98. switch (mode) {
  99. case (L1_MODE_NULL):
  100. cs->BC_Write_Reg(cs, jade, jade_HDLC_MODE, jadeMODE_TMO);
  101. break;
  102. case (L1_MODE_TRANS):
  103. cs->BC_Write_Reg(cs, jade, jade_HDLC_MODE, (jadeMODE_TMO|jadeMODE_RAC|jadeMODE_XAC));
  104. break;
  105. case (L1_MODE_HDLC):
  106. cs->BC_Write_Reg(cs, jade, jade_HDLC_MODE, (jadeMODE_RAC|jadeMODE_XAC));
  107. break;
  108. }
  109. if (mode) {
  110. cs->BC_Write_Reg(cs, jade, jade_HDLC_RCMD, (jadeRCMD_RRES|jadeRCMD_RMC));
  111. cs->BC_Write_Reg(cs, jade, jade_HDLC_XCMD, jadeXCMD_XRES);
  112. /* Unmask ints */
  113. cs->BC_Write_Reg(cs, jade, jade_HDLC_IMR, 0xF8);
  114. }
  115. else
  116. /* Mask ints */
  117. cs->BC_Write_Reg(cs, jade, jade_HDLC_IMR, 0x00);
  118. }
  119. static void
  120. jade_l2l1(struct PStack *st, int pr, void *arg)
  121. {
  122. struct BCState *bcs = st->l1.bcs;
  123. struct sk_buff *skb = arg;
  124. u_long flags;
  125. switch (pr) {
  126. case (PH_DATA | REQUEST):
  127. spin_lock_irqsave(&bcs->cs->lock, flags);
  128. if (bcs->tx_skb) {
  129. skb_queue_tail(&bcs->squeue, skb);
  130. } else {
  131. bcs->tx_skb = skb;
  132. test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  133. bcs->hw.hscx.count = 0;
  134. bcs->cs->BC_Send_Data(bcs);
  135. }
  136. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  137. break;
  138. case (PH_PULL | INDICATION):
  139. spin_lock_irqsave(&bcs->cs->lock, flags);
  140. if (bcs->tx_skb) {
  141. printk(KERN_WARNING "jade_l2l1: this shouldn't happen\n");
  142. } else {
  143. test_and_set_bit(BC_FLG_BUSY, &bcs->Flag);
  144. bcs->tx_skb = skb;
  145. bcs->hw.hscx.count = 0;
  146. bcs->cs->BC_Send_Data(bcs);
  147. }
  148. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  149. break;
  150. case (PH_PULL | REQUEST):
  151. if (!bcs->tx_skb) {
  152. test_and_clear_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  153. st->l1.l1l2(st, PH_PULL | CONFIRM, NULL);
  154. } else
  155. test_and_set_bit(FLG_L1_PULL_REQ, &st->l1.Flags);
  156. break;
  157. case (PH_ACTIVATE | REQUEST):
  158. spin_lock_irqsave(&bcs->cs->lock, flags);
  159. test_and_set_bit(BC_FLG_ACTIV, &bcs->Flag);
  160. modejade(bcs, st->l1.mode, st->l1.bc);
  161. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  162. l1_msg_b(st, pr, arg);
  163. break;
  164. case (PH_DEACTIVATE | REQUEST):
  165. l1_msg_b(st, pr, arg);
  166. break;
  167. case (PH_DEACTIVATE | CONFIRM):
  168. spin_lock_irqsave(&bcs->cs->lock, flags);
  169. test_and_clear_bit(BC_FLG_ACTIV, &bcs->Flag);
  170. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  171. modejade(bcs, 0, st->l1.bc);
  172. spin_unlock_irqrestore(&bcs->cs->lock, flags);
  173. st->l1.l1l2(st, PH_DEACTIVATE | CONFIRM, NULL);
  174. break;
  175. }
  176. }
  177. static void
  178. close_jadestate(struct BCState *bcs)
  179. {
  180. modejade(bcs, 0, bcs->channel);
  181. if (test_and_clear_bit(BC_FLG_INIT, &bcs->Flag)) {
  182. kfree(bcs->hw.hscx.rcvbuf);
  183. bcs->hw.hscx.rcvbuf = NULL;
  184. kfree(bcs->blog);
  185. bcs->blog = NULL;
  186. skb_queue_purge(&bcs->rqueue);
  187. skb_queue_purge(&bcs->squeue);
  188. if (bcs->tx_skb) {
  189. dev_kfree_skb_any(bcs->tx_skb);
  190. bcs->tx_skb = NULL;
  191. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  192. }
  193. }
  194. }
  195. static int
  196. open_jadestate(struct IsdnCardState *cs, struct BCState *bcs)
  197. {
  198. if (!test_and_set_bit(BC_FLG_INIT, &bcs->Flag)) {
  199. if (!(bcs->hw.hscx.rcvbuf = kmalloc(HSCX_BUFMAX, GFP_ATOMIC))) {
  200. printk(KERN_WARNING
  201. "HiSax: No memory for hscx.rcvbuf\n");
  202. test_and_clear_bit(BC_FLG_INIT, &bcs->Flag);
  203. return (1);
  204. }
  205. if (!(bcs->blog = kmalloc(MAX_BLOG_SPACE, GFP_ATOMIC))) {
  206. printk(KERN_WARNING
  207. "HiSax: No memory for bcs->blog\n");
  208. test_and_clear_bit(BC_FLG_INIT, &bcs->Flag);
  209. kfree(bcs->hw.hscx.rcvbuf);
  210. bcs->hw.hscx.rcvbuf = NULL;
  211. return (2);
  212. }
  213. skb_queue_head_init(&bcs->rqueue);
  214. skb_queue_head_init(&bcs->squeue);
  215. }
  216. bcs->tx_skb = NULL;
  217. test_and_clear_bit(BC_FLG_BUSY, &bcs->Flag);
  218. bcs->event = 0;
  219. bcs->hw.hscx.rcvidx = 0;
  220. bcs->tx_cnt = 0;
  221. return (0);
  222. }
  223. static int
  224. setstack_jade(struct PStack *st, struct BCState *bcs)
  225. {
  226. bcs->channel = st->l1.bc;
  227. if (open_jadestate(st->l1.hardware, bcs))
  228. return (-1);
  229. st->l1.bcs = bcs;
  230. st->l2.l2l1 = jade_l2l1;
  231. setstack_manager(st);
  232. bcs->st = st;
  233. setstack_l1_B(st);
  234. return (0);
  235. }
  236. void
  237. clear_pending_jade_ints(struct IsdnCardState *cs)
  238. {
  239. int val;
  240. char tmp[64];
  241. cs->BC_Write_Reg(cs, 0, jade_HDLC_IMR, 0x00);
  242. cs->BC_Write_Reg(cs, 1, jade_HDLC_IMR, 0x00);
  243. val = cs->BC_Read_Reg(cs, 1, jade_HDLC_ISR);
  244. sprintf(tmp, "jade B ISTA %x", val);
  245. debugl1(cs, tmp);
  246. val = cs->BC_Read_Reg(cs, 0, jade_HDLC_ISR);
  247. sprintf(tmp, "jade A ISTA %x", val);
  248. debugl1(cs, tmp);
  249. val = cs->BC_Read_Reg(cs, 1, jade_HDLC_STAR);
  250. sprintf(tmp, "jade B STAR %x", val);
  251. debugl1(cs, tmp);
  252. val = cs->BC_Read_Reg(cs, 0, jade_HDLC_STAR);
  253. sprintf(tmp, "jade A STAR %x", val);
  254. debugl1(cs, tmp);
  255. /* Unmask ints */
  256. cs->BC_Write_Reg(cs, 0, jade_HDLC_IMR, 0xF8);
  257. cs->BC_Write_Reg(cs, 1, jade_HDLC_IMR, 0xF8);
  258. }
  259. void
  260. initjade(struct IsdnCardState *cs)
  261. {
  262. cs->bcs[0].BC_SetStack = setstack_jade;
  263. cs->bcs[1].BC_SetStack = setstack_jade;
  264. cs->bcs[0].BC_Close = close_jadestate;
  265. cs->bcs[1].BC_Close = close_jadestate;
  266. cs->bcs[0].hw.hscx.hscx = 0;
  267. cs->bcs[1].hw.hscx.hscx = 1;
  268. /* Stop DSP audio tx/rx */
  269. jade_write_indirect(cs, 0x11, 0x0f);
  270. jade_write_indirect(cs, 0x17, 0x2f);
  271. /* Transparent Mode, RxTx inactive, No Test, No RFS/TFS */
  272. cs->BC_Write_Reg(cs, 0, jade_HDLC_MODE, jadeMODE_TMO);
  273. cs->BC_Write_Reg(cs, 1, jade_HDLC_MODE, jadeMODE_TMO);
  274. /* Power down, 1-Idle, RxTx least significant bit first */
  275. cs->BC_Write_Reg(cs, 0, jade_HDLC_CCR0, 0x00);
  276. cs->BC_Write_Reg(cs, 1, jade_HDLC_CCR0, 0x00);
  277. /* Mask all interrupts */
  278. cs->BC_Write_Reg(cs, 0, jade_HDLC_IMR, 0x00);
  279. cs->BC_Write_Reg(cs, 1, jade_HDLC_IMR, 0x00);
  280. /* Setup host access to hdlc controller */
  281. jade_write_indirect(cs, jade_HDLCCNTRACCESS, (jadeINDIRECT_HAH1|jadeINDIRECT_HAH2));
  282. /* Unmask HDLC int (don't forget DSP int later on)*/
  283. cs->BC_Write_Reg(cs, -1,jade_INT, (jadeINT_HDLC1|jadeINT_HDLC2));
  284. /* once again TRANSPARENT */
  285. modejade(cs->bcs, 0, 0);
  286. modejade(cs->bcs + 1, 0, 0);
  287. }