rs600.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  49. u32 tmp;
  50. /* make sure flip is at vb rather than hb */
  51. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  52. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  53. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  54. /* set pageflip to happen anywhere in vblank interval */
  55. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  56. /* enable the pflip int */
  57. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  58. }
  59. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  60. {
  61. /* disable the pflip int */
  62. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  63. }
  64. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  65. {
  66. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  67. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  68. /* Lock the graphics update lock */
  69. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  70. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  71. /* update the scanout addresses */
  72. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  73. (u32)crtc_base);
  74. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  75. (u32)crtc_base);
  76. /* Wait for update_pending to go high. */
  77. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  78. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  79. /* Unlock the lock, so double-buffering can take place inside vblank */
  80. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  81. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  82. /* Return current update_pending status: */
  83. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  84. }
  85. void rs600_pm_misc(struct radeon_device *rdev)
  86. {
  87. int requested_index = rdev->pm.requested_power_state_index;
  88. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  89. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  90. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  91. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  92. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  93. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  94. tmp = RREG32(voltage->gpio.reg);
  95. if (voltage->active_high)
  96. tmp |= voltage->gpio.mask;
  97. else
  98. tmp &= ~(voltage->gpio.mask);
  99. WREG32(voltage->gpio.reg, tmp);
  100. if (voltage->delay)
  101. udelay(voltage->delay);
  102. } else {
  103. tmp = RREG32(voltage->gpio.reg);
  104. if (voltage->active_high)
  105. tmp &= ~voltage->gpio.mask;
  106. else
  107. tmp |= voltage->gpio.mask;
  108. WREG32(voltage->gpio.reg, tmp);
  109. if (voltage->delay)
  110. udelay(voltage->delay);
  111. }
  112. } else if (voltage->type == VOLTAGE_VDDC)
  113. radeon_atom_set_voltage(rdev, voltage->vddc_id);
  114. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  115. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  116. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  117. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  118. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  119. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  120. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  121. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  122. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  123. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  124. }
  125. } else {
  126. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  127. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  128. }
  129. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  130. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  131. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  132. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  133. if (voltage->delay) {
  134. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  135. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  136. } else
  137. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  138. } else
  139. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  140. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  141. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  142. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  143. hdp_dyn_cntl &= ~HDP_FORCEON;
  144. else
  145. hdp_dyn_cntl |= HDP_FORCEON;
  146. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  147. #if 0
  148. /* mc_host_dyn seems to cause hangs from time to time */
  149. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  150. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  151. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  152. else
  153. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  154. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  155. #endif
  156. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  157. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  158. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  159. else
  160. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  161. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  162. /* set pcie lanes */
  163. if ((rdev->flags & RADEON_IS_PCIE) &&
  164. !(rdev->flags & RADEON_IS_IGP) &&
  165. rdev->asic->set_pcie_lanes &&
  166. (ps->pcie_lanes !=
  167. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  168. radeon_set_pcie_lanes(rdev,
  169. ps->pcie_lanes);
  170. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  171. }
  172. }
  173. void rs600_pm_prepare(struct radeon_device *rdev)
  174. {
  175. struct drm_device *ddev = rdev->ddev;
  176. struct drm_crtc *crtc;
  177. struct radeon_crtc *radeon_crtc;
  178. u32 tmp;
  179. /* disable any active CRTCs */
  180. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  181. radeon_crtc = to_radeon_crtc(crtc);
  182. if (radeon_crtc->enabled) {
  183. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  184. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  185. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  186. }
  187. }
  188. }
  189. void rs600_pm_finish(struct radeon_device *rdev)
  190. {
  191. struct drm_device *ddev = rdev->ddev;
  192. struct drm_crtc *crtc;
  193. struct radeon_crtc *radeon_crtc;
  194. u32 tmp;
  195. /* enable any active CRTCs */
  196. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  197. radeon_crtc = to_radeon_crtc(crtc);
  198. if (radeon_crtc->enabled) {
  199. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  200. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  201. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  202. }
  203. }
  204. }
  205. /* hpd for digital panel detect/disconnect */
  206. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  207. {
  208. u32 tmp;
  209. bool connected = false;
  210. switch (hpd) {
  211. case RADEON_HPD_1:
  212. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  213. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  214. connected = true;
  215. break;
  216. case RADEON_HPD_2:
  217. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  218. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  219. connected = true;
  220. break;
  221. default:
  222. break;
  223. }
  224. return connected;
  225. }
  226. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  227. enum radeon_hpd_id hpd)
  228. {
  229. u32 tmp;
  230. bool connected = rs600_hpd_sense(rdev, hpd);
  231. switch (hpd) {
  232. case RADEON_HPD_1:
  233. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  234. if (connected)
  235. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  236. else
  237. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  238. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  239. break;
  240. case RADEON_HPD_2:
  241. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  242. if (connected)
  243. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  244. else
  245. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  246. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  247. break;
  248. default:
  249. break;
  250. }
  251. }
  252. void rs600_hpd_init(struct radeon_device *rdev)
  253. {
  254. struct drm_device *dev = rdev->ddev;
  255. struct drm_connector *connector;
  256. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  257. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  258. switch (radeon_connector->hpd.hpd) {
  259. case RADEON_HPD_1:
  260. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  261. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  262. rdev->irq.hpd[0] = true;
  263. break;
  264. case RADEON_HPD_2:
  265. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  266. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  267. rdev->irq.hpd[1] = true;
  268. break;
  269. default:
  270. break;
  271. }
  272. }
  273. if (rdev->irq.installed)
  274. rs600_irq_set(rdev);
  275. }
  276. void rs600_hpd_fini(struct radeon_device *rdev)
  277. {
  278. struct drm_device *dev = rdev->ddev;
  279. struct drm_connector *connector;
  280. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  281. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  282. switch (radeon_connector->hpd.hpd) {
  283. case RADEON_HPD_1:
  284. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  285. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  286. rdev->irq.hpd[0] = false;
  287. break;
  288. case RADEON_HPD_2:
  289. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  290. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  291. rdev->irq.hpd[1] = false;
  292. break;
  293. default:
  294. break;
  295. }
  296. }
  297. }
  298. void rs600_bm_disable(struct radeon_device *rdev)
  299. {
  300. u32 tmp;
  301. /* disable bus mastering */
  302. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  303. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  304. mdelay(1);
  305. }
  306. int rs600_asic_reset(struct radeon_device *rdev)
  307. {
  308. struct rv515_mc_save save;
  309. u32 status, tmp;
  310. int ret = 0;
  311. status = RREG32(R_000E40_RBBM_STATUS);
  312. if (!G_000E40_GUI_ACTIVE(status)) {
  313. return 0;
  314. }
  315. /* Stops all mc clients */
  316. rv515_mc_stop(rdev, &save);
  317. status = RREG32(R_000E40_RBBM_STATUS);
  318. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  319. /* stop CP */
  320. WREG32(RADEON_CP_CSQ_CNTL, 0);
  321. tmp = RREG32(RADEON_CP_RB_CNTL);
  322. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  323. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  324. WREG32(RADEON_CP_RB_WPTR, 0);
  325. WREG32(RADEON_CP_RB_CNTL, tmp);
  326. pci_save_state(rdev->pdev);
  327. /* disable bus mastering */
  328. rs600_bm_disable(rdev);
  329. /* reset GA+VAP */
  330. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  331. S_0000F0_SOFT_RESET_GA(1));
  332. RREG32(R_0000F0_RBBM_SOFT_RESET);
  333. mdelay(500);
  334. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  335. mdelay(1);
  336. status = RREG32(R_000E40_RBBM_STATUS);
  337. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  338. /* reset CP */
  339. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  340. RREG32(R_0000F0_RBBM_SOFT_RESET);
  341. mdelay(500);
  342. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  343. mdelay(1);
  344. status = RREG32(R_000E40_RBBM_STATUS);
  345. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  346. /* reset MC */
  347. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  348. RREG32(R_0000F0_RBBM_SOFT_RESET);
  349. mdelay(500);
  350. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  351. mdelay(1);
  352. status = RREG32(R_000E40_RBBM_STATUS);
  353. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  354. /* restore PCI & busmastering */
  355. pci_restore_state(rdev->pdev);
  356. /* Check if GPU is idle */
  357. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  358. dev_err(rdev->dev, "failed to reset GPU\n");
  359. rdev->gpu_lockup = true;
  360. ret = -1;
  361. } else
  362. dev_info(rdev->dev, "GPU reset succeed\n");
  363. rv515_mc_resume(rdev, &save);
  364. return ret;
  365. }
  366. /*
  367. * GART.
  368. */
  369. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  370. {
  371. uint32_t tmp;
  372. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  373. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  374. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  375. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  376. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  377. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  378. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  379. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  380. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  381. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  382. }
  383. int rs600_gart_init(struct radeon_device *rdev)
  384. {
  385. int r;
  386. if (rdev->gart.table.vram.robj) {
  387. WARN(1, "RS600 GART already initialized\n");
  388. return 0;
  389. }
  390. /* Initialize common gart structure */
  391. r = radeon_gart_init(rdev);
  392. if (r) {
  393. return r;
  394. }
  395. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  396. return radeon_gart_table_vram_alloc(rdev);
  397. }
  398. int rs600_gart_enable(struct radeon_device *rdev)
  399. {
  400. u32 tmp;
  401. int r, i;
  402. if (rdev->gart.table.vram.robj == NULL) {
  403. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  404. return -EINVAL;
  405. }
  406. r = radeon_gart_table_vram_pin(rdev);
  407. if (r)
  408. return r;
  409. radeon_gart_restore(rdev);
  410. /* Enable bus master */
  411. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  412. WREG32(R_00004C_BUS_CNTL, tmp);
  413. /* FIXME: setup default page */
  414. WREG32_MC(R_000100_MC_PT0_CNTL,
  415. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  416. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  417. for (i = 0; i < 19; i++) {
  418. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  419. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  420. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  421. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  422. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  423. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  424. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  425. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  426. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  427. }
  428. /* enable first context */
  429. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  430. S_000102_ENABLE_PAGE_TABLE(1) |
  431. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  432. /* disable all other contexts */
  433. for (i = 1; i < 8; i++)
  434. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  435. /* setup the page table */
  436. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  437. rdev->gart.table_addr);
  438. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  439. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  440. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  441. /* System context maps to VRAM space */
  442. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  443. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  444. /* enable page tables */
  445. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  446. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  447. tmp = RREG32_MC(R_000009_MC_CNTL1);
  448. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  449. rs600_gart_tlb_flush(rdev);
  450. rdev->gart.ready = true;
  451. return 0;
  452. }
  453. void rs600_gart_disable(struct radeon_device *rdev)
  454. {
  455. u32 tmp;
  456. int r;
  457. /* FIXME: disable out of gart access */
  458. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  459. tmp = RREG32_MC(R_000009_MC_CNTL1);
  460. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  461. if (rdev->gart.table.vram.robj) {
  462. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  463. if (r == 0) {
  464. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  465. radeon_bo_unpin(rdev->gart.table.vram.robj);
  466. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  467. }
  468. }
  469. }
  470. void rs600_gart_fini(struct radeon_device *rdev)
  471. {
  472. radeon_gart_fini(rdev);
  473. rs600_gart_disable(rdev);
  474. radeon_gart_table_vram_free(rdev);
  475. }
  476. #define R600_PTE_VALID (1 << 0)
  477. #define R600_PTE_SYSTEM (1 << 1)
  478. #define R600_PTE_SNOOPED (1 << 2)
  479. #define R600_PTE_READABLE (1 << 5)
  480. #define R600_PTE_WRITEABLE (1 << 6)
  481. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  482. {
  483. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  484. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  485. return -EINVAL;
  486. }
  487. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  488. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  489. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  490. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  491. return 0;
  492. }
  493. int rs600_irq_set(struct radeon_device *rdev)
  494. {
  495. uint32_t tmp = 0;
  496. uint32_t mode_int = 0;
  497. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  498. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  499. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  500. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  501. if (!rdev->irq.installed) {
  502. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  503. WREG32(R_000040_GEN_INT_CNTL, 0);
  504. return -EINVAL;
  505. }
  506. if (rdev->irq.sw_int) {
  507. tmp |= S_000040_SW_INT_EN(1);
  508. }
  509. if (rdev->irq.gui_idle) {
  510. tmp |= S_000040_GUI_IDLE(1);
  511. }
  512. if (rdev->irq.crtc_vblank_int[0] ||
  513. rdev->irq.pflip[0]) {
  514. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  515. }
  516. if (rdev->irq.crtc_vblank_int[1] ||
  517. rdev->irq.pflip[1]) {
  518. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  519. }
  520. if (rdev->irq.hpd[0]) {
  521. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  522. }
  523. if (rdev->irq.hpd[1]) {
  524. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  525. }
  526. WREG32(R_000040_GEN_INT_CNTL, tmp);
  527. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  528. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  529. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  530. return 0;
  531. }
  532. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  533. {
  534. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  535. uint32_t irq_mask = S_000044_SW_INT(1);
  536. u32 tmp;
  537. /* the interrupt works, but the status bit is permanently asserted */
  538. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  539. if (!rdev->irq.gui_idle_acked)
  540. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  541. }
  542. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  543. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  544. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  545. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  546. S_006534_D1MODE_VBLANK_ACK(1));
  547. }
  548. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  549. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  550. S_006D34_D2MODE_VBLANK_ACK(1));
  551. }
  552. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  553. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  554. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  555. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  556. }
  557. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  558. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  559. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  560. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  561. }
  562. } else {
  563. rdev->irq.stat_regs.r500.disp_int = 0;
  564. }
  565. if (irqs) {
  566. WREG32(R_000044_GEN_INT_STATUS, irqs);
  567. }
  568. return irqs & irq_mask;
  569. }
  570. void rs600_irq_disable(struct radeon_device *rdev)
  571. {
  572. WREG32(R_000040_GEN_INT_CNTL, 0);
  573. WREG32(R_006540_DxMODE_INT_MASK, 0);
  574. /* Wait and acknowledge irq */
  575. mdelay(1);
  576. rs600_irq_ack(rdev);
  577. }
  578. int rs600_irq_process(struct radeon_device *rdev)
  579. {
  580. u32 status, msi_rearm;
  581. bool queue_hotplug = false;
  582. /* reset gui idle ack. the status bit is broken */
  583. rdev->irq.gui_idle_acked = false;
  584. status = rs600_irq_ack(rdev);
  585. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  586. return IRQ_NONE;
  587. }
  588. while (status || rdev->irq.stat_regs.r500.disp_int) {
  589. /* SW interrupt */
  590. if (G_000044_SW_INT(status)) {
  591. radeon_fence_process(rdev);
  592. }
  593. /* GUI idle */
  594. if (G_000040_GUI_IDLE(status)) {
  595. rdev->irq.gui_idle_acked = true;
  596. rdev->pm.gui_idle = true;
  597. wake_up(&rdev->irq.idle_queue);
  598. }
  599. /* Vertical blank interrupts */
  600. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  601. if (rdev->irq.crtc_vblank_int[0]) {
  602. drm_handle_vblank(rdev->ddev, 0);
  603. rdev->pm.vblank_sync = true;
  604. wake_up(&rdev->irq.vblank_queue);
  605. }
  606. if (rdev->irq.pflip[0])
  607. radeon_crtc_handle_flip(rdev, 0);
  608. }
  609. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  610. if (rdev->irq.crtc_vblank_int[1]) {
  611. drm_handle_vblank(rdev->ddev, 1);
  612. rdev->pm.vblank_sync = true;
  613. wake_up(&rdev->irq.vblank_queue);
  614. }
  615. if (rdev->irq.pflip[1])
  616. radeon_crtc_handle_flip(rdev, 1);
  617. }
  618. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  619. queue_hotplug = true;
  620. DRM_DEBUG("HPD1\n");
  621. }
  622. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  623. queue_hotplug = true;
  624. DRM_DEBUG("HPD2\n");
  625. }
  626. status = rs600_irq_ack(rdev);
  627. }
  628. /* reset gui idle ack. the status bit is broken */
  629. rdev->irq.gui_idle_acked = false;
  630. if (queue_hotplug)
  631. schedule_work(&rdev->hotplug_work);
  632. if (rdev->msi_enabled) {
  633. switch (rdev->family) {
  634. case CHIP_RS600:
  635. case CHIP_RS690:
  636. case CHIP_RS740:
  637. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  638. WREG32(RADEON_BUS_CNTL, msi_rearm);
  639. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  640. break;
  641. default:
  642. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  643. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  644. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  645. break;
  646. }
  647. }
  648. return IRQ_HANDLED;
  649. }
  650. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  651. {
  652. if (crtc == 0)
  653. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  654. else
  655. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  656. }
  657. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  658. {
  659. unsigned i;
  660. for (i = 0; i < rdev->usec_timeout; i++) {
  661. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  662. return 0;
  663. udelay(1);
  664. }
  665. return -1;
  666. }
  667. void rs600_gpu_init(struct radeon_device *rdev)
  668. {
  669. r420_pipes_init(rdev);
  670. /* Wait for mc idle */
  671. if (rs600_mc_wait_for_idle(rdev))
  672. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  673. }
  674. void rs600_mc_init(struct radeon_device *rdev)
  675. {
  676. u64 base;
  677. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  678. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  679. rdev->mc.vram_is_ddr = true;
  680. rdev->mc.vram_width = 128;
  681. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  682. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  683. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  684. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  685. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  686. base = G_000004_MC_FB_START(base) << 16;
  687. radeon_vram_location(rdev, &rdev->mc, base);
  688. rdev->mc.gtt_base_align = 0;
  689. radeon_gtt_location(rdev, &rdev->mc);
  690. radeon_update_bandwidth_info(rdev);
  691. }
  692. void rs600_bandwidth_update(struct radeon_device *rdev)
  693. {
  694. struct drm_display_mode *mode0 = NULL;
  695. struct drm_display_mode *mode1 = NULL;
  696. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  697. /* FIXME: implement full support */
  698. radeon_update_display_priority(rdev);
  699. if (rdev->mode_info.crtcs[0]->base.enabled)
  700. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  701. if (rdev->mode_info.crtcs[1]->base.enabled)
  702. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  703. rs690_line_buffer_adjust(rdev, mode0, mode1);
  704. if (rdev->disp_priority == 2) {
  705. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  706. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  707. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  708. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  709. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  710. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  711. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  712. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  713. }
  714. }
  715. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  716. {
  717. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  718. S_000070_MC_IND_CITF_ARB0(1));
  719. return RREG32(R_000074_MC_IND_DATA);
  720. }
  721. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  722. {
  723. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  724. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  725. WREG32(R_000074_MC_IND_DATA, v);
  726. }
  727. void rs600_debugfs(struct radeon_device *rdev)
  728. {
  729. if (r100_debugfs_rbbm_init(rdev))
  730. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  731. }
  732. void rs600_set_safe_registers(struct radeon_device *rdev)
  733. {
  734. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  735. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  736. }
  737. static void rs600_mc_program(struct radeon_device *rdev)
  738. {
  739. struct rv515_mc_save save;
  740. /* Stops all mc clients */
  741. rv515_mc_stop(rdev, &save);
  742. /* Wait for mc idle */
  743. if (rs600_mc_wait_for_idle(rdev))
  744. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  745. /* FIXME: What does AGP means for such chipset ? */
  746. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  747. WREG32_MC(R_000006_AGP_BASE, 0);
  748. WREG32_MC(R_000007_AGP_BASE_2, 0);
  749. /* Program MC */
  750. WREG32_MC(R_000004_MC_FB_LOCATION,
  751. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  752. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  753. WREG32(R_000134_HDP_FB_LOCATION,
  754. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  755. rv515_mc_resume(rdev, &save);
  756. }
  757. static int rs600_startup(struct radeon_device *rdev)
  758. {
  759. int r;
  760. rs600_mc_program(rdev);
  761. /* Resume clock */
  762. rv515_clock_startup(rdev);
  763. /* Initialize GPU configuration (# pipes, ...) */
  764. rs600_gpu_init(rdev);
  765. /* Initialize GART (initialize after TTM so we can allocate
  766. * memory through TTM but finalize after TTM) */
  767. r = rs600_gart_enable(rdev);
  768. if (r)
  769. return r;
  770. /* allocate wb buffer */
  771. r = radeon_wb_init(rdev);
  772. if (r)
  773. return r;
  774. /* Enable IRQ */
  775. rs600_irq_set(rdev);
  776. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  777. /* 1M ring buffer */
  778. r = r100_cp_init(rdev, 1024 * 1024);
  779. if (r) {
  780. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  781. return r;
  782. }
  783. r = r100_ib_init(rdev);
  784. if (r) {
  785. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  786. return r;
  787. }
  788. r = r600_audio_init(rdev);
  789. if (r) {
  790. dev_err(rdev->dev, "failed initializing audio\n");
  791. return r;
  792. }
  793. return 0;
  794. }
  795. int rs600_resume(struct radeon_device *rdev)
  796. {
  797. /* Make sur GART are not working */
  798. rs600_gart_disable(rdev);
  799. /* Resume clock before doing reset */
  800. rv515_clock_startup(rdev);
  801. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  802. if (radeon_asic_reset(rdev)) {
  803. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  804. RREG32(R_000E40_RBBM_STATUS),
  805. RREG32(R_0007C0_CP_STAT));
  806. }
  807. /* post */
  808. atom_asic_init(rdev->mode_info.atom_context);
  809. /* Resume clock after posting */
  810. rv515_clock_startup(rdev);
  811. /* Initialize surface registers */
  812. radeon_surface_init(rdev);
  813. return rs600_startup(rdev);
  814. }
  815. int rs600_suspend(struct radeon_device *rdev)
  816. {
  817. r600_audio_fini(rdev);
  818. r100_cp_disable(rdev);
  819. radeon_wb_disable(rdev);
  820. rs600_irq_disable(rdev);
  821. rs600_gart_disable(rdev);
  822. return 0;
  823. }
  824. void rs600_fini(struct radeon_device *rdev)
  825. {
  826. r600_audio_fini(rdev);
  827. r100_cp_fini(rdev);
  828. radeon_wb_fini(rdev);
  829. r100_ib_fini(rdev);
  830. radeon_gem_fini(rdev);
  831. rs600_gart_fini(rdev);
  832. radeon_irq_kms_fini(rdev);
  833. radeon_fence_driver_fini(rdev);
  834. radeon_bo_fini(rdev);
  835. radeon_atombios_fini(rdev);
  836. kfree(rdev->bios);
  837. rdev->bios = NULL;
  838. }
  839. int rs600_init(struct radeon_device *rdev)
  840. {
  841. int r;
  842. /* Disable VGA */
  843. rv515_vga_render_disable(rdev);
  844. /* Initialize scratch registers */
  845. radeon_scratch_init(rdev);
  846. /* Initialize surface registers */
  847. radeon_surface_init(rdev);
  848. /* restore some register to sane defaults */
  849. r100_restore_sanity(rdev);
  850. /* BIOS */
  851. if (!radeon_get_bios(rdev)) {
  852. if (ASIC_IS_AVIVO(rdev))
  853. return -EINVAL;
  854. }
  855. if (rdev->is_atom_bios) {
  856. r = radeon_atombios_init(rdev);
  857. if (r)
  858. return r;
  859. } else {
  860. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  861. return -EINVAL;
  862. }
  863. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  864. if (radeon_asic_reset(rdev)) {
  865. dev_warn(rdev->dev,
  866. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  867. RREG32(R_000E40_RBBM_STATUS),
  868. RREG32(R_0007C0_CP_STAT));
  869. }
  870. /* check if cards are posted or not */
  871. if (radeon_boot_test_post_card(rdev) == false)
  872. return -EINVAL;
  873. /* Initialize clocks */
  874. radeon_get_clock_info(rdev->ddev);
  875. /* initialize memory controller */
  876. rs600_mc_init(rdev);
  877. rs600_debugfs(rdev);
  878. /* Fence driver */
  879. r = radeon_fence_driver_init(rdev);
  880. if (r)
  881. return r;
  882. r = radeon_irq_kms_init(rdev);
  883. if (r)
  884. return r;
  885. /* Memory manager */
  886. r = radeon_bo_init(rdev);
  887. if (r)
  888. return r;
  889. r = rs600_gart_init(rdev);
  890. if (r)
  891. return r;
  892. rs600_set_safe_registers(rdev);
  893. rdev->accel_working = true;
  894. r = rs600_startup(rdev);
  895. if (r) {
  896. /* Somethings want wront with the accel init stop accel */
  897. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  898. r100_cp_fini(rdev);
  899. radeon_wb_fini(rdev);
  900. r100_ib_fini(rdev);
  901. rs600_gart_fini(rdev);
  902. radeon_irq_kms_fini(rdev);
  903. rdev->accel_working = false;
  904. }
  905. return 0;
  906. }