radeon_asic.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_HEMLOCK)) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .cp_commit = &r100_cp_commit,
  134. .ring_start = &r100_ring_start,
  135. .ring_test = &r100_ring_test,
  136. .ring_ib_execute = &r100_ring_ib_execute,
  137. .irq_set = &r100_irq_set,
  138. .irq_process = &r100_irq_process,
  139. .get_vblank_counter = &r100_get_vblank_counter,
  140. .fence_ring_emit = &r100_fence_ring_emit,
  141. .cs_parse = &r100_cs_parse,
  142. .copy_blit = &r100_copy_blit,
  143. .copy_dma = NULL,
  144. .copy = &r100_copy_blit,
  145. .get_engine_clock = &radeon_legacy_get_engine_clock,
  146. .set_engine_clock = &radeon_legacy_set_engine_clock,
  147. .get_memory_clock = &radeon_legacy_get_memory_clock,
  148. .set_memory_clock = NULL,
  149. .get_pcie_lanes = NULL,
  150. .set_pcie_lanes = NULL,
  151. .set_clock_gating = &radeon_legacy_set_clock_gating,
  152. .set_surface_reg = r100_set_surface_reg,
  153. .clear_surface_reg = r100_clear_surface_reg,
  154. .bandwidth_update = &r100_bandwidth_update,
  155. .hpd_init = &r100_hpd_init,
  156. .hpd_fini = &r100_hpd_fini,
  157. .hpd_sense = &r100_hpd_sense,
  158. .hpd_set_polarity = &r100_hpd_set_polarity,
  159. .ioctl_wait_idle = NULL,
  160. .gui_idle = &r100_gui_idle,
  161. .pm_misc = &r100_pm_misc,
  162. .pm_prepare = &r100_pm_prepare,
  163. .pm_finish = &r100_pm_finish,
  164. .pm_init_profile = &r100_pm_init_profile,
  165. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  166. .pre_page_flip = &r100_pre_page_flip,
  167. .page_flip = &r100_page_flip,
  168. .post_page_flip = &r100_post_page_flip,
  169. };
  170. static struct radeon_asic r200_asic = {
  171. .init = &r100_init,
  172. .fini = &r100_fini,
  173. .suspend = &r100_suspend,
  174. .resume = &r100_resume,
  175. .vga_set_state = &r100_vga_set_state,
  176. .gpu_is_lockup = &r100_gpu_is_lockup,
  177. .asic_reset = &r100_asic_reset,
  178. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  179. .gart_set_page = &r100_pci_gart_set_page,
  180. .cp_commit = &r100_cp_commit,
  181. .ring_start = &r100_ring_start,
  182. .ring_test = &r100_ring_test,
  183. .ring_ib_execute = &r100_ring_ib_execute,
  184. .irq_set = &r100_irq_set,
  185. .irq_process = &r100_irq_process,
  186. .get_vblank_counter = &r100_get_vblank_counter,
  187. .fence_ring_emit = &r100_fence_ring_emit,
  188. .cs_parse = &r100_cs_parse,
  189. .copy_blit = &r100_copy_blit,
  190. .copy_dma = &r200_copy_dma,
  191. .copy = &r100_copy_blit,
  192. .get_engine_clock = &radeon_legacy_get_engine_clock,
  193. .set_engine_clock = &radeon_legacy_set_engine_clock,
  194. .get_memory_clock = &radeon_legacy_get_memory_clock,
  195. .set_memory_clock = NULL,
  196. .set_pcie_lanes = NULL,
  197. .set_clock_gating = &radeon_legacy_set_clock_gating,
  198. .set_surface_reg = r100_set_surface_reg,
  199. .clear_surface_reg = r100_clear_surface_reg,
  200. .bandwidth_update = &r100_bandwidth_update,
  201. .hpd_init = &r100_hpd_init,
  202. .hpd_fini = &r100_hpd_fini,
  203. .hpd_sense = &r100_hpd_sense,
  204. .hpd_set_polarity = &r100_hpd_set_polarity,
  205. .ioctl_wait_idle = NULL,
  206. .gui_idle = &r100_gui_idle,
  207. .pm_misc = &r100_pm_misc,
  208. .pm_prepare = &r100_pm_prepare,
  209. .pm_finish = &r100_pm_finish,
  210. .pm_init_profile = &r100_pm_init_profile,
  211. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  212. .pre_page_flip = &r100_pre_page_flip,
  213. .page_flip = &r100_page_flip,
  214. .post_page_flip = &r100_post_page_flip,
  215. };
  216. static struct radeon_asic r300_asic = {
  217. .init = &r300_init,
  218. .fini = &r300_fini,
  219. .suspend = &r300_suspend,
  220. .resume = &r300_resume,
  221. .vga_set_state = &r100_vga_set_state,
  222. .gpu_is_lockup = &r300_gpu_is_lockup,
  223. .asic_reset = &r300_asic_reset,
  224. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  225. .gart_set_page = &r100_pci_gart_set_page,
  226. .cp_commit = &r100_cp_commit,
  227. .ring_start = &r300_ring_start,
  228. .ring_test = &r100_ring_test,
  229. .ring_ib_execute = &r100_ring_ib_execute,
  230. .irq_set = &r100_irq_set,
  231. .irq_process = &r100_irq_process,
  232. .get_vblank_counter = &r100_get_vblank_counter,
  233. .fence_ring_emit = &r300_fence_ring_emit,
  234. .cs_parse = &r300_cs_parse,
  235. .copy_blit = &r100_copy_blit,
  236. .copy_dma = &r200_copy_dma,
  237. .copy = &r100_copy_blit,
  238. .get_engine_clock = &radeon_legacy_get_engine_clock,
  239. .set_engine_clock = &radeon_legacy_set_engine_clock,
  240. .get_memory_clock = &radeon_legacy_get_memory_clock,
  241. .set_memory_clock = NULL,
  242. .get_pcie_lanes = &rv370_get_pcie_lanes,
  243. .set_pcie_lanes = &rv370_set_pcie_lanes,
  244. .set_clock_gating = &radeon_legacy_set_clock_gating,
  245. .set_surface_reg = r100_set_surface_reg,
  246. .clear_surface_reg = r100_clear_surface_reg,
  247. .bandwidth_update = &r100_bandwidth_update,
  248. .hpd_init = &r100_hpd_init,
  249. .hpd_fini = &r100_hpd_fini,
  250. .hpd_sense = &r100_hpd_sense,
  251. .hpd_set_polarity = &r100_hpd_set_polarity,
  252. .ioctl_wait_idle = NULL,
  253. .gui_idle = &r100_gui_idle,
  254. .pm_misc = &r100_pm_misc,
  255. .pm_prepare = &r100_pm_prepare,
  256. .pm_finish = &r100_pm_finish,
  257. .pm_init_profile = &r100_pm_init_profile,
  258. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  259. .pre_page_flip = &r100_pre_page_flip,
  260. .page_flip = &r100_page_flip,
  261. .post_page_flip = &r100_post_page_flip,
  262. };
  263. static struct radeon_asic r300_asic_pcie = {
  264. .init = &r300_init,
  265. .fini = &r300_fini,
  266. .suspend = &r300_suspend,
  267. .resume = &r300_resume,
  268. .vga_set_state = &r100_vga_set_state,
  269. .gpu_is_lockup = &r300_gpu_is_lockup,
  270. .asic_reset = &r300_asic_reset,
  271. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  272. .gart_set_page = &rv370_pcie_gart_set_page,
  273. .cp_commit = &r100_cp_commit,
  274. .ring_start = &r300_ring_start,
  275. .ring_test = &r100_ring_test,
  276. .ring_ib_execute = &r100_ring_ib_execute,
  277. .irq_set = &r100_irq_set,
  278. .irq_process = &r100_irq_process,
  279. .get_vblank_counter = &r100_get_vblank_counter,
  280. .fence_ring_emit = &r300_fence_ring_emit,
  281. .cs_parse = &r300_cs_parse,
  282. .copy_blit = &r100_copy_blit,
  283. .copy_dma = &r200_copy_dma,
  284. .copy = &r100_copy_blit,
  285. .get_engine_clock = &radeon_legacy_get_engine_clock,
  286. .set_engine_clock = &radeon_legacy_set_engine_clock,
  287. .get_memory_clock = &radeon_legacy_get_memory_clock,
  288. .set_memory_clock = NULL,
  289. .set_pcie_lanes = &rv370_set_pcie_lanes,
  290. .set_clock_gating = &radeon_legacy_set_clock_gating,
  291. .set_surface_reg = r100_set_surface_reg,
  292. .clear_surface_reg = r100_clear_surface_reg,
  293. .bandwidth_update = &r100_bandwidth_update,
  294. .hpd_init = &r100_hpd_init,
  295. .hpd_fini = &r100_hpd_fini,
  296. .hpd_sense = &r100_hpd_sense,
  297. .hpd_set_polarity = &r100_hpd_set_polarity,
  298. .ioctl_wait_idle = NULL,
  299. .gui_idle = &r100_gui_idle,
  300. .pm_misc = &r100_pm_misc,
  301. .pm_prepare = &r100_pm_prepare,
  302. .pm_finish = &r100_pm_finish,
  303. .pm_init_profile = &r100_pm_init_profile,
  304. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  305. .pre_page_flip = &r100_pre_page_flip,
  306. .page_flip = &r100_page_flip,
  307. .post_page_flip = &r100_post_page_flip,
  308. };
  309. static struct radeon_asic r420_asic = {
  310. .init = &r420_init,
  311. .fini = &r420_fini,
  312. .suspend = &r420_suspend,
  313. .resume = &r420_resume,
  314. .vga_set_state = &r100_vga_set_state,
  315. .gpu_is_lockup = &r300_gpu_is_lockup,
  316. .asic_reset = &r300_asic_reset,
  317. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  318. .gart_set_page = &rv370_pcie_gart_set_page,
  319. .cp_commit = &r100_cp_commit,
  320. .ring_start = &r300_ring_start,
  321. .ring_test = &r100_ring_test,
  322. .ring_ib_execute = &r100_ring_ib_execute,
  323. .irq_set = &r100_irq_set,
  324. .irq_process = &r100_irq_process,
  325. .get_vblank_counter = &r100_get_vblank_counter,
  326. .fence_ring_emit = &r300_fence_ring_emit,
  327. .cs_parse = &r300_cs_parse,
  328. .copy_blit = &r100_copy_blit,
  329. .copy_dma = &r200_copy_dma,
  330. .copy = &r100_copy_blit,
  331. .get_engine_clock = &radeon_atom_get_engine_clock,
  332. .set_engine_clock = &radeon_atom_set_engine_clock,
  333. .get_memory_clock = &radeon_atom_get_memory_clock,
  334. .set_memory_clock = &radeon_atom_set_memory_clock,
  335. .get_pcie_lanes = &rv370_get_pcie_lanes,
  336. .set_pcie_lanes = &rv370_set_pcie_lanes,
  337. .set_clock_gating = &radeon_atom_set_clock_gating,
  338. .set_surface_reg = r100_set_surface_reg,
  339. .clear_surface_reg = r100_clear_surface_reg,
  340. .bandwidth_update = &r100_bandwidth_update,
  341. .hpd_init = &r100_hpd_init,
  342. .hpd_fini = &r100_hpd_fini,
  343. .hpd_sense = &r100_hpd_sense,
  344. .hpd_set_polarity = &r100_hpd_set_polarity,
  345. .ioctl_wait_idle = NULL,
  346. .gui_idle = &r100_gui_idle,
  347. .pm_misc = &r100_pm_misc,
  348. .pm_prepare = &r100_pm_prepare,
  349. .pm_finish = &r100_pm_finish,
  350. .pm_init_profile = &r420_pm_init_profile,
  351. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  352. .pre_page_flip = &r100_pre_page_flip,
  353. .page_flip = &r100_page_flip,
  354. .post_page_flip = &r100_post_page_flip,
  355. };
  356. static struct radeon_asic rs400_asic = {
  357. .init = &rs400_init,
  358. .fini = &rs400_fini,
  359. .suspend = &rs400_suspend,
  360. .resume = &rs400_resume,
  361. .vga_set_state = &r100_vga_set_state,
  362. .gpu_is_lockup = &r300_gpu_is_lockup,
  363. .asic_reset = &r300_asic_reset,
  364. .gart_tlb_flush = &rs400_gart_tlb_flush,
  365. .gart_set_page = &rs400_gart_set_page,
  366. .cp_commit = &r100_cp_commit,
  367. .ring_start = &r300_ring_start,
  368. .ring_test = &r100_ring_test,
  369. .ring_ib_execute = &r100_ring_ib_execute,
  370. .irq_set = &r100_irq_set,
  371. .irq_process = &r100_irq_process,
  372. .get_vblank_counter = &r100_get_vblank_counter,
  373. .fence_ring_emit = &r300_fence_ring_emit,
  374. .cs_parse = &r300_cs_parse,
  375. .copy_blit = &r100_copy_blit,
  376. .copy_dma = &r200_copy_dma,
  377. .copy = &r100_copy_blit,
  378. .get_engine_clock = &radeon_legacy_get_engine_clock,
  379. .set_engine_clock = &radeon_legacy_set_engine_clock,
  380. .get_memory_clock = &radeon_legacy_get_memory_clock,
  381. .set_memory_clock = NULL,
  382. .get_pcie_lanes = NULL,
  383. .set_pcie_lanes = NULL,
  384. .set_clock_gating = &radeon_legacy_set_clock_gating,
  385. .set_surface_reg = r100_set_surface_reg,
  386. .clear_surface_reg = r100_clear_surface_reg,
  387. .bandwidth_update = &r100_bandwidth_update,
  388. .hpd_init = &r100_hpd_init,
  389. .hpd_fini = &r100_hpd_fini,
  390. .hpd_sense = &r100_hpd_sense,
  391. .hpd_set_polarity = &r100_hpd_set_polarity,
  392. .ioctl_wait_idle = NULL,
  393. .gui_idle = &r100_gui_idle,
  394. .pm_misc = &r100_pm_misc,
  395. .pm_prepare = &r100_pm_prepare,
  396. .pm_finish = &r100_pm_finish,
  397. .pm_init_profile = &r100_pm_init_profile,
  398. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  399. .pre_page_flip = &r100_pre_page_flip,
  400. .page_flip = &r100_page_flip,
  401. .post_page_flip = &r100_post_page_flip,
  402. };
  403. static struct radeon_asic rs600_asic = {
  404. .init = &rs600_init,
  405. .fini = &rs600_fini,
  406. .suspend = &rs600_suspend,
  407. .resume = &rs600_resume,
  408. .vga_set_state = &r100_vga_set_state,
  409. .gpu_is_lockup = &r300_gpu_is_lockup,
  410. .asic_reset = &rs600_asic_reset,
  411. .gart_tlb_flush = &rs600_gart_tlb_flush,
  412. .gart_set_page = &rs600_gart_set_page,
  413. .cp_commit = &r100_cp_commit,
  414. .ring_start = &r300_ring_start,
  415. .ring_test = &r100_ring_test,
  416. .ring_ib_execute = &r100_ring_ib_execute,
  417. .irq_set = &rs600_irq_set,
  418. .irq_process = &rs600_irq_process,
  419. .get_vblank_counter = &rs600_get_vblank_counter,
  420. .fence_ring_emit = &r300_fence_ring_emit,
  421. .cs_parse = &r300_cs_parse,
  422. .copy_blit = &r100_copy_blit,
  423. .copy_dma = &r200_copy_dma,
  424. .copy = &r100_copy_blit,
  425. .get_engine_clock = &radeon_atom_get_engine_clock,
  426. .set_engine_clock = &radeon_atom_set_engine_clock,
  427. .get_memory_clock = &radeon_atom_get_memory_clock,
  428. .set_memory_clock = &radeon_atom_set_memory_clock,
  429. .get_pcie_lanes = NULL,
  430. .set_pcie_lanes = NULL,
  431. .set_clock_gating = &radeon_atom_set_clock_gating,
  432. .set_surface_reg = r100_set_surface_reg,
  433. .clear_surface_reg = r100_clear_surface_reg,
  434. .bandwidth_update = &rs600_bandwidth_update,
  435. .hpd_init = &rs600_hpd_init,
  436. .hpd_fini = &rs600_hpd_fini,
  437. .hpd_sense = &rs600_hpd_sense,
  438. .hpd_set_polarity = &rs600_hpd_set_polarity,
  439. .ioctl_wait_idle = NULL,
  440. .gui_idle = &r100_gui_idle,
  441. .pm_misc = &rs600_pm_misc,
  442. .pm_prepare = &rs600_pm_prepare,
  443. .pm_finish = &rs600_pm_finish,
  444. .pm_init_profile = &r420_pm_init_profile,
  445. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  446. .pre_page_flip = &rs600_pre_page_flip,
  447. .page_flip = &rs600_page_flip,
  448. .post_page_flip = &rs600_post_page_flip,
  449. };
  450. static struct radeon_asic rs690_asic = {
  451. .init = &rs690_init,
  452. .fini = &rs690_fini,
  453. .suspend = &rs690_suspend,
  454. .resume = &rs690_resume,
  455. .vga_set_state = &r100_vga_set_state,
  456. .gpu_is_lockup = &r300_gpu_is_lockup,
  457. .asic_reset = &rs600_asic_reset,
  458. .gart_tlb_flush = &rs400_gart_tlb_flush,
  459. .gart_set_page = &rs400_gart_set_page,
  460. .cp_commit = &r100_cp_commit,
  461. .ring_start = &r300_ring_start,
  462. .ring_test = &r100_ring_test,
  463. .ring_ib_execute = &r100_ring_ib_execute,
  464. .irq_set = &rs600_irq_set,
  465. .irq_process = &rs600_irq_process,
  466. .get_vblank_counter = &rs600_get_vblank_counter,
  467. .fence_ring_emit = &r300_fence_ring_emit,
  468. .cs_parse = &r300_cs_parse,
  469. .copy_blit = &r100_copy_blit,
  470. .copy_dma = &r200_copy_dma,
  471. .copy = &r200_copy_dma,
  472. .get_engine_clock = &radeon_atom_get_engine_clock,
  473. .set_engine_clock = &radeon_atom_set_engine_clock,
  474. .get_memory_clock = &radeon_atom_get_memory_clock,
  475. .set_memory_clock = &radeon_atom_set_memory_clock,
  476. .get_pcie_lanes = NULL,
  477. .set_pcie_lanes = NULL,
  478. .set_clock_gating = &radeon_atom_set_clock_gating,
  479. .set_surface_reg = r100_set_surface_reg,
  480. .clear_surface_reg = r100_clear_surface_reg,
  481. .bandwidth_update = &rs690_bandwidth_update,
  482. .hpd_init = &rs600_hpd_init,
  483. .hpd_fini = &rs600_hpd_fini,
  484. .hpd_sense = &rs600_hpd_sense,
  485. .hpd_set_polarity = &rs600_hpd_set_polarity,
  486. .ioctl_wait_idle = NULL,
  487. .gui_idle = &r100_gui_idle,
  488. .pm_misc = &rs600_pm_misc,
  489. .pm_prepare = &rs600_pm_prepare,
  490. .pm_finish = &rs600_pm_finish,
  491. .pm_init_profile = &r420_pm_init_profile,
  492. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  493. .pre_page_flip = &rs600_pre_page_flip,
  494. .page_flip = &rs600_page_flip,
  495. .post_page_flip = &rs600_post_page_flip,
  496. };
  497. static struct radeon_asic rv515_asic = {
  498. .init = &rv515_init,
  499. .fini = &rv515_fini,
  500. .suspend = &rv515_suspend,
  501. .resume = &rv515_resume,
  502. .vga_set_state = &r100_vga_set_state,
  503. .gpu_is_lockup = &r300_gpu_is_lockup,
  504. .asic_reset = &rs600_asic_reset,
  505. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  506. .gart_set_page = &rv370_pcie_gart_set_page,
  507. .cp_commit = &r100_cp_commit,
  508. .ring_start = &rv515_ring_start,
  509. .ring_test = &r100_ring_test,
  510. .ring_ib_execute = &r100_ring_ib_execute,
  511. .irq_set = &rs600_irq_set,
  512. .irq_process = &rs600_irq_process,
  513. .get_vblank_counter = &rs600_get_vblank_counter,
  514. .fence_ring_emit = &r300_fence_ring_emit,
  515. .cs_parse = &r300_cs_parse,
  516. .copy_blit = &r100_copy_blit,
  517. .copy_dma = &r200_copy_dma,
  518. .copy = &r100_copy_blit,
  519. .get_engine_clock = &radeon_atom_get_engine_clock,
  520. .set_engine_clock = &radeon_atom_set_engine_clock,
  521. .get_memory_clock = &radeon_atom_get_memory_clock,
  522. .set_memory_clock = &radeon_atom_set_memory_clock,
  523. .get_pcie_lanes = &rv370_get_pcie_lanes,
  524. .set_pcie_lanes = &rv370_set_pcie_lanes,
  525. .set_clock_gating = &radeon_atom_set_clock_gating,
  526. .set_surface_reg = r100_set_surface_reg,
  527. .clear_surface_reg = r100_clear_surface_reg,
  528. .bandwidth_update = &rv515_bandwidth_update,
  529. .hpd_init = &rs600_hpd_init,
  530. .hpd_fini = &rs600_hpd_fini,
  531. .hpd_sense = &rs600_hpd_sense,
  532. .hpd_set_polarity = &rs600_hpd_set_polarity,
  533. .ioctl_wait_idle = NULL,
  534. .gui_idle = &r100_gui_idle,
  535. .pm_misc = &rs600_pm_misc,
  536. .pm_prepare = &rs600_pm_prepare,
  537. .pm_finish = &rs600_pm_finish,
  538. .pm_init_profile = &r420_pm_init_profile,
  539. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  540. .pre_page_flip = &rs600_pre_page_flip,
  541. .page_flip = &rs600_page_flip,
  542. .post_page_flip = &rs600_post_page_flip,
  543. };
  544. static struct radeon_asic r520_asic = {
  545. .init = &r520_init,
  546. .fini = &rv515_fini,
  547. .suspend = &rv515_suspend,
  548. .resume = &r520_resume,
  549. .vga_set_state = &r100_vga_set_state,
  550. .gpu_is_lockup = &r300_gpu_is_lockup,
  551. .asic_reset = &rs600_asic_reset,
  552. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  553. .gart_set_page = &rv370_pcie_gart_set_page,
  554. .cp_commit = &r100_cp_commit,
  555. .ring_start = &rv515_ring_start,
  556. .ring_test = &r100_ring_test,
  557. .ring_ib_execute = &r100_ring_ib_execute,
  558. .irq_set = &rs600_irq_set,
  559. .irq_process = &rs600_irq_process,
  560. .get_vblank_counter = &rs600_get_vblank_counter,
  561. .fence_ring_emit = &r300_fence_ring_emit,
  562. .cs_parse = &r300_cs_parse,
  563. .copy_blit = &r100_copy_blit,
  564. .copy_dma = &r200_copy_dma,
  565. .copy = &r100_copy_blit,
  566. .get_engine_clock = &radeon_atom_get_engine_clock,
  567. .set_engine_clock = &radeon_atom_set_engine_clock,
  568. .get_memory_clock = &radeon_atom_get_memory_clock,
  569. .set_memory_clock = &radeon_atom_set_memory_clock,
  570. .get_pcie_lanes = &rv370_get_pcie_lanes,
  571. .set_pcie_lanes = &rv370_set_pcie_lanes,
  572. .set_clock_gating = &radeon_atom_set_clock_gating,
  573. .set_surface_reg = r100_set_surface_reg,
  574. .clear_surface_reg = r100_clear_surface_reg,
  575. .bandwidth_update = &rv515_bandwidth_update,
  576. .hpd_init = &rs600_hpd_init,
  577. .hpd_fini = &rs600_hpd_fini,
  578. .hpd_sense = &rs600_hpd_sense,
  579. .hpd_set_polarity = &rs600_hpd_set_polarity,
  580. .ioctl_wait_idle = NULL,
  581. .gui_idle = &r100_gui_idle,
  582. .pm_misc = &rs600_pm_misc,
  583. .pm_prepare = &rs600_pm_prepare,
  584. .pm_finish = &rs600_pm_finish,
  585. .pm_init_profile = &r420_pm_init_profile,
  586. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  587. .pre_page_flip = &rs600_pre_page_flip,
  588. .page_flip = &rs600_page_flip,
  589. .post_page_flip = &rs600_post_page_flip,
  590. };
  591. static struct radeon_asic r600_asic = {
  592. .init = &r600_init,
  593. .fini = &r600_fini,
  594. .suspend = &r600_suspend,
  595. .resume = &r600_resume,
  596. .cp_commit = &r600_cp_commit,
  597. .vga_set_state = &r600_vga_set_state,
  598. .gpu_is_lockup = &r600_gpu_is_lockup,
  599. .asic_reset = &r600_asic_reset,
  600. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  601. .gart_set_page = &rs600_gart_set_page,
  602. .ring_test = &r600_ring_test,
  603. .ring_ib_execute = &r600_ring_ib_execute,
  604. .irq_set = &r600_irq_set,
  605. .irq_process = &r600_irq_process,
  606. .get_vblank_counter = &rs600_get_vblank_counter,
  607. .fence_ring_emit = &r600_fence_ring_emit,
  608. .cs_parse = &r600_cs_parse,
  609. .copy_blit = &r600_copy_blit,
  610. .copy_dma = &r600_copy_blit,
  611. .copy = &r600_copy_blit,
  612. .get_engine_clock = &radeon_atom_get_engine_clock,
  613. .set_engine_clock = &radeon_atom_set_engine_clock,
  614. .get_memory_clock = &radeon_atom_get_memory_clock,
  615. .set_memory_clock = &radeon_atom_set_memory_clock,
  616. .get_pcie_lanes = &r600_get_pcie_lanes,
  617. .set_pcie_lanes = &r600_set_pcie_lanes,
  618. .set_clock_gating = NULL,
  619. .set_surface_reg = r600_set_surface_reg,
  620. .clear_surface_reg = r600_clear_surface_reg,
  621. .bandwidth_update = &rv515_bandwidth_update,
  622. .hpd_init = &r600_hpd_init,
  623. .hpd_fini = &r600_hpd_fini,
  624. .hpd_sense = &r600_hpd_sense,
  625. .hpd_set_polarity = &r600_hpd_set_polarity,
  626. .ioctl_wait_idle = r600_ioctl_wait_idle,
  627. .gui_idle = &r600_gui_idle,
  628. .pm_misc = &r600_pm_misc,
  629. .pm_prepare = &rs600_pm_prepare,
  630. .pm_finish = &rs600_pm_finish,
  631. .pm_init_profile = &r600_pm_init_profile,
  632. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  633. .pre_page_flip = &rs600_pre_page_flip,
  634. .page_flip = &rs600_page_flip,
  635. .post_page_flip = &rs600_post_page_flip,
  636. };
  637. static struct radeon_asic rs780_asic = {
  638. .init = &r600_init,
  639. .fini = &r600_fini,
  640. .suspend = &r600_suspend,
  641. .resume = &r600_resume,
  642. .cp_commit = &r600_cp_commit,
  643. .gpu_is_lockup = &r600_gpu_is_lockup,
  644. .vga_set_state = &r600_vga_set_state,
  645. .asic_reset = &r600_asic_reset,
  646. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  647. .gart_set_page = &rs600_gart_set_page,
  648. .ring_test = &r600_ring_test,
  649. .ring_ib_execute = &r600_ring_ib_execute,
  650. .irq_set = &r600_irq_set,
  651. .irq_process = &r600_irq_process,
  652. .get_vblank_counter = &rs600_get_vblank_counter,
  653. .fence_ring_emit = &r600_fence_ring_emit,
  654. .cs_parse = &r600_cs_parse,
  655. .copy_blit = &r600_copy_blit,
  656. .copy_dma = &r600_copy_blit,
  657. .copy = &r600_copy_blit,
  658. .get_engine_clock = &radeon_atom_get_engine_clock,
  659. .set_engine_clock = &radeon_atom_set_engine_clock,
  660. .get_memory_clock = NULL,
  661. .set_memory_clock = NULL,
  662. .get_pcie_lanes = NULL,
  663. .set_pcie_lanes = NULL,
  664. .set_clock_gating = NULL,
  665. .set_surface_reg = r600_set_surface_reg,
  666. .clear_surface_reg = r600_clear_surface_reg,
  667. .bandwidth_update = &rs690_bandwidth_update,
  668. .hpd_init = &r600_hpd_init,
  669. .hpd_fini = &r600_hpd_fini,
  670. .hpd_sense = &r600_hpd_sense,
  671. .hpd_set_polarity = &r600_hpd_set_polarity,
  672. .ioctl_wait_idle = r600_ioctl_wait_idle,
  673. .gui_idle = &r600_gui_idle,
  674. .pm_misc = &r600_pm_misc,
  675. .pm_prepare = &rs600_pm_prepare,
  676. .pm_finish = &rs600_pm_finish,
  677. .pm_init_profile = &rs780_pm_init_profile,
  678. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  679. .pre_page_flip = &rs600_pre_page_flip,
  680. .page_flip = &rs600_page_flip,
  681. .post_page_flip = &rs600_post_page_flip,
  682. };
  683. static struct radeon_asic rv770_asic = {
  684. .init = &rv770_init,
  685. .fini = &rv770_fini,
  686. .suspend = &rv770_suspend,
  687. .resume = &rv770_resume,
  688. .cp_commit = &r600_cp_commit,
  689. .asic_reset = &r600_asic_reset,
  690. .gpu_is_lockup = &r600_gpu_is_lockup,
  691. .vga_set_state = &r600_vga_set_state,
  692. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  693. .gart_set_page = &rs600_gart_set_page,
  694. .ring_test = &r600_ring_test,
  695. .ring_ib_execute = &r600_ring_ib_execute,
  696. .irq_set = &r600_irq_set,
  697. .irq_process = &r600_irq_process,
  698. .get_vblank_counter = &rs600_get_vblank_counter,
  699. .fence_ring_emit = &r600_fence_ring_emit,
  700. .cs_parse = &r600_cs_parse,
  701. .copy_blit = &r600_copy_blit,
  702. .copy_dma = &r600_copy_blit,
  703. .copy = &r600_copy_blit,
  704. .get_engine_clock = &radeon_atom_get_engine_clock,
  705. .set_engine_clock = &radeon_atom_set_engine_clock,
  706. .get_memory_clock = &radeon_atom_get_memory_clock,
  707. .set_memory_clock = &radeon_atom_set_memory_clock,
  708. .get_pcie_lanes = &r600_get_pcie_lanes,
  709. .set_pcie_lanes = &r600_set_pcie_lanes,
  710. .set_clock_gating = &radeon_atom_set_clock_gating,
  711. .set_surface_reg = r600_set_surface_reg,
  712. .clear_surface_reg = r600_clear_surface_reg,
  713. .bandwidth_update = &rv515_bandwidth_update,
  714. .hpd_init = &r600_hpd_init,
  715. .hpd_fini = &r600_hpd_fini,
  716. .hpd_sense = &r600_hpd_sense,
  717. .hpd_set_polarity = &r600_hpd_set_polarity,
  718. .ioctl_wait_idle = r600_ioctl_wait_idle,
  719. .gui_idle = &r600_gui_idle,
  720. .pm_misc = &rv770_pm_misc,
  721. .pm_prepare = &rs600_pm_prepare,
  722. .pm_finish = &rs600_pm_finish,
  723. .pm_init_profile = &r600_pm_init_profile,
  724. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  725. .pre_page_flip = &rs600_pre_page_flip,
  726. .page_flip = &rv770_page_flip,
  727. .post_page_flip = &rs600_post_page_flip,
  728. };
  729. static struct radeon_asic evergreen_asic = {
  730. .init = &evergreen_init,
  731. .fini = &evergreen_fini,
  732. .suspend = &evergreen_suspend,
  733. .resume = &evergreen_resume,
  734. .cp_commit = &r600_cp_commit,
  735. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  736. .asic_reset = &evergreen_asic_reset,
  737. .vga_set_state = &r600_vga_set_state,
  738. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  739. .gart_set_page = &rs600_gart_set_page,
  740. .ring_test = &r600_ring_test,
  741. .ring_ib_execute = &evergreen_ring_ib_execute,
  742. .irq_set = &evergreen_irq_set,
  743. .irq_process = &evergreen_irq_process,
  744. .get_vblank_counter = &evergreen_get_vblank_counter,
  745. .fence_ring_emit = &r600_fence_ring_emit,
  746. .cs_parse = &evergreen_cs_parse,
  747. .copy_blit = &evergreen_copy_blit,
  748. .copy_dma = &evergreen_copy_blit,
  749. .copy = &evergreen_copy_blit,
  750. .get_engine_clock = &radeon_atom_get_engine_clock,
  751. .set_engine_clock = &radeon_atom_set_engine_clock,
  752. .get_memory_clock = &radeon_atom_get_memory_clock,
  753. .set_memory_clock = &radeon_atom_set_memory_clock,
  754. .get_pcie_lanes = &r600_get_pcie_lanes,
  755. .set_pcie_lanes = &r600_set_pcie_lanes,
  756. .set_clock_gating = NULL,
  757. .set_surface_reg = r600_set_surface_reg,
  758. .clear_surface_reg = r600_clear_surface_reg,
  759. .bandwidth_update = &evergreen_bandwidth_update,
  760. .hpd_init = &evergreen_hpd_init,
  761. .hpd_fini = &evergreen_hpd_fini,
  762. .hpd_sense = &evergreen_hpd_sense,
  763. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  764. .gui_idle = &r600_gui_idle,
  765. .pm_misc = &evergreen_pm_misc,
  766. .pm_prepare = &evergreen_pm_prepare,
  767. .pm_finish = &evergreen_pm_finish,
  768. .pm_init_profile = &r600_pm_init_profile,
  769. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  770. .pre_page_flip = &evergreen_pre_page_flip,
  771. .page_flip = &evergreen_page_flip,
  772. .post_page_flip = &evergreen_post_page_flip,
  773. };
  774. static struct radeon_asic sumo_asic = {
  775. .init = &evergreen_init,
  776. .fini = &evergreen_fini,
  777. .suspend = &evergreen_suspend,
  778. .resume = &evergreen_resume,
  779. .cp_commit = &r600_cp_commit,
  780. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  781. .asic_reset = &evergreen_asic_reset,
  782. .vga_set_state = &r600_vga_set_state,
  783. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  784. .gart_set_page = &rs600_gart_set_page,
  785. .ring_test = &r600_ring_test,
  786. .ring_ib_execute = &evergreen_ring_ib_execute,
  787. .irq_set = &evergreen_irq_set,
  788. .irq_process = &evergreen_irq_process,
  789. .get_vblank_counter = &evergreen_get_vblank_counter,
  790. .fence_ring_emit = &r600_fence_ring_emit,
  791. .cs_parse = &evergreen_cs_parse,
  792. .copy_blit = &evergreen_copy_blit,
  793. .copy_dma = &evergreen_copy_blit,
  794. .copy = &evergreen_copy_blit,
  795. .get_engine_clock = &radeon_atom_get_engine_clock,
  796. .set_engine_clock = &radeon_atom_set_engine_clock,
  797. .get_memory_clock = NULL,
  798. .set_memory_clock = NULL,
  799. .get_pcie_lanes = NULL,
  800. .set_pcie_lanes = NULL,
  801. .set_clock_gating = NULL,
  802. .set_surface_reg = r600_set_surface_reg,
  803. .clear_surface_reg = r600_clear_surface_reg,
  804. .bandwidth_update = &evergreen_bandwidth_update,
  805. .hpd_init = &evergreen_hpd_init,
  806. .hpd_fini = &evergreen_hpd_fini,
  807. .hpd_sense = &evergreen_hpd_sense,
  808. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  809. .gui_idle = &r600_gui_idle,
  810. .pm_misc = &evergreen_pm_misc,
  811. .pm_prepare = &evergreen_pm_prepare,
  812. .pm_finish = &evergreen_pm_finish,
  813. .pm_init_profile = &rs780_pm_init_profile,
  814. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  815. .pre_page_flip = &evergreen_pre_page_flip,
  816. .page_flip = &evergreen_page_flip,
  817. .post_page_flip = &evergreen_post_page_flip,
  818. };
  819. static struct radeon_asic btc_asic = {
  820. .init = &evergreen_init,
  821. .fini = &evergreen_fini,
  822. .suspend = &evergreen_suspend,
  823. .resume = &evergreen_resume,
  824. .cp_commit = &r600_cp_commit,
  825. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  826. .asic_reset = &evergreen_asic_reset,
  827. .vga_set_state = &r600_vga_set_state,
  828. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  829. .gart_set_page = &rs600_gart_set_page,
  830. .ring_test = &r600_ring_test,
  831. .ring_ib_execute = &evergreen_ring_ib_execute,
  832. .irq_set = &evergreen_irq_set,
  833. .irq_process = &evergreen_irq_process,
  834. .get_vblank_counter = &evergreen_get_vblank_counter,
  835. .fence_ring_emit = &r600_fence_ring_emit,
  836. .cs_parse = &evergreen_cs_parse,
  837. .copy_blit = &evergreen_copy_blit,
  838. .copy_dma = &evergreen_copy_blit,
  839. .copy = &evergreen_copy_blit,
  840. .get_engine_clock = &radeon_atom_get_engine_clock,
  841. .set_engine_clock = &radeon_atom_set_engine_clock,
  842. .get_memory_clock = &radeon_atom_get_memory_clock,
  843. .set_memory_clock = &radeon_atom_set_memory_clock,
  844. .get_pcie_lanes = NULL,
  845. .set_pcie_lanes = NULL,
  846. .set_clock_gating = NULL,
  847. .set_surface_reg = r600_set_surface_reg,
  848. .clear_surface_reg = r600_clear_surface_reg,
  849. .bandwidth_update = &evergreen_bandwidth_update,
  850. .hpd_init = &evergreen_hpd_init,
  851. .hpd_fini = &evergreen_hpd_fini,
  852. .hpd_sense = &evergreen_hpd_sense,
  853. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  854. .gui_idle = &r600_gui_idle,
  855. .pm_misc = &evergreen_pm_misc,
  856. .pm_prepare = &evergreen_pm_prepare,
  857. .pm_finish = &evergreen_pm_finish,
  858. .pm_init_profile = &r600_pm_init_profile,
  859. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  860. .pre_page_flip = &evergreen_pre_page_flip,
  861. .page_flip = &evergreen_page_flip,
  862. .post_page_flip = &evergreen_post_page_flip,
  863. };
  864. static struct radeon_asic cayman_asic = {
  865. .init = &cayman_init,
  866. .fini = &cayman_fini,
  867. .suspend = &cayman_suspend,
  868. .resume = &cayman_resume,
  869. .cp_commit = &r600_cp_commit,
  870. .gpu_is_lockup = &cayman_gpu_is_lockup,
  871. .asic_reset = &cayman_asic_reset,
  872. .vga_set_state = &r600_vga_set_state,
  873. .gart_tlb_flush = &cayman_pcie_gart_tlb_flush,
  874. .gart_set_page = &rs600_gart_set_page,
  875. .ring_test = &r600_ring_test,
  876. .ring_ib_execute = &evergreen_ring_ib_execute,
  877. .irq_set = &evergreen_irq_set,
  878. .irq_process = &evergreen_irq_process,
  879. .get_vblank_counter = &evergreen_get_vblank_counter,
  880. .fence_ring_emit = &r600_fence_ring_emit,
  881. .cs_parse = &evergreen_cs_parse,
  882. .copy_blit = NULL,
  883. .copy_dma = NULL,
  884. .copy = NULL,
  885. .get_engine_clock = &radeon_atom_get_engine_clock,
  886. .set_engine_clock = &radeon_atom_set_engine_clock,
  887. .get_memory_clock = &radeon_atom_get_memory_clock,
  888. .set_memory_clock = &radeon_atom_set_memory_clock,
  889. .get_pcie_lanes = NULL,
  890. .set_pcie_lanes = NULL,
  891. .set_clock_gating = NULL,
  892. .set_surface_reg = r600_set_surface_reg,
  893. .clear_surface_reg = r600_clear_surface_reg,
  894. .bandwidth_update = &evergreen_bandwidth_update,
  895. .hpd_init = &evergreen_hpd_init,
  896. .hpd_fini = &evergreen_hpd_fini,
  897. .hpd_sense = &evergreen_hpd_sense,
  898. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  899. .gui_idle = &r600_gui_idle,
  900. .pm_misc = &evergreen_pm_misc,
  901. .pm_prepare = &evergreen_pm_prepare,
  902. .pm_finish = &evergreen_pm_finish,
  903. .pm_init_profile = &r600_pm_init_profile,
  904. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  905. .pre_page_flip = &evergreen_pre_page_flip,
  906. .page_flip = &evergreen_page_flip,
  907. .post_page_flip = &evergreen_post_page_flip,
  908. };
  909. int radeon_asic_init(struct radeon_device *rdev)
  910. {
  911. radeon_register_accessor_init(rdev);
  912. switch (rdev->family) {
  913. case CHIP_R100:
  914. case CHIP_RV100:
  915. case CHIP_RS100:
  916. case CHIP_RV200:
  917. case CHIP_RS200:
  918. rdev->asic = &r100_asic;
  919. break;
  920. case CHIP_R200:
  921. case CHIP_RV250:
  922. case CHIP_RS300:
  923. case CHIP_RV280:
  924. rdev->asic = &r200_asic;
  925. break;
  926. case CHIP_R300:
  927. case CHIP_R350:
  928. case CHIP_RV350:
  929. case CHIP_RV380:
  930. if (rdev->flags & RADEON_IS_PCIE)
  931. rdev->asic = &r300_asic_pcie;
  932. else
  933. rdev->asic = &r300_asic;
  934. break;
  935. case CHIP_R420:
  936. case CHIP_R423:
  937. case CHIP_RV410:
  938. rdev->asic = &r420_asic;
  939. /* handle macs */
  940. if (rdev->bios == NULL) {
  941. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  942. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  943. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  944. rdev->asic->set_memory_clock = NULL;
  945. }
  946. break;
  947. case CHIP_RS400:
  948. case CHIP_RS480:
  949. rdev->asic = &rs400_asic;
  950. break;
  951. case CHIP_RS600:
  952. rdev->asic = &rs600_asic;
  953. break;
  954. case CHIP_RS690:
  955. case CHIP_RS740:
  956. rdev->asic = &rs690_asic;
  957. break;
  958. case CHIP_RV515:
  959. rdev->asic = &rv515_asic;
  960. break;
  961. case CHIP_R520:
  962. case CHIP_RV530:
  963. case CHIP_RV560:
  964. case CHIP_RV570:
  965. case CHIP_R580:
  966. rdev->asic = &r520_asic;
  967. break;
  968. case CHIP_R600:
  969. case CHIP_RV610:
  970. case CHIP_RV630:
  971. case CHIP_RV620:
  972. case CHIP_RV635:
  973. case CHIP_RV670:
  974. rdev->asic = &r600_asic;
  975. break;
  976. case CHIP_RS780:
  977. case CHIP_RS880:
  978. rdev->asic = &rs780_asic;
  979. break;
  980. case CHIP_RV770:
  981. case CHIP_RV730:
  982. case CHIP_RV710:
  983. case CHIP_RV740:
  984. rdev->asic = &rv770_asic;
  985. break;
  986. case CHIP_CEDAR:
  987. case CHIP_REDWOOD:
  988. case CHIP_JUNIPER:
  989. case CHIP_CYPRESS:
  990. case CHIP_HEMLOCK:
  991. rdev->asic = &evergreen_asic;
  992. break;
  993. case CHIP_PALM:
  994. rdev->asic = &sumo_asic;
  995. break;
  996. case CHIP_BARTS:
  997. case CHIP_TURKS:
  998. case CHIP_CAICOS:
  999. rdev->asic = &btc_asic;
  1000. break;
  1001. case CHIP_CAYMAN:
  1002. rdev->asic = &cayman_asic;
  1003. break;
  1004. default:
  1005. /* FIXME: not supported yet */
  1006. return -EINVAL;
  1007. }
  1008. if (rdev->flags & RADEON_IS_IGP) {
  1009. rdev->asic->get_memory_clock = NULL;
  1010. rdev->asic->set_memory_clock = NULL;
  1011. }
  1012. /* set the number of crtcs */
  1013. if (rdev->flags & RADEON_SINGLE_CRTC)
  1014. rdev->num_crtc = 1;
  1015. else {
  1016. if (ASIC_IS_DCE41(rdev))
  1017. rdev->num_crtc = 2;
  1018. else if (ASIC_IS_DCE4(rdev))
  1019. rdev->num_crtc = 6;
  1020. else
  1021. rdev->num_crtc = 2;
  1022. }
  1023. return 0;
  1024. }