r600_cp.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #define PFP_UCODE_SIZE 576
  33. #define PM4_UCODE_SIZE 1792
  34. #define R700_PFP_UCODE_SIZE 848
  35. #define R700_PM4_UCODE_SIZE 1360
  36. /* Firmware Names */
  37. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  38. MODULE_FIRMWARE("radeon/R600_me.bin");
  39. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  40. MODULE_FIRMWARE("radeon/RV610_me.bin");
  41. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  42. MODULE_FIRMWARE("radeon/RV630_me.bin");
  43. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  44. MODULE_FIRMWARE("radeon/RV620_me.bin");
  45. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV635_me.bin");
  47. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV670_me.bin");
  49. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RS780_me.bin");
  51. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV770_me.bin");
  53. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV730_me.bin");
  55. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV710_me.bin");
  57. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  58. unsigned family, u32 *ib, int *l);
  59. void r600_cs_legacy_init(void);
  60. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  61. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  62. #define R600_PTE_VALID (1 << 0)
  63. #define R600_PTE_SYSTEM (1 << 1)
  64. #define R600_PTE_SNOOPED (1 << 2)
  65. #define R600_PTE_READABLE (1 << 5)
  66. #define R600_PTE_WRITEABLE (1 << 6)
  67. /* MAX values used for gfx init */
  68. #define R6XX_MAX_SH_GPRS 256
  69. #define R6XX_MAX_TEMP_GPRS 16
  70. #define R6XX_MAX_SH_THREADS 256
  71. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  72. #define R6XX_MAX_BACKENDS 8
  73. #define R6XX_MAX_BACKENDS_MASK 0xff
  74. #define R6XX_MAX_SIMDS 8
  75. #define R6XX_MAX_SIMDS_MASK 0xff
  76. #define R6XX_MAX_PIPES 8
  77. #define R6XX_MAX_PIPES_MASK 0xff
  78. #define R7XX_MAX_SH_GPRS 256
  79. #define R7XX_MAX_TEMP_GPRS 16
  80. #define R7XX_MAX_SH_THREADS 256
  81. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  82. #define R7XX_MAX_BACKENDS 8
  83. #define R7XX_MAX_BACKENDS_MASK 0xff
  84. #define R7XX_MAX_SIMDS 16
  85. #define R7XX_MAX_SIMDS_MASK 0xffff
  86. #define R7XX_MAX_PIPES 8
  87. #define R7XX_MAX_PIPES_MASK 0xff
  88. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  89. {
  90. int i;
  91. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. int slots;
  94. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  95. slots = (RADEON_READ(R600_GRBM_STATUS)
  96. & R700_CMDFIFO_AVAIL_MASK);
  97. else
  98. slots = (RADEON_READ(R600_GRBM_STATUS)
  99. & R600_CMDFIFO_AVAIL_MASK);
  100. if (slots >= entries)
  101. return 0;
  102. DRM_UDELAY(1);
  103. }
  104. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  105. RADEON_READ(R600_GRBM_STATUS),
  106. RADEON_READ(R600_GRBM_STATUS2));
  107. return -EBUSY;
  108. }
  109. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  110. {
  111. int i, ret;
  112. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  113. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  114. ret = r600_do_wait_for_fifo(dev_priv, 8);
  115. else
  116. ret = r600_do_wait_for_fifo(dev_priv, 16);
  117. if (ret)
  118. return ret;
  119. for (i = 0; i < dev_priv->usec_timeout; i++) {
  120. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  121. return 0;
  122. DRM_UDELAY(1);
  123. }
  124. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  125. RADEON_READ(R600_GRBM_STATUS),
  126. RADEON_READ(R600_GRBM_STATUS2));
  127. return -EBUSY;
  128. }
  129. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  130. {
  131. struct drm_sg_mem *entry = dev->sg;
  132. int max_pages;
  133. int pages;
  134. int i;
  135. if (!entry)
  136. return;
  137. if (gart_info->bus_addr) {
  138. max_pages = (gart_info->table_size / sizeof(u64));
  139. pages = (entry->pages <= max_pages)
  140. ? entry->pages : max_pages;
  141. for (i = 0; i < pages; i++) {
  142. if (!entry->busaddr[i])
  143. break;
  144. pci_unmap_page(dev->pdev, entry->busaddr[i],
  145. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  146. }
  147. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  148. gart_info->bus_addr = 0;
  149. }
  150. }
  151. /* R600 has page table setup */
  152. int r600_page_table_init(struct drm_device *dev)
  153. {
  154. drm_radeon_private_t *dev_priv = dev->dev_private;
  155. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  156. struct drm_local_map *map = &gart_info->mapping;
  157. struct drm_sg_mem *entry = dev->sg;
  158. int ret = 0;
  159. int i, j;
  160. int pages;
  161. u64 page_base;
  162. dma_addr_t entry_addr;
  163. int max_ati_pages, max_real_pages, gart_idx;
  164. /* okay page table is available - lets rock */
  165. max_ati_pages = (gart_info->table_size / sizeof(u64));
  166. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  167. pages = (entry->pages <= max_real_pages) ?
  168. entry->pages : max_real_pages;
  169. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  170. gart_idx = 0;
  171. for (i = 0; i < pages; i++) {
  172. entry->busaddr[i] = pci_map_page(dev->pdev,
  173. entry->pagelist[i], 0,
  174. PAGE_SIZE,
  175. PCI_DMA_BIDIRECTIONAL);
  176. if (pci_dma_mapping_error(dev->pdev, entry->busaddr[i])) {
  177. DRM_ERROR("unable to map PCIGART pages!\n");
  178. r600_page_table_cleanup(dev, gart_info);
  179. goto done;
  180. }
  181. entry_addr = entry->busaddr[i];
  182. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  183. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  184. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  185. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  186. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  187. gart_idx++;
  188. if ((i % 128) == 0)
  189. DRM_DEBUG("page entry %d: 0x%016llx\n",
  190. i, (unsigned long long)page_base);
  191. entry_addr += ATI_PCIGART_PAGE_SIZE;
  192. }
  193. }
  194. ret = 1;
  195. done:
  196. return ret;
  197. }
  198. static void r600_vm_flush_gart_range(struct drm_device *dev)
  199. {
  200. drm_radeon_private_t *dev_priv = dev->dev_private;
  201. u32 resp, countdown = 1000;
  202. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  203. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  204. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  205. do {
  206. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  207. countdown--;
  208. DRM_UDELAY(1);
  209. } while (((resp & 0xf0) == 0) && countdown);
  210. }
  211. static void r600_vm_init(struct drm_device *dev)
  212. {
  213. drm_radeon_private_t *dev_priv = dev->dev_private;
  214. /* initialise the VM to use the page table we constructed up there */
  215. u32 vm_c0, i;
  216. u32 mc_rd_a;
  217. u32 vm_l2_cntl, vm_l2_cntl3;
  218. /* okay set up the PCIE aperture type thingo */
  219. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  220. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  221. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  222. /* setup MC RD a */
  223. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  224. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  225. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  226. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  227. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  228. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  229. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  230. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  231. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  232. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  233. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  234. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  235. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  236. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  237. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  238. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  239. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  240. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  241. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  242. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  243. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  244. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  245. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  246. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  247. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  248. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  249. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  250. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  251. /* disable all other contexts */
  252. for (i = 1; i < 8; i++)
  253. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  254. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  255. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  256. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  257. r600_vm_flush_gart_range(dev);
  258. }
  259. static int r600_cp_init_microcode(drm_radeon_private_t *dev_priv)
  260. {
  261. struct platform_device *pdev;
  262. const char *chip_name;
  263. size_t pfp_req_size, me_req_size;
  264. char fw_name[30];
  265. int err;
  266. pdev = platform_device_register_simple("r600_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "r600_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  273. case CHIP_R600: chip_name = "R600"; break;
  274. case CHIP_RV610: chip_name = "RV610"; break;
  275. case CHIP_RV630: chip_name = "RV630"; break;
  276. case CHIP_RV620: chip_name = "RV620"; break;
  277. case CHIP_RV635: chip_name = "RV635"; break;
  278. case CHIP_RV670: chip_name = "RV670"; break;
  279. case CHIP_RS780:
  280. case CHIP_RS880: chip_name = "RS780"; break;
  281. case CHIP_RV770: chip_name = "RV770"; break;
  282. case CHIP_RV730:
  283. case CHIP_RV740: chip_name = "RV730"; break;
  284. case CHIP_RV710: chip_name = "RV710"; break;
  285. default: BUG();
  286. }
  287. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  288. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  289. me_req_size = R700_PM4_UCODE_SIZE * 4;
  290. } else {
  291. pfp_req_size = PFP_UCODE_SIZE * 4;
  292. me_req_size = PM4_UCODE_SIZE * 12;
  293. }
  294. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  295. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  296. err = request_firmware(&dev_priv->pfp_fw, fw_name, &pdev->dev);
  297. if (err)
  298. goto out;
  299. if (dev_priv->pfp_fw->size != pfp_req_size) {
  300. printk(KERN_ERR
  301. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  302. dev_priv->pfp_fw->size, fw_name);
  303. err = -EINVAL;
  304. goto out;
  305. }
  306. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  307. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  308. if (err)
  309. goto out;
  310. if (dev_priv->me_fw->size != me_req_size) {
  311. printk(KERN_ERR
  312. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  313. dev_priv->me_fw->size, fw_name);
  314. err = -EINVAL;
  315. }
  316. out:
  317. platform_device_unregister(pdev);
  318. if (err) {
  319. if (err != -EINVAL)
  320. printk(KERN_ERR
  321. "r600_cp: Failed to load firmware \"%s\"\n",
  322. fw_name);
  323. release_firmware(dev_priv->pfp_fw);
  324. dev_priv->pfp_fw = NULL;
  325. release_firmware(dev_priv->me_fw);
  326. dev_priv->me_fw = NULL;
  327. }
  328. return err;
  329. }
  330. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  331. {
  332. const __be32 *fw_data;
  333. int i;
  334. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  335. return;
  336. r600_do_cp_stop(dev_priv);
  337. RADEON_WRITE(R600_CP_RB_CNTL,
  338. #ifdef __BIG_ENDIAN
  339. R600_BUF_SWAP_32BIT |
  340. #endif
  341. R600_RB_NO_UPDATE |
  342. R600_RB_BLKSZ(15) |
  343. R600_RB_BUFSZ(3));
  344. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  345. RADEON_READ(R600_GRBM_SOFT_RESET);
  346. DRM_UDELAY(15000);
  347. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  348. fw_data = (const __be32 *)dev_priv->me_fw->data;
  349. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  350. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  351. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  352. be32_to_cpup(fw_data++));
  353. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  354. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  355. for (i = 0; i < PFP_UCODE_SIZE; i++)
  356. RADEON_WRITE(R600_CP_PFP_UCODE_DATA,
  357. be32_to_cpup(fw_data++));
  358. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  359. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  360. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  361. }
  362. static void r700_vm_init(struct drm_device *dev)
  363. {
  364. drm_radeon_private_t *dev_priv = dev->dev_private;
  365. /* initialise the VM to use the page table we constructed up there */
  366. u32 vm_c0, i;
  367. u32 mc_vm_md_l1;
  368. u32 vm_l2_cntl, vm_l2_cntl3;
  369. /* okay set up the PCIE aperture type thingo */
  370. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  371. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  372. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  373. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  374. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  375. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  376. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  377. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  378. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  379. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  380. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  381. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  382. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  383. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  384. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  385. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  386. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  387. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  388. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  389. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  390. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  391. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  392. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  393. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  394. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  395. /* disable all other contexts */
  396. for (i = 1; i < 8; i++)
  397. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  398. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  399. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  400. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  401. r600_vm_flush_gart_range(dev);
  402. }
  403. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  404. {
  405. const __be32 *fw_data;
  406. int i;
  407. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  408. return;
  409. r600_do_cp_stop(dev_priv);
  410. RADEON_WRITE(R600_CP_RB_CNTL,
  411. #ifdef __BIG_ENDIAN
  412. R600_BUF_SWAP_32BIT |
  413. #endif
  414. R600_RB_NO_UPDATE |
  415. R600_RB_BLKSZ(15) |
  416. R600_RB_BUFSZ(3));
  417. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  418. RADEON_READ(R600_GRBM_SOFT_RESET);
  419. DRM_UDELAY(15000);
  420. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  421. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  422. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  423. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  424. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  425. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  426. fw_data = (const __be32 *)dev_priv->me_fw->data;
  427. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  428. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  429. RADEON_WRITE(R600_CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  430. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  431. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  432. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  433. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  434. }
  435. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  436. {
  437. u32 tmp;
  438. /* Start with assuming that writeback doesn't work */
  439. dev_priv->writeback_works = 0;
  440. /* Writeback doesn't seem to work everywhere, test it here and possibly
  441. * enable it if it appears to work
  442. */
  443. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  444. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  445. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  446. u32 val;
  447. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  448. if (val == 0xdeadbeef)
  449. break;
  450. DRM_UDELAY(1);
  451. }
  452. if (tmp < dev_priv->usec_timeout) {
  453. dev_priv->writeback_works = 1;
  454. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  455. } else {
  456. dev_priv->writeback_works = 0;
  457. DRM_INFO("writeback test failed\n");
  458. }
  459. if (radeon_no_wb == 1) {
  460. dev_priv->writeback_works = 0;
  461. DRM_INFO("writeback forced off\n");
  462. }
  463. if (!dev_priv->writeback_works) {
  464. /* Disable writeback to avoid unnecessary bus master transfer */
  465. RADEON_WRITE(R600_CP_RB_CNTL,
  466. #ifdef __BIG_ENDIAN
  467. R600_BUF_SWAP_32BIT |
  468. #endif
  469. RADEON_READ(R600_CP_RB_CNTL) |
  470. R600_RB_NO_UPDATE);
  471. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  472. }
  473. }
  474. int r600_do_engine_reset(struct drm_device *dev)
  475. {
  476. drm_radeon_private_t *dev_priv = dev->dev_private;
  477. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  478. DRM_INFO("Resetting GPU\n");
  479. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  480. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  481. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  482. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  483. RADEON_READ(R600_GRBM_SOFT_RESET);
  484. DRM_UDELAY(50);
  485. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  486. RADEON_READ(R600_GRBM_SOFT_RESET);
  487. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  488. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  489. RADEON_WRITE(R600_CP_RB_CNTL,
  490. #ifdef __BIG_ENDIAN
  491. R600_BUF_SWAP_32BIT |
  492. #endif
  493. R600_RB_RPTR_WR_ENA);
  494. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  495. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  496. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  497. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  498. /* Reset the CP ring */
  499. r600_do_cp_reset(dev_priv);
  500. /* The CP is no longer running after an engine reset */
  501. dev_priv->cp_running = 0;
  502. /* Reset any pending vertex, indirect buffers */
  503. radeon_freelist_reset(dev);
  504. return 0;
  505. }
  506. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  507. u32 num_backends,
  508. u32 backend_disable_mask)
  509. {
  510. u32 backend_map = 0;
  511. u32 enabled_backends_mask;
  512. u32 enabled_backends_count;
  513. u32 cur_pipe;
  514. u32 swizzle_pipe[R6XX_MAX_PIPES];
  515. u32 cur_backend;
  516. u32 i;
  517. if (num_tile_pipes > R6XX_MAX_PIPES)
  518. num_tile_pipes = R6XX_MAX_PIPES;
  519. if (num_tile_pipes < 1)
  520. num_tile_pipes = 1;
  521. if (num_backends > R6XX_MAX_BACKENDS)
  522. num_backends = R6XX_MAX_BACKENDS;
  523. if (num_backends < 1)
  524. num_backends = 1;
  525. enabled_backends_mask = 0;
  526. enabled_backends_count = 0;
  527. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  528. if (((backend_disable_mask >> i) & 1) == 0) {
  529. enabled_backends_mask |= (1 << i);
  530. ++enabled_backends_count;
  531. }
  532. if (enabled_backends_count == num_backends)
  533. break;
  534. }
  535. if (enabled_backends_count == 0) {
  536. enabled_backends_mask = 1;
  537. enabled_backends_count = 1;
  538. }
  539. if (enabled_backends_count != num_backends)
  540. num_backends = enabled_backends_count;
  541. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  542. switch (num_tile_pipes) {
  543. case 1:
  544. swizzle_pipe[0] = 0;
  545. break;
  546. case 2:
  547. swizzle_pipe[0] = 0;
  548. swizzle_pipe[1] = 1;
  549. break;
  550. case 3:
  551. swizzle_pipe[0] = 0;
  552. swizzle_pipe[1] = 1;
  553. swizzle_pipe[2] = 2;
  554. break;
  555. case 4:
  556. swizzle_pipe[0] = 0;
  557. swizzle_pipe[1] = 1;
  558. swizzle_pipe[2] = 2;
  559. swizzle_pipe[3] = 3;
  560. break;
  561. case 5:
  562. swizzle_pipe[0] = 0;
  563. swizzle_pipe[1] = 1;
  564. swizzle_pipe[2] = 2;
  565. swizzle_pipe[3] = 3;
  566. swizzle_pipe[4] = 4;
  567. break;
  568. case 6:
  569. swizzle_pipe[0] = 0;
  570. swizzle_pipe[1] = 2;
  571. swizzle_pipe[2] = 4;
  572. swizzle_pipe[3] = 5;
  573. swizzle_pipe[4] = 1;
  574. swizzle_pipe[5] = 3;
  575. break;
  576. case 7:
  577. swizzle_pipe[0] = 0;
  578. swizzle_pipe[1] = 2;
  579. swizzle_pipe[2] = 4;
  580. swizzle_pipe[3] = 6;
  581. swizzle_pipe[4] = 1;
  582. swizzle_pipe[5] = 3;
  583. swizzle_pipe[6] = 5;
  584. break;
  585. case 8:
  586. swizzle_pipe[0] = 0;
  587. swizzle_pipe[1] = 2;
  588. swizzle_pipe[2] = 4;
  589. swizzle_pipe[3] = 6;
  590. swizzle_pipe[4] = 1;
  591. swizzle_pipe[5] = 3;
  592. swizzle_pipe[6] = 5;
  593. swizzle_pipe[7] = 7;
  594. break;
  595. }
  596. cur_backend = 0;
  597. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  598. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  599. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  600. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  601. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  602. }
  603. return backend_map;
  604. }
  605. static int r600_count_pipe_bits(uint32_t val)
  606. {
  607. int i, ret = 0;
  608. for (i = 0; i < 32; i++) {
  609. ret += val & 1;
  610. val >>= 1;
  611. }
  612. return ret;
  613. }
  614. static void r600_gfx_init(struct drm_device *dev,
  615. drm_radeon_private_t *dev_priv)
  616. {
  617. int i, j, num_qd_pipes;
  618. u32 sx_debug_1;
  619. u32 tc_cntl;
  620. u32 arb_pop;
  621. u32 num_gs_verts_per_thread;
  622. u32 vgt_gs_per_es;
  623. u32 gs_prim_buffer_depth = 0;
  624. u32 sq_ms_fifo_sizes;
  625. u32 sq_config;
  626. u32 sq_gpr_resource_mgmt_1 = 0;
  627. u32 sq_gpr_resource_mgmt_2 = 0;
  628. u32 sq_thread_resource_mgmt = 0;
  629. u32 sq_stack_resource_mgmt_1 = 0;
  630. u32 sq_stack_resource_mgmt_2 = 0;
  631. u32 hdp_host_path_cntl;
  632. u32 backend_map;
  633. u32 gb_tiling_config = 0;
  634. u32 cc_rb_backend_disable;
  635. u32 cc_gc_shader_pipe_config;
  636. u32 ramcfg;
  637. /* setup chip specs */
  638. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  639. case CHIP_R600:
  640. dev_priv->r600_max_pipes = 4;
  641. dev_priv->r600_max_tile_pipes = 8;
  642. dev_priv->r600_max_simds = 4;
  643. dev_priv->r600_max_backends = 4;
  644. dev_priv->r600_max_gprs = 256;
  645. dev_priv->r600_max_threads = 192;
  646. dev_priv->r600_max_stack_entries = 256;
  647. dev_priv->r600_max_hw_contexts = 8;
  648. dev_priv->r600_max_gs_threads = 16;
  649. dev_priv->r600_sx_max_export_size = 128;
  650. dev_priv->r600_sx_max_export_pos_size = 16;
  651. dev_priv->r600_sx_max_export_smx_size = 128;
  652. dev_priv->r600_sq_num_cf_insts = 2;
  653. break;
  654. case CHIP_RV630:
  655. case CHIP_RV635:
  656. dev_priv->r600_max_pipes = 2;
  657. dev_priv->r600_max_tile_pipes = 2;
  658. dev_priv->r600_max_simds = 3;
  659. dev_priv->r600_max_backends = 1;
  660. dev_priv->r600_max_gprs = 128;
  661. dev_priv->r600_max_threads = 192;
  662. dev_priv->r600_max_stack_entries = 128;
  663. dev_priv->r600_max_hw_contexts = 8;
  664. dev_priv->r600_max_gs_threads = 4;
  665. dev_priv->r600_sx_max_export_size = 128;
  666. dev_priv->r600_sx_max_export_pos_size = 16;
  667. dev_priv->r600_sx_max_export_smx_size = 128;
  668. dev_priv->r600_sq_num_cf_insts = 2;
  669. break;
  670. case CHIP_RV610:
  671. case CHIP_RS780:
  672. case CHIP_RS880:
  673. case CHIP_RV620:
  674. dev_priv->r600_max_pipes = 1;
  675. dev_priv->r600_max_tile_pipes = 1;
  676. dev_priv->r600_max_simds = 2;
  677. dev_priv->r600_max_backends = 1;
  678. dev_priv->r600_max_gprs = 128;
  679. dev_priv->r600_max_threads = 192;
  680. dev_priv->r600_max_stack_entries = 128;
  681. dev_priv->r600_max_hw_contexts = 4;
  682. dev_priv->r600_max_gs_threads = 4;
  683. dev_priv->r600_sx_max_export_size = 128;
  684. dev_priv->r600_sx_max_export_pos_size = 16;
  685. dev_priv->r600_sx_max_export_smx_size = 128;
  686. dev_priv->r600_sq_num_cf_insts = 1;
  687. break;
  688. case CHIP_RV670:
  689. dev_priv->r600_max_pipes = 4;
  690. dev_priv->r600_max_tile_pipes = 4;
  691. dev_priv->r600_max_simds = 4;
  692. dev_priv->r600_max_backends = 4;
  693. dev_priv->r600_max_gprs = 192;
  694. dev_priv->r600_max_threads = 192;
  695. dev_priv->r600_max_stack_entries = 256;
  696. dev_priv->r600_max_hw_contexts = 8;
  697. dev_priv->r600_max_gs_threads = 16;
  698. dev_priv->r600_sx_max_export_size = 128;
  699. dev_priv->r600_sx_max_export_pos_size = 16;
  700. dev_priv->r600_sx_max_export_smx_size = 128;
  701. dev_priv->r600_sq_num_cf_insts = 2;
  702. break;
  703. default:
  704. break;
  705. }
  706. /* Initialize HDP */
  707. j = 0;
  708. for (i = 0; i < 32; i++) {
  709. RADEON_WRITE((0x2c14 + j), 0x00000000);
  710. RADEON_WRITE((0x2c18 + j), 0x00000000);
  711. RADEON_WRITE((0x2c1c + j), 0x00000000);
  712. RADEON_WRITE((0x2c20 + j), 0x00000000);
  713. RADEON_WRITE((0x2c24 + j), 0x00000000);
  714. j += 0x18;
  715. }
  716. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  717. /* setup tiling, simd, pipe config */
  718. ramcfg = RADEON_READ(R600_RAMCFG);
  719. switch (dev_priv->r600_max_tile_pipes) {
  720. case 1:
  721. gb_tiling_config |= R600_PIPE_TILING(0);
  722. break;
  723. case 2:
  724. gb_tiling_config |= R600_PIPE_TILING(1);
  725. break;
  726. case 4:
  727. gb_tiling_config |= R600_PIPE_TILING(2);
  728. break;
  729. case 8:
  730. gb_tiling_config |= R600_PIPE_TILING(3);
  731. break;
  732. default:
  733. break;
  734. }
  735. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  736. gb_tiling_config |= R600_GROUP_SIZE(0);
  737. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  738. gb_tiling_config |= R600_ROW_TILING(3);
  739. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  740. } else {
  741. gb_tiling_config |=
  742. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  743. gb_tiling_config |=
  744. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  745. }
  746. gb_tiling_config |= R600_BANK_SWAPS(1);
  747. cc_rb_backend_disable = RADEON_READ(R600_CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  748. cc_rb_backend_disable |=
  749. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  750. cc_gc_shader_pipe_config = RADEON_READ(R600_CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  751. cc_gc_shader_pipe_config |=
  752. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  753. cc_gc_shader_pipe_config |=
  754. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  755. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  756. (R6XX_MAX_BACKENDS -
  757. r600_count_pipe_bits((cc_rb_backend_disable &
  758. R6XX_MAX_BACKENDS_MASK) >> 16)),
  759. (cc_rb_backend_disable >> 16));
  760. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  761. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  762. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  763. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  764. if (gb_tiling_config & 0xc0) {
  765. dev_priv->r600_group_size = 512;
  766. } else {
  767. dev_priv->r600_group_size = 256;
  768. }
  769. dev_priv->r600_npipes = 1 << ((gb_tiling_config >> 1) & 0x7);
  770. if (gb_tiling_config & 0x30) {
  771. dev_priv->r600_nbanks = 8;
  772. } else {
  773. dev_priv->r600_nbanks = 4;
  774. }
  775. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  776. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  777. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  778. num_qd_pipes =
  779. R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK) >> 8);
  780. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  781. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  782. /* set HW defaults for 3D engine */
  783. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  784. R600_ROQ_IB2_START(0x2b)));
  785. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  786. R600_ROQ_END(0x40)));
  787. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  788. R600_SYNC_GRADIENT |
  789. R600_SYNC_WALKER |
  790. R600_SYNC_ALIGNER));
  791. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  792. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  793. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  794. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  795. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  796. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  797. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  798. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  799. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  800. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  801. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  802. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  803. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  804. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  805. else
  806. RADEON_WRITE(R600_DB_DEBUG, 0);
  807. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  808. R600_DEPTH_FLUSH(16) |
  809. R600_DEPTH_PENDING_FREE(4) |
  810. R600_DEPTH_CACHELINE_FREE(16)));
  811. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  812. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  813. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  814. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  815. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  816. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  817. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  818. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  819. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  820. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  821. R600_FETCH_FIFO_HIWATER(0xa) |
  822. R600_DONE_FIFO_HIWATER(0xe0) |
  823. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  824. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  825. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  826. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  827. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  828. }
  829. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  830. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  831. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  832. */
  833. sq_config = RADEON_READ(R600_SQ_CONFIG);
  834. sq_config &= ~(R600_PS_PRIO(3) |
  835. R600_VS_PRIO(3) |
  836. R600_GS_PRIO(3) |
  837. R600_ES_PRIO(3));
  838. sq_config |= (R600_DX9_CONSTS |
  839. R600_VC_ENABLE |
  840. R600_PS_PRIO(0) |
  841. R600_VS_PRIO(1) |
  842. R600_GS_PRIO(2) |
  843. R600_ES_PRIO(3));
  844. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  845. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  846. R600_NUM_VS_GPRS(124) |
  847. R600_NUM_CLAUSE_TEMP_GPRS(4));
  848. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  849. R600_NUM_ES_GPRS(0));
  850. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  851. R600_NUM_VS_THREADS(48) |
  852. R600_NUM_GS_THREADS(4) |
  853. R600_NUM_ES_THREADS(4));
  854. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  855. R600_NUM_VS_STACK_ENTRIES(128));
  856. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  857. R600_NUM_ES_STACK_ENTRIES(0));
  858. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  859. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  860. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  861. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  862. /* no vertex cache */
  863. sq_config &= ~R600_VC_ENABLE;
  864. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  865. R600_NUM_VS_GPRS(44) |
  866. R600_NUM_CLAUSE_TEMP_GPRS(2));
  867. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  868. R600_NUM_ES_GPRS(17));
  869. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  870. R600_NUM_VS_THREADS(78) |
  871. R600_NUM_GS_THREADS(4) |
  872. R600_NUM_ES_THREADS(31));
  873. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  874. R600_NUM_VS_STACK_ENTRIES(40));
  875. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  876. R600_NUM_ES_STACK_ENTRIES(16));
  877. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  878. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  879. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  880. R600_NUM_VS_GPRS(44) |
  881. R600_NUM_CLAUSE_TEMP_GPRS(2));
  882. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  883. R600_NUM_ES_GPRS(18));
  884. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  885. R600_NUM_VS_THREADS(78) |
  886. R600_NUM_GS_THREADS(4) |
  887. R600_NUM_ES_THREADS(31));
  888. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  889. R600_NUM_VS_STACK_ENTRIES(40));
  890. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  891. R600_NUM_ES_STACK_ENTRIES(16));
  892. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  893. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  894. R600_NUM_VS_GPRS(44) |
  895. R600_NUM_CLAUSE_TEMP_GPRS(2));
  896. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  897. R600_NUM_ES_GPRS(17));
  898. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  899. R600_NUM_VS_THREADS(78) |
  900. R600_NUM_GS_THREADS(4) |
  901. R600_NUM_ES_THREADS(31));
  902. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  903. R600_NUM_VS_STACK_ENTRIES(64));
  904. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  905. R600_NUM_ES_STACK_ENTRIES(64));
  906. }
  907. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  908. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  909. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  910. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  911. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  912. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  913. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  914. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  915. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  916. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  917. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  918. else
  919. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  920. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  921. R600_S0_Y(0x4) |
  922. R600_S1_X(0x4) |
  923. R600_S1_Y(0xc)));
  924. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  925. R600_S0_Y(0xe) |
  926. R600_S1_X(0x2) |
  927. R600_S1_Y(0x2) |
  928. R600_S2_X(0xa) |
  929. R600_S2_Y(0x6) |
  930. R600_S3_X(0x6) |
  931. R600_S3_Y(0xa)));
  932. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  933. R600_S0_Y(0xb) |
  934. R600_S1_X(0x4) |
  935. R600_S1_Y(0xc) |
  936. R600_S2_X(0x1) |
  937. R600_S2_Y(0x6) |
  938. R600_S3_X(0xa) |
  939. R600_S3_Y(0xe)));
  940. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  941. R600_S4_Y(0x1) |
  942. R600_S5_X(0x0) |
  943. R600_S5_Y(0x0) |
  944. R600_S6_X(0xb) |
  945. R600_S6_Y(0x4) |
  946. R600_S7_X(0x7) |
  947. R600_S7_Y(0x8)));
  948. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  949. case CHIP_R600:
  950. case CHIP_RV630:
  951. case CHIP_RV635:
  952. gs_prim_buffer_depth = 0;
  953. break;
  954. case CHIP_RV610:
  955. case CHIP_RS780:
  956. case CHIP_RS880:
  957. case CHIP_RV620:
  958. gs_prim_buffer_depth = 32;
  959. break;
  960. case CHIP_RV670:
  961. gs_prim_buffer_depth = 128;
  962. break;
  963. default:
  964. break;
  965. }
  966. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  967. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  968. /* Max value for this is 256 */
  969. if (vgt_gs_per_es > 256)
  970. vgt_gs_per_es = 256;
  971. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  972. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  973. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  974. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  975. /* more default values. 2D/3D driver should adjust as needed */
  976. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  977. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  978. RADEON_WRITE(R600_SX_MISC, 0);
  979. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  980. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  981. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  982. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  983. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  984. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  985. /* clear render buffer base addresses */
  986. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  987. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  988. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  989. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  990. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  991. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  992. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  993. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  994. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  995. case CHIP_RV610:
  996. case CHIP_RS780:
  997. case CHIP_RS880:
  998. case CHIP_RV620:
  999. tc_cntl = R600_TC_L2_SIZE(8);
  1000. break;
  1001. case CHIP_RV630:
  1002. case CHIP_RV635:
  1003. tc_cntl = R600_TC_L2_SIZE(4);
  1004. break;
  1005. case CHIP_R600:
  1006. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  1007. break;
  1008. default:
  1009. tc_cntl = R600_TC_L2_SIZE(0);
  1010. break;
  1011. }
  1012. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  1013. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1014. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1015. arb_pop = RADEON_READ(R600_ARB_POP);
  1016. arb_pop |= R600_ENABLE_TC128;
  1017. RADEON_WRITE(R600_ARB_POP, arb_pop);
  1018. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1019. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1020. R600_NUM_CLIP_SEQ(3)));
  1021. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  1022. }
  1023. static u32 r700_get_tile_pipe_to_backend_map(drm_radeon_private_t *dev_priv,
  1024. u32 num_tile_pipes,
  1025. u32 num_backends,
  1026. u32 backend_disable_mask)
  1027. {
  1028. u32 backend_map = 0;
  1029. u32 enabled_backends_mask;
  1030. u32 enabled_backends_count;
  1031. u32 cur_pipe;
  1032. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1033. u32 cur_backend;
  1034. u32 i;
  1035. bool force_no_swizzle;
  1036. if (num_tile_pipes > R7XX_MAX_PIPES)
  1037. num_tile_pipes = R7XX_MAX_PIPES;
  1038. if (num_tile_pipes < 1)
  1039. num_tile_pipes = 1;
  1040. if (num_backends > R7XX_MAX_BACKENDS)
  1041. num_backends = R7XX_MAX_BACKENDS;
  1042. if (num_backends < 1)
  1043. num_backends = 1;
  1044. enabled_backends_mask = 0;
  1045. enabled_backends_count = 0;
  1046. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1047. if (((backend_disable_mask >> i) & 1) == 0) {
  1048. enabled_backends_mask |= (1 << i);
  1049. ++enabled_backends_count;
  1050. }
  1051. if (enabled_backends_count == num_backends)
  1052. break;
  1053. }
  1054. if (enabled_backends_count == 0) {
  1055. enabled_backends_mask = 1;
  1056. enabled_backends_count = 1;
  1057. }
  1058. if (enabled_backends_count != num_backends)
  1059. num_backends = enabled_backends_count;
  1060. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1061. case CHIP_RV770:
  1062. case CHIP_RV730:
  1063. force_no_swizzle = false;
  1064. break;
  1065. case CHIP_RV710:
  1066. case CHIP_RV740:
  1067. default:
  1068. force_no_swizzle = true;
  1069. break;
  1070. }
  1071. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1072. switch (num_tile_pipes) {
  1073. case 1:
  1074. swizzle_pipe[0] = 0;
  1075. break;
  1076. case 2:
  1077. swizzle_pipe[0] = 0;
  1078. swizzle_pipe[1] = 1;
  1079. break;
  1080. case 3:
  1081. if (force_no_swizzle) {
  1082. swizzle_pipe[0] = 0;
  1083. swizzle_pipe[1] = 1;
  1084. swizzle_pipe[2] = 2;
  1085. } else {
  1086. swizzle_pipe[0] = 0;
  1087. swizzle_pipe[1] = 2;
  1088. swizzle_pipe[2] = 1;
  1089. }
  1090. break;
  1091. case 4:
  1092. if (force_no_swizzle) {
  1093. swizzle_pipe[0] = 0;
  1094. swizzle_pipe[1] = 1;
  1095. swizzle_pipe[2] = 2;
  1096. swizzle_pipe[3] = 3;
  1097. } else {
  1098. swizzle_pipe[0] = 0;
  1099. swizzle_pipe[1] = 2;
  1100. swizzle_pipe[2] = 3;
  1101. swizzle_pipe[3] = 1;
  1102. }
  1103. break;
  1104. case 5:
  1105. if (force_no_swizzle) {
  1106. swizzle_pipe[0] = 0;
  1107. swizzle_pipe[1] = 1;
  1108. swizzle_pipe[2] = 2;
  1109. swizzle_pipe[3] = 3;
  1110. swizzle_pipe[4] = 4;
  1111. } else {
  1112. swizzle_pipe[0] = 0;
  1113. swizzle_pipe[1] = 2;
  1114. swizzle_pipe[2] = 4;
  1115. swizzle_pipe[3] = 1;
  1116. swizzle_pipe[4] = 3;
  1117. }
  1118. break;
  1119. case 6:
  1120. if (force_no_swizzle) {
  1121. swizzle_pipe[0] = 0;
  1122. swizzle_pipe[1] = 1;
  1123. swizzle_pipe[2] = 2;
  1124. swizzle_pipe[3] = 3;
  1125. swizzle_pipe[4] = 4;
  1126. swizzle_pipe[5] = 5;
  1127. } else {
  1128. swizzle_pipe[0] = 0;
  1129. swizzle_pipe[1] = 2;
  1130. swizzle_pipe[2] = 4;
  1131. swizzle_pipe[3] = 5;
  1132. swizzle_pipe[4] = 3;
  1133. swizzle_pipe[5] = 1;
  1134. }
  1135. break;
  1136. case 7:
  1137. if (force_no_swizzle) {
  1138. swizzle_pipe[0] = 0;
  1139. swizzle_pipe[1] = 1;
  1140. swizzle_pipe[2] = 2;
  1141. swizzle_pipe[3] = 3;
  1142. swizzle_pipe[4] = 4;
  1143. swizzle_pipe[5] = 5;
  1144. swizzle_pipe[6] = 6;
  1145. } else {
  1146. swizzle_pipe[0] = 0;
  1147. swizzle_pipe[1] = 2;
  1148. swizzle_pipe[2] = 4;
  1149. swizzle_pipe[3] = 6;
  1150. swizzle_pipe[4] = 3;
  1151. swizzle_pipe[5] = 1;
  1152. swizzle_pipe[6] = 5;
  1153. }
  1154. break;
  1155. case 8:
  1156. if (force_no_swizzle) {
  1157. swizzle_pipe[0] = 0;
  1158. swizzle_pipe[1] = 1;
  1159. swizzle_pipe[2] = 2;
  1160. swizzle_pipe[3] = 3;
  1161. swizzle_pipe[4] = 4;
  1162. swizzle_pipe[5] = 5;
  1163. swizzle_pipe[6] = 6;
  1164. swizzle_pipe[7] = 7;
  1165. } else {
  1166. swizzle_pipe[0] = 0;
  1167. swizzle_pipe[1] = 2;
  1168. swizzle_pipe[2] = 4;
  1169. swizzle_pipe[3] = 6;
  1170. swizzle_pipe[4] = 3;
  1171. swizzle_pipe[5] = 1;
  1172. swizzle_pipe[6] = 7;
  1173. swizzle_pipe[7] = 5;
  1174. }
  1175. break;
  1176. }
  1177. cur_backend = 0;
  1178. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1179. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1180. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1181. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1182. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1183. }
  1184. return backend_map;
  1185. }
  1186. static void r700_gfx_init(struct drm_device *dev,
  1187. drm_radeon_private_t *dev_priv)
  1188. {
  1189. int i, j, num_qd_pipes;
  1190. u32 ta_aux_cntl;
  1191. u32 sx_debug_1;
  1192. u32 smx_dc_ctl0;
  1193. u32 db_debug3;
  1194. u32 num_gs_verts_per_thread;
  1195. u32 vgt_gs_per_es;
  1196. u32 gs_prim_buffer_depth = 0;
  1197. u32 sq_ms_fifo_sizes;
  1198. u32 sq_config;
  1199. u32 sq_thread_resource_mgmt;
  1200. u32 hdp_host_path_cntl;
  1201. u32 sq_dyn_gpr_size_simd_ab_0;
  1202. u32 backend_map;
  1203. u32 gb_tiling_config = 0;
  1204. u32 cc_rb_backend_disable;
  1205. u32 cc_gc_shader_pipe_config;
  1206. u32 mc_arb_ramcfg;
  1207. u32 db_debug4;
  1208. /* setup chip specs */
  1209. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1210. case CHIP_RV770:
  1211. dev_priv->r600_max_pipes = 4;
  1212. dev_priv->r600_max_tile_pipes = 8;
  1213. dev_priv->r600_max_simds = 10;
  1214. dev_priv->r600_max_backends = 4;
  1215. dev_priv->r600_max_gprs = 256;
  1216. dev_priv->r600_max_threads = 248;
  1217. dev_priv->r600_max_stack_entries = 512;
  1218. dev_priv->r600_max_hw_contexts = 8;
  1219. dev_priv->r600_max_gs_threads = 16 * 2;
  1220. dev_priv->r600_sx_max_export_size = 128;
  1221. dev_priv->r600_sx_max_export_pos_size = 16;
  1222. dev_priv->r600_sx_max_export_smx_size = 112;
  1223. dev_priv->r600_sq_num_cf_insts = 2;
  1224. dev_priv->r700_sx_num_of_sets = 7;
  1225. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1226. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1227. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1228. break;
  1229. case CHIP_RV730:
  1230. dev_priv->r600_max_pipes = 2;
  1231. dev_priv->r600_max_tile_pipes = 4;
  1232. dev_priv->r600_max_simds = 8;
  1233. dev_priv->r600_max_backends = 2;
  1234. dev_priv->r600_max_gprs = 128;
  1235. dev_priv->r600_max_threads = 248;
  1236. dev_priv->r600_max_stack_entries = 256;
  1237. dev_priv->r600_max_hw_contexts = 8;
  1238. dev_priv->r600_max_gs_threads = 16 * 2;
  1239. dev_priv->r600_sx_max_export_size = 256;
  1240. dev_priv->r600_sx_max_export_pos_size = 32;
  1241. dev_priv->r600_sx_max_export_smx_size = 224;
  1242. dev_priv->r600_sq_num_cf_insts = 2;
  1243. dev_priv->r700_sx_num_of_sets = 7;
  1244. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1245. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1246. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1247. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1248. dev_priv->r600_sx_max_export_pos_size -= 16;
  1249. dev_priv->r600_sx_max_export_smx_size += 16;
  1250. }
  1251. break;
  1252. case CHIP_RV710:
  1253. dev_priv->r600_max_pipes = 2;
  1254. dev_priv->r600_max_tile_pipes = 2;
  1255. dev_priv->r600_max_simds = 2;
  1256. dev_priv->r600_max_backends = 1;
  1257. dev_priv->r600_max_gprs = 256;
  1258. dev_priv->r600_max_threads = 192;
  1259. dev_priv->r600_max_stack_entries = 256;
  1260. dev_priv->r600_max_hw_contexts = 4;
  1261. dev_priv->r600_max_gs_threads = 8 * 2;
  1262. dev_priv->r600_sx_max_export_size = 128;
  1263. dev_priv->r600_sx_max_export_pos_size = 16;
  1264. dev_priv->r600_sx_max_export_smx_size = 112;
  1265. dev_priv->r600_sq_num_cf_insts = 1;
  1266. dev_priv->r700_sx_num_of_sets = 7;
  1267. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1268. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1269. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1270. break;
  1271. case CHIP_RV740:
  1272. dev_priv->r600_max_pipes = 4;
  1273. dev_priv->r600_max_tile_pipes = 4;
  1274. dev_priv->r600_max_simds = 8;
  1275. dev_priv->r600_max_backends = 4;
  1276. dev_priv->r600_max_gprs = 256;
  1277. dev_priv->r600_max_threads = 248;
  1278. dev_priv->r600_max_stack_entries = 512;
  1279. dev_priv->r600_max_hw_contexts = 8;
  1280. dev_priv->r600_max_gs_threads = 16 * 2;
  1281. dev_priv->r600_sx_max_export_size = 256;
  1282. dev_priv->r600_sx_max_export_pos_size = 32;
  1283. dev_priv->r600_sx_max_export_smx_size = 224;
  1284. dev_priv->r600_sq_num_cf_insts = 2;
  1285. dev_priv->r700_sx_num_of_sets = 7;
  1286. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1287. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1288. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1289. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1290. dev_priv->r600_sx_max_export_pos_size -= 16;
  1291. dev_priv->r600_sx_max_export_smx_size += 16;
  1292. }
  1293. break;
  1294. default:
  1295. break;
  1296. }
  1297. /* Initialize HDP */
  1298. j = 0;
  1299. for (i = 0; i < 32; i++) {
  1300. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1301. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1302. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1303. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1304. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1305. j += 0x18;
  1306. }
  1307. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1308. /* setup tiling, simd, pipe config */
  1309. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1310. switch (dev_priv->r600_max_tile_pipes) {
  1311. case 1:
  1312. gb_tiling_config |= R600_PIPE_TILING(0);
  1313. break;
  1314. case 2:
  1315. gb_tiling_config |= R600_PIPE_TILING(1);
  1316. break;
  1317. case 4:
  1318. gb_tiling_config |= R600_PIPE_TILING(2);
  1319. break;
  1320. case 8:
  1321. gb_tiling_config |= R600_PIPE_TILING(3);
  1322. break;
  1323. default:
  1324. break;
  1325. }
  1326. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1327. gb_tiling_config |= R600_BANK_TILING(1);
  1328. else
  1329. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1330. gb_tiling_config |= R600_GROUP_SIZE(0);
  1331. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1332. gb_tiling_config |= R600_ROW_TILING(3);
  1333. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1334. } else {
  1335. gb_tiling_config |=
  1336. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1337. gb_tiling_config |=
  1338. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1339. }
  1340. gb_tiling_config |= R600_BANK_SWAPS(1);
  1341. cc_rb_backend_disable = RADEON_READ(R600_CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1342. cc_rb_backend_disable |=
  1343. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1344. cc_gc_shader_pipe_config = RADEON_READ(R600_CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1345. cc_gc_shader_pipe_config |=
  1346. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1347. cc_gc_shader_pipe_config |=
  1348. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1349. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV740)
  1350. backend_map = 0x28;
  1351. else
  1352. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv,
  1353. dev_priv->r600_max_tile_pipes,
  1354. (R7XX_MAX_BACKENDS -
  1355. r600_count_pipe_bits((cc_rb_backend_disable &
  1356. R7XX_MAX_BACKENDS_MASK) >> 16)),
  1357. (cc_rb_backend_disable >> 16));
  1358. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1359. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1360. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1361. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1362. if (gb_tiling_config & 0xc0) {
  1363. dev_priv->r600_group_size = 512;
  1364. } else {
  1365. dev_priv->r600_group_size = 256;
  1366. }
  1367. dev_priv->r600_npipes = 1 << ((gb_tiling_config >> 1) & 0x7);
  1368. if (gb_tiling_config & 0x30) {
  1369. dev_priv->r600_nbanks = 8;
  1370. } else {
  1371. dev_priv->r600_nbanks = 4;
  1372. }
  1373. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1374. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1375. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1376. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1377. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1378. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1379. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1380. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1381. num_qd_pipes =
  1382. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK) >> 8);
  1383. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1384. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1385. /* set HW defaults for 3D engine */
  1386. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1387. R600_ROQ_IB2_START(0x2b)));
  1388. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1389. ta_aux_cntl = RADEON_READ(R600_TA_CNTL_AUX);
  1390. RADEON_WRITE(R600_TA_CNTL_AUX, ta_aux_cntl | R600_DISABLE_CUBE_ANISO);
  1391. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1392. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1393. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1394. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1395. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1396. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1397. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1398. if ((dev_priv->flags & RADEON_FAMILY_MASK) != CHIP_RV740)
  1399. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1400. R700_GS_FLUSH_CTL(4) |
  1401. R700_ACK_FLUSH_CTL(3) |
  1402. R700_SYNC_FLUSH_CTL));
  1403. db_debug3 = RADEON_READ(R700_DB_DEBUG3);
  1404. db_debug3 &= ~R700_DB_CLK_OFF_DELAY(0x1f);
  1405. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1406. case CHIP_RV770:
  1407. case CHIP_RV740:
  1408. db_debug3 |= R700_DB_CLK_OFF_DELAY(0x1f);
  1409. break;
  1410. case CHIP_RV710:
  1411. case CHIP_RV730:
  1412. default:
  1413. db_debug3 |= R700_DB_CLK_OFF_DELAY(2);
  1414. break;
  1415. }
  1416. RADEON_WRITE(R700_DB_DEBUG3, db_debug3);
  1417. if ((dev_priv->flags & RADEON_FAMILY_MASK) != CHIP_RV770) {
  1418. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1419. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1420. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1421. }
  1422. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1423. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1424. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1425. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1426. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1427. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1428. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1429. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1430. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1431. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1432. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1433. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1434. R600_DONE_FIFO_HIWATER(0xe0) |
  1435. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1436. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1437. case CHIP_RV770:
  1438. case CHIP_RV730:
  1439. case CHIP_RV710:
  1440. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1441. break;
  1442. case CHIP_RV740:
  1443. default:
  1444. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1445. break;
  1446. }
  1447. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1448. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1449. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1450. */
  1451. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1452. sq_config &= ~(R600_PS_PRIO(3) |
  1453. R600_VS_PRIO(3) |
  1454. R600_GS_PRIO(3) |
  1455. R600_ES_PRIO(3));
  1456. sq_config |= (R600_DX9_CONSTS |
  1457. R600_VC_ENABLE |
  1458. R600_EXPORT_SRC_C |
  1459. R600_PS_PRIO(0) |
  1460. R600_VS_PRIO(1) |
  1461. R600_GS_PRIO(2) |
  1462. R600_ES_PRIO(3));
  1463. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1464. /* no vertex cache */
  1465. sq_config &= ~R600_VC_ENABLE;
  1466. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1467. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1468. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1469. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1470. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1471. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1472. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1473. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1474. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1475. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1476. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1477. else
  1478. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1479. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1480. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1481. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1482. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1483. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1484. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1485. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1486. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1487. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1488. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1489. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1490. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1491. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1492. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1493. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1494. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1495. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1496. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1497. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1498. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1499. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1500. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1501. else
  1502. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1503. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1504. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1505. case CHIP_RV770:
  1506. case CHIP_RV730:
  1507. case CHIP_RV740:
  1508. gs_prim_buffer_depth = 384;
  1509. break;
  1510. case CHIP_RV710:
  1511. gs_prim_buffer_depth = 128;
  1512. break;
  1513. default:
  1514. break;
  1515. }
  1516. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1517. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1518. /* Max value for this is 256 */
  1519. if (vgt_gs_per_es > 256)
  1520. vgt_gs_per_es = 256;
  1521. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1522. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1523. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1524. /* more default values. 2D/3D driver should adjust as needed */
  1525. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1526. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1527. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1528. RADEON_WRITE(R600_SX_MISC, 0);
  1529. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1530. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1531. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1532. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1533. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1534. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1535. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1536. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1537. /* clear render buffer base addresses */
  1538. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1539. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1540. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1541. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1542. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1543. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1544. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1545. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1546. RADEON_WRITE(R700_TCP_CNTL, 0);
  1547. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1548. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1549. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1550. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1551. R600_NUM_CLIP_SEQ(3)));
  1552. }
  1553. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1554. drm_radeon_private_t *dev_priv,
  1555. struct drm_file *file_priv)
  1556. {
  1557. struct drm_radeon_master_private *master_priv;
  1558. u32 ring_start;
  1559. u64 rptr_addr;
  1560. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1561. r700_gfx_init(dev, dev_priv);
  1562. else
  1563. r600_gfx_init(dev, dev_priv);
  1564. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1565. RADEON_READ(R600_GRBM_SOFT_RESET);
  1566. DRM_UDELAY(15000);
  1567. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1568. /* Set ring buffer size */
  1569. #ifdef __BIG_ENDIAN
  1570. RADEON_WRITE(R600_CP_RB_CNTL,
  1571. RADEON_BUF_SWAP_32BIT |
  1572. RADEON_RB_NO_UPDATE |
  1573. (dev_priv->ring.rptr_update_l2qw << 8) |
  1574. dev_priv->ring.size_l2qw);
  1575. #else
  1576. RADEON_WRITE(R600_CP_RB_CNTL,
  1577. RADEON_RB_NO_UPDATE |
  1578. (dev_priv->ring.rptr_update_l2qw << 8) |
  1579. dev_priv->ring.size_l2qw);
  1580. #endif
  1581. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1582. /* Set the write pointer delay */
  1583. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1584. #ifdef __BIG_ENDIAN
  1585. RADEON_WRITE(R600_CP_RB_CNTL,
  1586. RADEON_BUF_SWAP_32BIT |
  1587. RADEON_RB_NO_UPDATE |
  1588. RADEON_RB_RPTR_WR_ENA |
  1589. (dev_priv->ring.rptr_update_l2qw << 8) |
  1590. dev_priv->ring.size_l2qw);
  1591. #else
  1592. RADEON_WRITE(R600_CP_RB_CNTL,
  1593. RADEON_RB_NO_UPDATE |
  1594. RADEON_RB_RPTR_WR_ENA |
  1595. (dev_priv->ring.rptr_update_l2qw << 8) |
  1596. dev_priv->ring.size_l2qw);
  1597. #endif
  1598. /* Initialize the ring buffer's read and write pointers */
  1599. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1600. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1601. SET_RING_HEAD(dev_priv, 0);
  1602. dev_priv->ring.tail = 0;
  1603. #if __OS_HAS_AGP
  1604. if (dev_priv->flags & RADEON_IS_AGP) {
  1605. rptr_addr = dev_priv->ring_rptr->offset
  1606. - dev->agp->base +
  1607. dev_priv->gart_vm_start;
  1608. } else
  1609. #endif
  1610. {
  1611. rptr_addr = dev_priv->ring_rptr->offset
  1612. - ((unsigned long) dev->sg->virtual)
  1613. + dev_priv->gart_vm_start;
  1614. }
  1615. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1616. #ifdef __BIG_ENDIAN
  1617. (2 << 0) |
  1618. #endif
  1619. (rptr_addr & 0xfffffffc));
  1620. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1621. upper_32_bits(rptr_addr));
  1622. #ifdef __BIG_ENDIAN
  1623. RADEON_WRITE(R600_CP_RB_CNTL,
  1624. RADEON_BUF_SWAP_32BIT |
  1625. (dev_priv->ring.rptr_update_l2qw << 8) |
  1626. dev_priv->ring.size_l2qw);
  1627. #else
  1628. RADEON_WRITE(R600_CP_RB_CNTL,
  1629. (dev_priv->ring.rptr_update_l2qw << 8) |
  1630. dev_priv->ring.size_l2qw);
  1631. #endif
  1632. #if __OS_HAS_AGP
  1633. if (dev_priv->flags & RADEON_IS_AGP) {
  1634. /* XXX */
  1635. radeon_write_agp_base(dev_priv, dev->agp->base);
  1636. /* XXX */
  1637. radeon_write_agp_location(dev_priv,
  1638. (((dev_priv->gart_vm_start - 1 +
  1639. dev_priv->gart_size) & 0xffff0000) |
  1640. (dev_priv->gart_vm_start >> 16)));
  1641. ring_start = (dev_priv->cp_ring->offset
  1642. - dev->agp->base
  1643. + dev_priv->gart_vm_start);
  1644. } else
  1645. #endif
  1646. ring_start = (dev_priv->cp_ring->offset
  1647. - (unsigned long)dev->sg->virtual
  1648. + dev_priv->gart_vm_start);
  1649. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1650. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1651. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1652. /* Initialize the scratch register pointer. This will cause
  1653. * the scratch register values to be written out to memory
  1654. * whenever they are updated.
  1655. *
  1656. * We simply put this behind the ring read pointer, this works
  1657. * with PCI GART as well as (whatever kind of) AGP GART
  1658. */
  1659. {
  1660. u64 scratch_addr;
  1661. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR) & 0xFFFFFFFC;
  1662. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1663. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1664. scratch_addr >>= 8;
  1665. scratch_addr &= 0xffffffff;
  1666. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1667. }
  1668. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1669. /* Turn on bus mastering */
  1670. radeon_enable_bm(dev_priv);
  1671. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1672. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1673. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1674. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1675. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1676. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1677. /* reset sarea copies of these */
  1678. master_priv = file_priv->master->driver_priv;
  1679. if (master_priv->sarea_priv) {
  1680. master_priv->sarea_priv->last_frame = 0;
  1681. master_priv->sarea_priv->last_dispatch = 0;
  1682. master_priv->sarea_priv->last_clear = 0;
  1683. }
  1684. r600_do_wait_for_idle(dev_priv);
  1685. }
  1686. int r600_do_cleanup_cp(struct drm_device *dev)
  1687. {
  1688. drm_radeon_private_t *dev_priv = dev->dev_private;
  1689. DRM_DEBUG("\n");
  1690. /* Make sure interrupts are disabled here because the uninstall ioctl
  1691. * may not have been called from userspace and after dev_private
  1692. * is freed, it's too late.
  1693. */
  1694. if (dev->irq_enabled)
  1695. drm_irq_uninstall(dev);
  1696. #if __OS_HAS_AGP
  1697. if (dev_priv->flags & RADEON_IS_AGP) {
  1698. if (dev_priv->cp_ring != NULL) {
  1699. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1700. dev_priv->cp_ring = NULL;
  1701. }
  1702. if (dev_priv->ring_rptr != NULL) {
  1703. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1704. dev_priv->ring_rptr = NULL;
  1705. }
  1706. if (dev->agp_buffer_map != NULL) {
  1707. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1708. dev->agp_buffer_map = NULL;
  1709. }
  1710. } else
  1711. #endif
  1712. {
  1713. if (dev_priv->gart_info.bus_addr)
  1714. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1715. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1716. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1717. dev_priv->gart_info.addr = NULL;
  1718. }
  1719. }
  1720. /* only clear to the start of flags */
  1721. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1722. return 0;
  1723. }
  1724. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1725. struct drm_file *file_priv)
  1726. {
  1727. drm_radeon_private_t *dev_priv = dev->dev_private;
  1728. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1729. DRM_DEBUG("\n");
  1730. mutex_init(&dev_priv->cs_mutex);
  1731. r600_cs_legacy_init();
  1732. /* if we require new memory map but we don't have it fail */
  1733. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1734. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1735. r600_do_cleanup_cp(dev);
  1736. return -EINVAL;
  1737. }
  1738. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1739. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1740. dev_priv->flags &= ~RADEON_IS_AGP;
  1741. /* The writeback test succeeds, but when writeback is enabled,
  1742. * the ring buffer read ptr update fails after first 128 bytes.
  1743. */
  1744. radeon_no_wb = 1;
  1745. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1746. && !init->is_pci) {
  1747. DRM_DEBUG("Restoring AGP flag\n");
  1748. dev_priv->flags |= RADEON_IS_AGP;
  1749. }
  1750. dev_priv->usec_timeout = init->usec_timeout;
  1751. if (dev_priv->usec_timeout < 1 ||
  1752. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1753. DRM_DEBUG("TIMEOUT problem!\n");
  1754. r600_do_cleanup_cp(dev);
  1755. return -EINVAL;
  1756. }
  1757. /* Enable vblank on CRTC1 for older X servers
  1758. */
  1759. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1760. dev_priv->do_boxes = 0;
  1761. dev_priv->cp_mode = init->cp_mode;
  1762. /* We don't support anything other than bus-mastering ring mode,
  1763. * but the ring can be in either AGP or PCI space for the ring
  1764. * read pointer.
  1765. */
  1766. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1767. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1768. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1769. r600_do_cleanup_cp(dev);
  1770. return -EINVAL;
  1771. }
  1772. switch (init->fb_bpp) {
  1773. case 16:
  1774. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1775. break;
  1776. case 32:
  1777. default:
  1778. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1779. break;
  1780. }
  1781. dev_priv->front_offset = init->front_offset;
  1782. dev_priv->front_pitch = init->front_pitch;
  1783. dev_priv->back_offset = init->back_offset;
  1784. dev_priv->back_pitch = init->back_pitch;
  1785. dev_priv->ring_offset = init->ring_offset;
  1786. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1787. dev_priv->buffers_offset = init->buffers_offset;
  1788. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1789. master_priv->sarea = drm_getsarea(dev);
  1790. if (!master_priv->sarea) {
  1791. DRM_ERROR("could not find sarea!\n");
  1792. r600_do_cleanup_cp(dev);
  1793. return -EINVAL;
  1794. }
  1795. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1796. if (!dev_priv->cp_ring) {
  1797. DRM_ERROR("could not find cp ring region!\n");
  1798. r600_do_cleanup_cp(dev);
  1799. return -EINVAL;
  1800. }
  1801. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1802. if (!dev_priv->ring_rptr) {
  1803. DRM_ERROR("could not find ring read pointer!\n");
  1804. r600_do_cleanup_cp(dev);
  1805. return -EINVAL;
  1806. }
  1807. dev->agp_buffer_token = init->buffers_offset;
  1808. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1809. if (!dev->agp_buffer_map) {
  1810. DRM_ERROR("could not find dma buffer region!\n");
  1811. r600_do_cleanup_cp(dev);
  1812. return -EINVAL;
  1813. }
  1814. if (init->gart_textures_offset) {
  1815. dev_priv->gart_textures =
  1816. drm_core_findmap(dev, init->gart_textures_offset);
  1817. if (!dev_priv->gart_textures) {
  1818. DRM_ERROR("could not find GART texture region!\n");
  1819. r600_do_cleanup_cp(dev);
  1820. return -EINVAL;
  1821. }
  1822. }
  1823. #if __OS_HAS_AGP
  1824. /* XXX */
  1825. if (dev_priv->flags & RADEON_IS_AGP) {
  1826. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1827. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1828. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1829. if (!dev_priv->cp_ring->handle ||
  1830. !dev_priv->ring_rptr->handle ||
  1831. !dev->agp_buffer_map->handle) {
  1832. DRM_ERROR("could not find ioremap agp regions!\n");
  1833. r600_do_cleanup_cp(dev);
  1834. return -EINVAL;
  1835. }
  1836. } else
  1837. #endif
  1838. {
  1839. dev_priv->cp_ring->handle = (void *)(unsigned long)dev_priv->cp_ring->offset;
  1840. dev_priv->ring_rptr->handle =
  1841. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1842. dev->agp_buffer_map->handle =
  1843. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1844. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1845. dev_priv->cp_ring->handle);
  1846. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1847. dev_priv->ring_rptr->handle);
  1848. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1849. dev->agp_buffer_map->handle);
  1850. }
  1851. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1852. dev_priv->fb_size =
  1853. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1854. - dev_priv->fb_location;
  1855. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1856. ((dev_priv->front_offset
  1857. + dev_priv->fb_location) >> 10));
  1858. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1859. ((dev_priv->back_offset
  1860. + dev_priv->fb_location) >> 10));
  1861. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1862. ((dev_priv->depth_offset
  1863. + dev_priv->fb_location) >> 10));
  1864. dev_priv->gart_size = init->gart_size;
  1865. /* New let's set the memory map ... */
  1866. if (dev_priv->new_memmap) {
  1867. u32 base = 0;
  1868. DRM_INFO("Setting GART location based on new memory map\n");
  1869. /* If using AGP, try to locate the AGP aperture at the same
  1870. * location in the card and on the bus, though we have to
  1871. * align it down.
  1872. */
  1873. #if __OS_HAS_AGP
  1874. /* XXX */
  1875. if (dev_priv->flags & RADEON_IS_AGP) {
  1876. base = dev->agp->base;
  1877. /* Check if valid */
  1878. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1879. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1880. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1881. dev->agp->base);
  1882. base = 0;
  1883. }
  1884. }
  1885. #endif
  1886. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1887. if (base == 0) {
  1888. base = dev_priv->fb_location + dev_priv->fb_size;
  1889. if (base < dev_priv->fb_location ||
  1890. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1891. base = dev_priv->fb_location
  1892. - dev_priv->gart_size;
  1893. }
  1894. dev_priv->gart_vm_start = base & 0xffc00000u;
  1895. if (dev_priv->gart_vm_start != base)
  1896. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1897. base, dev_priv->gart_vm_start);
  1898. }
  1899. #if __OS_HAS_AGP
  1900. /* XXX */
  1901. if (dev_priv->flags & RADEON_IS_AGP)
  1902. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1903. - dev->agp->base
  1904. + dev_priv->gart_vm_start);
  1905. else
  1906. #endif
  1907. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1908. - (unsigned long)dev->sg->virtual
  1909. + dev_priv->gart_vm_start);
  1910. DRM_DEBUG("fb 0x%08x size %d\n",
  1911. (unsigned int) dev_priv->fb_location,
  1912. (unsigned int) dev_priv->fb_size);
  1913. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1914. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1915. (unsigned int) dev_priv->gart_vm_start);
  1916. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1917. dev_priv->gart_buffers_offset);
  1918. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1919. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1920. + init->ring_size / sizeof(u32));
  1921. dev_priv->ring.size = init->ring_size;
  1922. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1923. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1924. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1925. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1926. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1927. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1928. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1929. #if __OS_HAS_AGP
  1930. if (dev_priv->flags & RADEON_IS_AGP) {
  1931. /* XXX turn off pcie gart */
  1932. } else
  1933. #endif
  1934. {
  1935. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1936. /* if we have an offset set from userspace */
  1937. if (!dev_priv->pcigart_offset_set) {
  1938. DRM_ERROR("Need gart offset from userspace\n");
  1939. r600_do_cleanup_cp(dev);
  1940. return -EINVAL;
  1941. }
  1942. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1943. dev_priv->gart_info.bus_addr =
  1944. dev_priv->pcigart_offset + dev_priv->fb_location;
  1945. dev_priv->gart_info.mapping.offset =
  1946. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1947. dev_priv->gart_info.mapping.size =
  1948. dev_priv->gart_info.table_size;
  1949. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1950. if (!dev_priv->gart_info.mapping.handle) {
  1951. DRM_ERROR("ioremap failed.\n");
  1952. r600_do_cleanup_cp(dev);
  1953. return -EINVAL;
  1954. }
  1955. dev_priv->gart_info.addr =
  1956. dev_priv->gart_info.mapping.handle;
  1957. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1958. dev_priv->gart_info.addr,
  1959. dev_priv->pcigart_offset);
  1960. if (!r600_page_table_init(dev)) {
  1961. DRM_ERROR("Failed to init GART table\n");
  1962. r600_do_cleanup_cp(dev);
  1963. return -EINVAL;
  1964. }
  1965. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1966. r700_vm_init(dev);
  1967. else
  1968. r600_vm_init(dev);
  1969. }
  1970. if (!dev_priv->me_fw || !dev_priv->pfp_fw) {
  1971. int err = r600_cp_init_microcode(dev_priv);
  1972. if (err) {
  1973. DRM_ERROR("Failed to load firmware!\n");
  1974. r600_do_cleanup_cp(dev);
  1975. return err;
  1976. }
  1977. }
  1978. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1979. r700_cp_load_microcode(dev_priv);
  1980. else
  1981. r600_cp_load_microcode(dev_priv);
  1982. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1983. dev_priv->last_buf = 0;
  1984. r600_do_engine_reset(dev);
  1985. r600_test_writeback(dev_priv);
  1986. return 0;
  1987. }
  1988. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1989. {
  1990. drm_radeon_private_t *dev_priv = dev->dev_private;
  1991. DRM_DEBUG("\n");
  1992. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1993. r700_vm_init(dev);
  1994. r700_cp_load_microcode(dev_priv);
  1995. } else {
  1996. r600_vm_init(dev);
  1997. r600_cp_load_microcode(dev_priv);
  1998. }
  1999. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  2000. r600_do_engine_reset(dev);
  2001. return 0;
  2002. }
  2003. /* Wait for the CP to go idle.
  2004. */
  2005. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  2006. {
  2007. RING_LOCALS;
  2008. DRM_DEBUG("\n");
  2009. BEGIN_RING(5);
  2010. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  2011. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  2012. /* wait for 3D idle clean */
  2013. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  2014. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  2015. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  2016. ADVANCE_RING();
  2017. COMMIT_RING();
  2018. return r600_do_wait_for_idle(dev_priv);
  2019. }
  2020. /* Start the Command Processor.
  2021. */
  2022. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  2023. {
  2024. u32 cp_me;
  2025. RING_LOCALS;
  2026. DRM_DEBUG("\n");
  2027. BEGIN_RING(7);
  2028. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  2029. OUT_RING(0x00000001);
  2030. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  2031. OUT_RING(0x00000003);
  2032. else
  2033. OUT_RING(0x00000000);
  2034. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  2035. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  2036. OUT_RING(0x00000000);
  2037. OUT_RING(0x00000000);
  2038. ADVANCE_RING();
  2039. COMMIT_RING();
  2040. /* set the mux and reset the halt bit */
  2041. cp_me = 0xff;
  2042. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  2043. dev_priv->cp_running = 1;
  2044. }
  2045. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  2046. {
  2047. u32 cur_read_ptr;
  2048. DRM_DEBUG("\n");
  2049. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  2050. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  2051. SET_RING_HEAD(dev_priv, cur_read_ptr);
  2052. dev_priv->ring.tail = cur_read_ptr;
  2053. }
  2054. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  2055. {
  2056. uint32_t cp_me;
  2057. DRM_DEBUG("\n");
  2058. cp_me = 0xff | R600_CP_ME_HALT;
  2059. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  2060. dev_priv->cp_running = 0;
  2061. }
  2062. int r600_cp_dispatch_indirect(struct drm_device *dev,
  2063. struct drm_buf *buf, int start, int end)
  2064. {
  2065. drm_radeon_private_t *dev_priv = dev->dev_private;
  2066. RING_LOCALS;
  2067. if (start != end) {
  2068. unsigned long offset = (dev_priv->gart_buffers_offset
  2069. + buf->offset + start);
  2070. int dwords = (end - start + 3) / sizeof(u32);
  2071. DRM_DEBUG("dwords:%d\n", dwords);
  2072. DRM_DEBUG("offset 0x%lx\n", offset);
  2073. /* Indirect buffer data must be a multiple of 16 dwords.
  2074. * pad the data with a Type-2 CP packet.
  2075. */
  2076. while (dwords & 0xf) {
  2077. u32 *data = (u32 *)
  2078. ((char *)dev->agp_buffer_map->handle
  2079. + buf->offset + start);
  2080. data[dwords++] = RADEON_CP_PACKET2;
  2081. }
  2082. /* Fire off the indirect buffer */
  2083. BEGIN_RING(4);
  2084. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  2085. OUT_RING((offset & 0xfffffffc));
  2086. OUT_RING((upper_32_bits(offset) & 0xff));
  2087. OUT_RING(dwords);
  2088. ADVANCE_RING();
  2089. }
  2090. return 0;
  2091. }
  2092. void r600_cp_dispatch_swap(struct drm_device *dev, struct drm_file *file_priv)
  2093. {
  2094. drm_radeon_private_t *dev_priv = dev->dev_private;
  2095. struct drm_master *master = file_priv->master;
  2096. struct drm_radeon_master_private *master_priv = master->driver_priv;
  2097. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv;
  2098. int nbox = sarea_priv->nbox;
  2099. struct drm_clip_rect *pbox = sarea_priv->boxes;
  2100. int i, cpp, src_pitch, dst_pitch;
  2101. uint64_t src, dst;
  2102. RING_LOCALS;
  2103. DRM_DEBUG("\n");
  2104. if (dev_priv->color_fmt == RADEON_COLOR_FORMAT_ARGB8888)
  2105. cpp = 4;
  2106. else
  2107. cpp = 2;
  2108. if (sarea_priv->pfCurrentPage == 0) {
  2109. src_pitch = dev_priv->back_pitch;
  2110. dst_pitch = dev_priv->front_pitch;
  2111. src = dev_priv->back_offset + dev_priv->fb_location;
  2112. dst = dev_priv->front_offset + dev_priv->fb_location;
  2113. } else {
  2114. src_pitch = dev_priv->front_pitch;
  2115. dst_pitch = dev_priv->back_pitch;
  2116. src = dev_priv->front_offset + dev_priv->fb_location;
  2117. dst = dev_priv->back_offset + dev_priv->fb_location;
  2118. }
  2119. if (r600_prepare_blit_copy(dev, file_priv)) {
  2120. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  2121. return;
  2122. }
  2123. for (i = 0; i < nbox; i++) {
  2124. int x = pbox[i].x1;
  2125. int y = pbox[i].y1;
  2126. int w = pbox[i].x2 - x;
  2127. int h = pbox[i].y2 - y;
  2128. DRM_DEBUG("%d,%d-%d,%d\n", x, y, w, h);
  2129. r600_blit_swap(dev,
  2130. src, dst,
  2131. x, y, x, y, w, h,
  2132. src_pitch, dst_pitch, cpp);
  2133. }
  2134. r600_done_blit_copy(dev);
  2135. /* Increment the frame counter. The client-side 3D driver must
  2136. * throttle the framerate by waiting for this value before
  2137. * performing the swapbuffer ioctl.
  2138. */
  2139. sarea_priv->last_frame++;
  2140. BEGIN_RING(3);
  2141. R600_FRAME_AGE(sarea_priv->last_frame);
  2142. ADVANCE_RING();
  2143. }
  2144. int r600_cp_dispatch_texture(struct drm_device *dev,
  2145. struct drm_file *file_priv,
  2146. drm_radeon_texture_t *tex,
  2147. drm_radeon_tex_image_t *image)
  2148. {
  2149. drm_radeon_private_t *dev_priv = dev->dev_private;
  2150. struct drm_buf *buf;
  2151. u32 *buffer;
  2152. const u8 __user *data;
  2153. int size, pass_size;
  2154. u64 src_offset, dst_offset;
  2155. if (!radeon_check_offset(dev_priv, tex->offset)) {
  2156. DRM_ERROR("Invalid destination offset\n");
  2157. return -EINVAL;
  2158. }
  2159. /* this might fail for zero-sized uploads - are those illegal? */
  2160. if (!radeon_check_offset(dev_priv, tex->offset + tex->height * tex->pitch - 1)) {
  2161. DRM_ERROR("Invalid final destination offset\n");
  2162. return -EINVAL;
  2163. }
  2164. size = tex->height * tex->pitch;
  2165. if (size == 0)
  2166. return 0;
  2167. dst_offset = tex->offset;
  2168. if (r600_prepare_blit_copy(dev, file_priv)) {
  2169. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  2170. return -EAGAIN;
  2171. }
  2172. do {
  2173. data = (const u8 __user *)image->data;
  2174. pass_size = size;
  2175. buf = radeon_freelist_get(dev);
  2176. if (!buf) {
  2177. DRM_DEBUG("EAGAIN\n");
  2178. if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
  2179. return -EFAULT;
  2180. return -EAGAIN;
  2181. }
  2182. if (pass_size > buf->total)
  2183. pass_size = buf->total;
  2184. /* Dispatch the indirect buffer.
  2185. */
  2186. buffer =
  2187. (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
  2188. if (DRM_COPY_FROM_USER(buffer, data, pass_size)) {
  2189. DRM_ERROR("EFAULT on pad, %d bytes\n", pass_size);
  2190. return -EFAULT;
  2191. }
  2192. buf->file_priv = file_priv;
  2193. buf->used = pass_size;
  2194. src_offset = dev_priv->gart_buffers_offset + buf->offset;
  2195. r600_blit_copy(dev, src_offset, dst_offset, pass_size);
  2196. radeon_cp_discard_buffer(dev, file_priv->master, buf);
  2197. /* Update the input parameters for next time */
  2198. image->data = (const u8 __user *)image->data + pass_size;
  2199. dst_offset += pass_size;
  2200. size -= pass_size;
  2201. } while (size > 0);
  2202. r600_done_blit_copy(dev);
  2203. return 0;
  2204. }
  2205. /*
  2206. * Legacy cs ioctl
  2207. */
  2208. static u32 radeon_cs_id_get(struct drm_radeon_private *radeon)
  2209. {
  2210. /* FIXME: check if wrap affect last reported wrap & sequence */
  2211. radeon->cs_id_scnt = (radeon->cs_id_scnt + 1) & 0x00FFFFFF;
  2212. if (!radeon->cs_id_scnt) {
  2213. /* increment wrap counter */
  2214. radeon->cs_id_wcnt += 0x01000000;
  2215. /* valid sequence counter start at 1 */
  2216. radeon->cs_id_scnt = 1;
  2217. }
  2218. return (radeon->cs_id_scnt | radeon->cs_id_wcnt);
  2219. }
  2220. static void r600_cs_id_emit(drm_radeon_private_t *dev_priv, u32 *id)
  2221. {
  2222. RING_LOCALS;
  2223. *id = radeon_cs_id_get(dev_priv);
  2224. /* SCRATCH 2 */
  2225. BEGIN_RING(3);
  2226. R600_CLEAR_AGE(*id);
  2227. ADVANCE_RING();
  2228. COMMIT_RING();
  2229. }
  2230. static int r600_ib_get(struct drm_device *dev,
  2231. struct drm_file *fpriv,
  2232. struct drm_buf **buffer)
  2233. {
  2234. struct drm_buf *buf;
  2235. *buffer = NULL;
  2236. buf = radeon_freelist_get(dev);
  2237. if (!buf) {
  2238. return -EBUSY;
  2239. }
  2240. buf->file_priv = fpriv;
  2241. *buffer = buf;
  2242. return 0;
  2243. }
  2244. static void r600_ib_free(struct drm_device *dev, struct drm_buf *buf,
  2245. struct drm_file *fpriv, int l, int r)
  2246. {
  2247. drm_radeon_private_t *dev_priv = dev->dev_private;
  2248. if (buf) {
  2249. if (!r)
  2250. r600_cp_dispatch_indirect(dev, buf, 0, l * 4);
  2251. radeon_cp_discard_buffer(dev, fpriv->master, buf);
  2252. COMMIT_RING();
  2253. }
  2254. }
  2255. int r600_cs_legacy_ioctl(struct drm_device *dev, void *data, struct drm_file *fpriv)
  2256. {
  2257. struct drm_radeon_private *dev_priv = dev->dev_private;
  2258. struct drm_radeon_cs *cs = data;
  2259. struct drm_buf *buf;
  2260. unsigned family;
  2261. int l, r = 0;
  2262. u32 *ib, cs_id = 0;
  2263. if (dev_priv == NULL) {
  2264. DRM_ERROR("called with no initialization\n");
  2265. return -EINVAL;
  2266. }
  2267. family = dev_priv->flags & RADEON_FAMILY_MASK;
  2268. if (family < CHIP_R600) {
  2269. DRM_ERROR("cs ioctl valid only for R6XX & R7XX in legacy mode\n");
  2270. return -EINVAL;
  2271. }
  2272. mutex_lock(&dev_priv->cs_mutex);
  2273. /* get ib */
  2274. r = r600_ib_get(dev, fpriv, &buf);
  2275. if (r) {
  2276. DRM_ERROR("ib_get failed\n");
  2277. goto out;
  2278. }
  2279. ib = dev->agp_buffer_map->handle + buf->offset;
  2280. /* now parse command stream */
  2281. r = r600_cs_legacy(dev, data, fpriv, family, ib, &l);
  2282. if (r) {
  2283. goto out;
  2284. }
  2285. out:
  2286. r600_ib_free(dev, buf, fpriv, l, r);
  2287. /* emit cs id sequence */
  2288. r600_cs_id_emit(dev_priv, &cs_id);
  2289. cs->cs_id = cs_id;
  2290. mutex_unlock(&dev_priv->cs_mutex);
  2291. return r;
  2292. }
  2293. void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size)
  2294. {
  2295. struct drm_radeon_private *dev_priv = dev->dev_private;
  2296. *npipes = dev_priv->r600_npipes;
  2297. *nbanks = dev_priv->r600_nbanks;
  2298. *group_size = dev_priv->r600_group_size;
  2299. }