r600.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  52. MODULE_FIRMWARE("radeon/R600_me.bin");
  53. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV610_me.bin");
  55. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV630_me.bin");
  57. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV620_me.bin");
  59. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV635_me.bin");
  61. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV670_me.bin");
  63. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RS780_me.bin");
  65. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV770_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV730_me.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  72. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  89. /* r600,rv610,rv630,rv620,rv635,rv670 */
  90. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  91. void r600_gpu_init(struct radeon_device *rdev);
  92. void r600_fini(struct radeon_device *rdev);
  93. void r600_irq_disable(struct radeon_device *rdev);
  94. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  95. /* get temperature in millidegrees */
  96. int rv6xx_get_temp(struct radeon_device *rdev)
  97. {
  98. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  99. ASIC_T_SHIFT;
  100. int actual_temp = temp & 0xff;
  101. if (temp & 0x100)
  102. actual_temp -= 256;
  103. return actual_temp * 1000;
  104. }
  105. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  106. {
  107. int i;
  108. rdev->pm.dynpm_can_upclock = true;
  109. rdev->pm.dynpm_can_downclock = true;
  110. /* power state array is low to high, default is first */
  111. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  112. int min_power_state_index = 0;
  113. if (rdev->pm.num_power_states > 2)
  114. min_power_state_index = 1;
  115. switch (rdev->pm.dynpm_planned_action) {
  116. case DYNPM_ACTION_MINIMUM:
  117. rdev->pm.requested_power_state_index = min_power_state_index;
  118. rdev->pm.requested_clock_mode_index = 0;
  119. rdev->pm.dynpm_can_downclock = false;
  120. break;
  121. case DYNPM_ACTION_DOWNCLOCK:
  122. if (rdev->pm.current_power_state_index == min_power_state_index) {
  123. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  124. rdev->pm.dynpm_can_downclock = false;
  125. } else {
  126. if (rdev->pm.active_crtc_count > 1) {
  127. for (i = 0; i < rdev->pm.num_power_states; i++) {
  128. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  129. continue;
  130. else if (i >= rdev->pm.current_power_state_index) {
  131. rdev->pm.requested_power_state_index =
  132. rdev->pm.current_power_state_index;
  133. break;
  134. } else {
  135. rdev->pm.requested_power_state_index = i;
  136. break;
  137. }
  138. }
  139. } else {
  140. if (rdev->pm.current_power_state_index == 0)
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.num_power_states - 1;
  143. else
  144. rdev->pm.requested_power_state_index =
  145. rdev->pm.current_power_state_index - 1;
  146. }
  147. }
  148. rdev->pm.requested_clock_mode_index = 0;
  149. /* don't use the power state if crtcs are active and no display flag is set */
  150. if ((rdev->pm.active_crtc_count > 0) &&
  151. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  152. clock_info[rdev->pm.requested_clock_mode_index].flags &
  153. RADEON_PM_MODE_NO_DISPLAY)) {
  154. rdev->pm.requested_power_state_index++;
  155. }
  156. break;
  157. case DYNPM_ACTION_UPCLOCK:
  158. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  159. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  160. rdev->pm.dynpm_can_upclock = false;
  161. } else {
  162. if (rdev->pm.active_crtc_count > 1) {
  163. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  164. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  165. continue;
  166. else if (i <= rdev->pm.current_power_state_index) {
  167. rdev->pm.requested_power_state_index =
  168. rdev->pm.current_power_state_index;
  169. break;
  170. } else {
  171. rdev->pm.requested_power_state_index = i;
  172. break;
  173. }
  174. }
  175. } else
  176. rdev->pm.requested_power_state_index =
  177. rdev->pm.current_power_state_index + 1;
  178. }
  179. rdev->pm.requested_clock_mode_index = 0;
  180. break;
  181. case DYNPM_ACTION_DEFAULT:
  182. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  183. rdev->pm.requested_clock_mode_index = 0;
  184. rdev->pm.dynpm_can_upclock = false;
  185. break;
  186. case DYNPM_ACTION_NONE:
  187. default:
  188. DRM_ERROR("Requested mode for not defined action\n");
  189. return;
  190. }
  191. } else {
  192. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  193. /* for now just select the first power state and switch between clock modes */
  194. /* power state array is low to high, default is first (0) */
  195. if (rdev->pm.active_crtc_count > 1) {
  196. rdev->pm.requested_power_state_index = -1;
  197. /* start at 1 as we don't want the default mode */
  198. for (i = 1; i < rdev->pm.num_power_states; i++) {
  199. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  200. continue;
  201. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  202. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  203. rdev->pm.requested_power_state_index = i;
  204. break;
  205. }
  206. }
  207. /* if nothing selected, grab the default state. */
  208. if (rdev->pm.requested_power_state_index == -1)
  209. rdev->pm.requested_power_state_index = 0;
  210. } else
  211. rdev->pm.requested_power_state_index = 1;
  212. switch (rdev->pm.dynpm_planned_action) {
  213. case DYNPM_ACTION_MINIMUM:
  214. rdev->pm.requested_clock_mode_index = 0;
  215. rdev->pm.dynpm_can_downclock = false;
  216. break;
  217. case DYNPM_ACTION_DOWNCLOCK:
  218. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  219. if (rdev->pm.current_clock_mode_index == 0) {
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. } else
  223. rdev->pm.requested_clock_mode_index =
  224. rdev->pm.current_clock_mode_index - 1;
  225. } else {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. }
  229. /* don't use the power state if crtcs are active and no display flag is set */
  230. if ((rdev->pm.active_crtc_count > 0) &&
  231. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  232. clock_info[rdev->pm.requested_clock_mode_index].flags &
  233. RADEON_PM_MODE_NO_DISPLAY)) {
  234. rdev->pm.requested_clock_mode_index++;
  235. }
  236. break;
  237. case DYNPM_ACTION_UPCLOCK:
  238. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  239. if (rdev->pm.current_clock_mode_index ==
  240. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  241. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  242. rdev->pm.dynpm_can_upclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index + 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index =
  248. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  249. rdev->pm.dynpm_can_upclock = false;
  250. }
  251. break;
  252. case DYNPM_ACTION_DEFAULT:
  253. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  254. rdev->pm.requested_clock_mode_index = 0;
  255. rdev->pm.dynpm_can_upclock = false;
  256. break;
  257. case DYNPM_ACTION_NONE:
  258. default:
  259. DRM_ERROR("Requested mode for not defined action\n");
  260. return;
  261. }
  262. }
  263. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  264. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  265. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  266. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  267. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. pcie_lanes);
  270. }
  271. static int r600_pm_get_type_index(struct radeon_device *rdev,
  272. enum radeon_pm_state_type ps_type,
  273. int instance)
  274. {
  275. int i;
  276. int found_instance = -1;
  277. for (i = 0; i < rdev->pm.num_power_states; i++) {
  278. if (rdev->pm.power_state[i].type == ps_type) {
  279. found_instance++;
  280. if (found_instance == instance)
  281. return i;
  282. }
  283. }
  284. /* return default if no match */
  285. return rdev->pm.default_power_state_index;
  286. }
  287. void rs780_pm_init_profile(struct radeon_device *rdev)
  288. {
  289. if (rdev->pm.num_power_states == 2) {
  290. /* default */
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  295. /* low sh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  300. /* mid sh */
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  305. /* high sh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  310. /* low mh */
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  315. /* mid mh */
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  320. /* high mh */
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  325. } else if (rdev->pm.num_power_states == 3) {
  326. /* default */
  327. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  328. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  329. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  331. /* low sh */
  332. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  336. /* mid sh */
  337. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  341. /* high sh */
  342. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  346. /* low mh */
  347. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  351. /* mid mh */
  352. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  356. /* high mh */
  357. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  361. } else {
  362. /* default */
  363. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  364. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  365. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  367. /* low sh */
  368. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  372. /* mid sh */
  373. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  377. /* high sh */
  378. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  382. /* low mh */
  383. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  387. /* mid mh */
  388. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  392. /* high mh */
  393. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  395. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  397. }
  398. }
  399. void r600_pm_init_profile(struct radeon_device *rdev)
  400. {
  401. if (rdev->family == CHIP_R600) {
  402. /* XXX */
  403. /* default */
  404. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  408. /* low sh */
  409. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  413. /* mid sh */
  414. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  418. /* high sh */
  419. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  423. /* low mh */
  424. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  428. /* mid mh */
  429. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  433. /* high mh */
  434. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  438. } else {
  439. if (rdev->pm.num_power_states < 4) {
  440. /* default */
  441. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  445. /* low sh */
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  450. /* mid sh */
  451. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  455. /* high sh */
  456. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  460. /* low mh */
  461. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  462. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  465. /* low mh */
  466. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  470. /* high mh */
  471. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  475. } else {
  476. /* default */
  477. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  478. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  479. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  481. /* low sh */
  482. if (rdev->flags & RADEON_IS_MOBILITY) {
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  484. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  486. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  489. } else {
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  491. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  493. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. }
  497. /* mid sh */
  498. if (rdev->flags & RADEON_IS_MOBILITY) {
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  500. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  502. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  505. } else {
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  512. }
  513. /* high sh */
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  516. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  520. /* low mh */
  521. if (rdev->flags & RADEON_IS_MOBILITY) {
  522. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  523. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  524. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  525. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  527. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  528. } else {
  529. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  530. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  532. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  534. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  535. }
  536. /* mid mh */
  537. if (rdev->flags & RADEON_IS_MOBILITY) {
  538. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  539. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  540. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  541. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  543. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  544. } else {
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  551. }
  552. /* high mh */
  553. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  554. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  555. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  556. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  558. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  559. }
  560. }
  561. }
  562. void r600_pm_misc(struct radeon_device *rdev)
  563. {
  564. int req_ps_idx = rdev->pm.requested_power_state_index;
  565. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  566. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  567. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  568. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  569. if (voltage->voltage != rdev->pm.current_vddc) {
  570. radeon_atom_set_voltage(rdev, voltage->voltage);
  571. rdev->pm.current_vddc = voltage->voltage;
  572. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  573. }
  574. }
  575. }
  576. bool r600_gui_idle(struct radeon_device *rdev)
  577. {
  578. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  579. return false;
  580. else
  581. return true;
  582. }
  583. /* hpd for digital panel detect/disconnect */
  584. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  585. {
  586. bool connected = false;
  587. if (ASIC_IS_DCE3(rdev)) {
  588. switch (hpd) {
  589. case RADEON_HPD_1:
  590. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_2:
  594. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. case RADEON_HPD_3:
  598. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  599. connected = true;
  600. break;
  601. case RADEON_HPD_4:
  602. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  603. connected = true;
  604. break;
  605. /* DCE 3.2 */
  606. case RADEON_HPD_5:
  607. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  608. connected = true;
  609. break;
  610. case RADEON_HPD_6:
  611. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  612. connected = true;
  613. break;
  614. default:
  615. break;
  616. }
  617. } else {
  618. switch (hpd) {
  619. case RADEON_HPD_1:
  620. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. case RADEON_HPD_2:
  624. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  625. connected = true;
  626. break;
  627. case RADEON_HPD_3:
  628. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  629. connected = true;
  630. break;
  631. default:
  632. break;
  633. }
  634. }
  635. return connected;
  636. }
  637. void r600_hpd_set_polarity(struct radeon_device *rdev,
  638. enum radeon_hpd_id hpd)
  639. {
  640. u32 tmp;
  641. bool connected = r600_hpd_sense(rdev, hpd);
  642. if (ASIC_IS_DCE3(rdev)) {
  643. switch (hpd) {
  644. case RADEON_HPD_1:
  645. tmp = RREG32(DC_HPD1_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD1_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_2:
  653. tmp = RREG32(DC_HPD2_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD2_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_3:
  661. tmp = RREG32(DC_HPD3_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD3_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_4:
  669. tmp = RREG32(DC_HPD4_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD4_INT_CONTROL, tmp);
  675. break;
  676. case RADEON_HPD_5:
  677. tmp = RREG32(DC_HPD5_INT_CONTROL);
  678. if (connected)
  679. tmp &= ~DC_HPDx_INT_POLARITY;
  680. else
  681. tmp |= DC_HPDx_INT_POLARITY;
  682. WREG32(DC_HPD5_INT_CONTROL, tmp);
  683. break;
  684. /* DCE 3.2 */
  685. case RADEON_HPD_6:
  686. tmp = RREG32(DC_HPD6_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HPDx_INT_POLARITY;
  689. else
  690. tmp |= DC_HPDx_INT_POLARITY;
  691. WREG32(DC_HPD6_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. } else {
  697. switch (hpd) {
  698. case RADEON_HPD_1:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  713. break;
  714. case RADEON_HPD_3:
  715. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  716. if (connected)
  717. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  718. else
  719. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  720. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. }
  726. }
  727. void r600_hpd_init(struct radeon_device *rdev)
  728. {
  729. struct drm_device *dev = rdev->ddev;
  730. struct drm_connector *connector;
  731. if (ASIC_IS_DCE3(rdev)) {
  732. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  733. if (ASIC_IS_DCE32(rdev))
  734. tmp |= DC_HPDx_EN;
  735. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  736. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  737. switch (radeon_connector->hpd.hpd) {
  738. case RADEON_HPD_1:
  739. WREG32(DC_HPD1_CONTROL, tmp);
  740. rdev->irq.hpd[0] = true;
  741. break;
  742. case RADEON_HPD_2:
  743. WREG32(DC_HPD2_CONTROL, tmp);
  744. rdev->irq.hpd[1] = true;
  745. break;
  746. case RADEON_HPD_3:
  747. WREG32(DC_HPD3_CONTROL, tmp);
  748. rdev->irq.hpd[2] = true;
  749. break;
  750. case RADEON_HPD_4:
  751. WREG32(DC_HPD4_CONTROL, tmp);
  752. rdev->irq.hpd[3] = true;
  753. break;
  754. /* DCE 3.2 */
  755. case RADEON_HPD_5:
  756. WREG32(DC_HPD5_CONTROL, tmp);
  757. rdev->irq.hpd[4] = true;
  758. break;
  759. case RADEON_HPD_6:
  760. WREG32(DC_HPD6_CONTROL, tmp);
  761. rdev->irq.hpd[5] = true;
  762. break;
  763. default:
  764. break;
  765. }
  766. }
  767. } else {
  768. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  769. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  770. switch (radeon_connector->hpd.hpd) {
  771. case RADEON_HPD_1:
  772. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[0] = true;
  774. break;
  775. case RADEON_HPD_2:
  776. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  777. rdev->irq.hpd[1] = true;
  778. break;
  779. case RADEON_HPD_3:
  780. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  781. rdev->irq.hpd[2] = true;
  782. break;
  783. default:
  784. break;
  785. }
  786. }
  787. }
  788. if (rdev->irq.installed)
  789. r600_irq_set(rdev);
  790. }
  791. void r600_hpd_fini(struct radeon_device *rdev)
  792. {
  793. struct drm_device *dev = rdev->ddev;
  794. struct drm_connector *connector;
  795. if (ASIC_IS_DCE3(rdev)) {
  796. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  797. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  798. switch (radeon_connector->hpd.hpd) {
  799. case RADEON_HPD_1:
  800. WREG32(DC_HPD1_CONTROL, 0);
  801. rdev->irq.hpd[0] = false;
  802. break;
  803. case RADEON_HPD_2:
  804. WREG32(DC_HPD2_CONTROL, 0);
  805. rdev->irq.hpd[1] = false;
  806. break;
  807. case RADEON_HPD_3:
  808. WREG32(DC_HPD3_CONTROL, 0);
  809. rdev->irq.hpd[2] = false;
  810. break;
  811. case RADEON_HPD_4:
  812. WREG32(DC_HPD4_CONTROL, 0);
  813. rdev->irq.hpd[3] = false;
  814. break;
  815. /* DCE 3.2 */
  816. case RADEON_HPD_5:
  817. WREG32(DC_HPD5_CONTROL, 0);
  818. rdev->irq.hpd[4] = false;
  819. break;
  820. case RADEON_HPD_6:
  821. WREG32(DC_HPD6_CONTROL, 0);
  822. rdev->irq.hpd[5] = false;
  823. break;
  824. default:
  825. break;
  826. }
  827. }
  828. } else {
  829. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  830. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  831. switch (radeon_connector->hpd.hpd) {
  832. case RADEON_HPD_1:
  833. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  834. rdev->irq.hpd[0] = false;
  835. break;
  836. case RADEON_HPD_2:
  837. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  838. rdev->irq.hpd[1] = false;
  839. break;
  840. case RADEON_HPD_3:
  841. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  842. rdev->irq.hpd[2] = false;
  843. break;
  844. default:
  845. break;
  846. }
  847. }
  848. }
  849. }
  850. /*
  851. * R600 PCIE GART
  852. */
  853. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  854. {
  855. unsigned i;
  856. u32 tmp;
  857. /* flush hdp cache so updates hit vram */
  858. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  859. !(rdev->flags & RADEON_IS_AGP)) {
  860. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  861. u32 tmp;
  862. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  863. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  864. * This seems to cause problems on some AGP cards. Just use the old
  865. * method for them.
  866. */
  867. WREG32(HDP_DEBUG1, 0);
  868. tmp = readl((void __iomem *)ptr);
  869. } else
  870. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  871. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  872. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  873. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  874. for (i = 0; i < rdev->usec_timeout; i++) {
  875. /* read MC_STATUS */
  876. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  877. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  878. if (tmp == 2) {
  879. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  880. return;
  881. }
  882. if (tmp) {
  883. return;
  884. }
  885. udelay(1);
  886. }
  887. }
  888. int r600_pcie_gart_init(struct radeon_device *rdev)
  889. {
  890. int r;
  891. if (rdev->gart.table.vram.robj) {
  892. WARN(1, "R600 PCIE GART already initialized\n");
  893. return 0;
  894. }
  895. /* Initialize common gart structure */
  896. r = radeon_gart_init(rdev);
  897. if (r)
  898. return r;
  899. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  900. return radeon_gart_table_vram_alloc(rdev);
  901. }
  902. int r600_pcie_gart_enable(struct radeon_device *rdev)
  903. {
  904. u32 tmp;
  905. int r, i;
  906. if (rdev->gart.table.vram.robj == NULL) {
  907. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  908. return -EINVAL;
  909. }
  910. r = radeon_gart_table_vram_pin(rdev);
  911. if (r)
  912. return r;
  913. radeon_gart_restore(rdev);
  914. /* Setup L2 cache */
  915. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  916. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  917. EFFECTIVE_L2_QUEUE_SIZE(7));
  918. WREG32(VM_L2_CNTL2, 0);
  919. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  920. /* Setup TLB control */
  921. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  922. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  923. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  924. ENABLE_WAIT_L2_QUERY;
  925. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  939. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  940. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  941. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  942. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  943. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  944. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  945. (u32)(rdev->dummy_page.addr >> 12));
  946. for (i = 1; i < 7; i++)
  947. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  948. r600_pcie_gart_tlb_flush(rdev);
  949. rdev->gart.ready = true;
  950. return 0;
  951. }
  952. void r600_pcie_gart_disable(struct radeon_device *rdev)
  953. {
  954. u32 tmp;
  955. int i, r;
  956. /* Disable all tables */
  957. for (i = 0; i < 7; i++)
  958. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  959. /* Disable L2 cache */
  960. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  961. EFFECTIVE_L2_QUEUE_SIZE(7));
  962. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  963. /* Setup L1 TLB control */
  964. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  980. if (rdev->gart.table.vram.robj) {
  981. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  982. if (likely(r == 0)) {
  983. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  984. radeon_bo_unpin(rdev->gart.table.vram.robj);
  985. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  986. }
  987. }
  988. }
  989. void r600_pcie_gart_fini(struct radeon_device *rdev)
  990. {
  991. radeon_gart_fini(rdev);
  992. r600_pcie_gart_disable(rdev);
  993. radeon_gart_table_vram_free(rdev);
  994. }
  995. void r600_agp_enable(struct radeon_device *rdev)
  996. {
  997. u32 tmp;
  998. int i;
  999. /* Setup L2 cache */
  1000. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1001. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1002. EFFECTIVE_L2_QUEUE_SIZE(7));
  1003. WREG32(VM_L2_CNTL2, 0);
  1004. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1005. /* Setup TLB control */
  1006. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1007. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1008. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1009. ENABLE_WAIT_L2_QUERY;
  1010. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1023. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1024. for (i = 0; i < 7; i++)
  1025. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1026. }
  1027. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1028. {
  1029. unsigned i;
  1030. u32 tmp;
  1031. for (i = 0; i < rdev->usec_timeout; i++) {
  1032. /* read MC_STATUS */
  1033. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1034. if (!tmp)
  1035. return 0;
  1036. udelay(1);
  1037. }
  1038. return -1;
  1039. }
  1040. static void r600_mc_program(struct radeon_device *rdev)
  1041. {
  1042. struct rv515_mc_save save;
  1043. u32 tmp;
  1044. int i, j;
  1045. /* Initialize HDP */
  1046. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1047. WREG32((0x2c14 + j), 0x00000000);
  1048. WREG32((0x2c18 + j), 0x00000000);
  1049. WREG32((0x2c1c + j), 0x00000000);
  1050. WREG32((0x2c20 + j), 0x00000000);
  1051. WREG32((0x2c24 + j), 0x00000000);
  1052. }
  1053. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1054. rv515_mc_stop(rdev, &save);
  1055. if (r600_mc_wait_for_idle(rdev)) {
  1056. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1057. }
  1058. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1059. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1060. /* Update configuration */
  1061. if (rdev->flags & RADEON_IS_AGP) {
  1062. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1063. /* VRAM before AGP */
  1064. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1065. rdev->mc.vram_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1067. rdev->mc.gtt_end >> 12);
  1068. } else {
  1069. /* VRAM after AGP */
  1070. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1071. rdev->mc.gtt_start >> 12);
  1072. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1073. rdev->mc.vram_end >> 12);
  1074. }
  1075. } else {
  1076. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1077. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1078. }
  1079. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1080. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1081. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1082. WREG32(MC_VM_FB_LOCATION, tmp);
  1083. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1084. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1085. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1086. if (rdev->flags & RADEON_IS_AGP) {
  1087. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1088. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1089. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1090. } else {
  1091. WREG32(MC_VM_AGP_BASE, 0);
  1092. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1093. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1094. }
  1095. if (r600_mc_wait_for_idle(rdev)) {
  1096. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1097. }
  1098. rv515_mc_resume(rdev, &save);
  1099. /* we need to own VRAM, so turn off the VGA renderer here
  1100. * to stop it overwriting our objects */
  1101. rv515_vga_render_disable(rdev);
  1102. }
  1103. /**
  1104. * r600_vram_gtt_location - try to find VRAM & GTT location
  1105. * @rdev: radeon device structure holding all necessary informations
  1106. * @mc: memory controller structure holding memory informations
  1107. *
  1108. * Function will place try to place VRAM at same place as in CPU (PCI)
  1109. * address space as some GPU seems to have issue when we reprogram at
  1110. * different address space.
  1111. *
  1112. * If there is not enough space to fit the unvisible VRAM after the
  1113. * aperture then we limit the VRAM size to the aperture.
  1114. *
  1115. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1116. * them to be in one from GPU point of view so that we can program GPU to
  1117. * catch access outside them (weird GPU policy see ??).
  1118. *
  1119. * This function will never fails, worst case are limiting VRAM or GTT.
  1120. *
  1121. * Note: GTT start, end, size should be initialized before calling this
  1122. * function on AGP platform.
  1123. */
  1124. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1125. {
  1126. u64 size_bf, size_af;
  1127. if (mc->mc_vram_size > 0xE0000000) {
  1128. /* leave room for at least 512M GTT */
  1129. dev_warn(rdev->dev, "limiting VRAM\n");
  1130. mc->real_vram_size = 0xE0000000;
  1131. mc->mc_vram_size = 0xE0000000;
  1132. }
  1133. if (rdev->flags & RADEON_IS_AGP) {
  1134. size_bf = mc->gtt_start;
  1135. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1136. if (size_bf > size_af) {
  1137. if (mc->mc_vram_size > size_bf) {
  1138. dev_warn(rdev->dev, "limiting VRAM\n");
  1139. mc->real_vram_size = size_bf;
  1140. mc->mc_vram_size = size_bf;
  1141. }
  1142. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1143. } else {
  1144. if (mc->mc_vram_size > size_af) {
  1145. dev_warn(rdev->dev, "limiting VRAM\n");
  1146. mc->real_vram_size = size_af;
  1147. mc->mc_vram_size = size_af;
  1148. }
  1149. mc->vram_start = mc->gtt_end;
  1150. }
  1151. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1152. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1153. mc->mc_vram_size >> 20, mc->vram_start,
  1154. mc->vram_end, mc->real_vram_size >> 20);
  1155. } else {
  1156. u64 base = 0;
  1157. if (rdev->flags & RADEON_IS_IGP) {
  1158. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1159. base <<= 24;
  1160. }
  1161. radeon_vram_location(rdev, &rdev->mc, base);
  1162. rdev->mc.gtt_base_align = 0;
  1163. radeon_gtt_location(rdev, mc);
  1164. }
  1165. }
  1166. int r600_mc_init(struct radeon_device *rdev)
  1167. {
  1168. u32 tmp;
  1169. int chansize, numchan;
  1170. /* Get VRAM informations */
  1171. rdev->mc.vram_is_ddr = true;
  1172. tmp = RREG32(RAMCFG);
  1173. if (tmp & CHANSIZE_OVERRIDE) {
  1174. chansize = 16;
  1175. } else if (tmp & CHANSIZE_MASK) {
  1176. chansize = 64;
  1177. } else {
  1178. chansize = 32;
  1179. }
  1180. tmp = RREG32(CHMAP);
  1181. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1182. case 0:
  1183. default:
  1184. numchan = 1;
  1185. break;
  1186. case 1:
  1187. numchan = 2;
  1188. break;
  1189. case 2:
  1190. numchan = 4;
  1191. break;
  1192. case 3:
  1193. numchan = 8;
  1194. break;
  1195. }
  1196. rdev->mc.vram_width = numchan * chansize;
  1197. /* Could aper size report 0 ? */
  1198. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1199. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1200. /* Setup GPU memory space */
  1201. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1202. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1203. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1204. r600_vram_gtt_location(rdev, &rdev->mc);
  1205. if (rdev->flags & RADEON_IS_IGP) {
  1206. rs690_pm_info(rdev);
  1207. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1208. }
  1209. radeon_update_bandwidth_info(rdev);
  1210. return 0;
  1211. }
  1212. /* We doesn't check that the GPU really needs a reset we simply do the
  1213. * reset, it's up to the caller to determine if the GPU needs one. We
  1214. * might add an helper function to check that.
  1215. */
  1216. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1217. {
  1218. struct rv515_mc_save save;
  1219. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1220. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1221. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1222. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1223. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1224. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1225. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1226. S_008010_GUI_ACTIVE(1);
  1227. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1228. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1229. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1230. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1231. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1232. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1233. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1234. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1235. u32 tmp;
  1236. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1237. return 0;
  1238. dev_info(rdev->dev, "GPU softreset \n");
  1239. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1240. RREG32(R_008010_GRBM_STATUS));
  1241. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1242. RREG32(R_008014_GRBM_STATUS2));
  1243. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1244. RREG32(R_000E50_SRBM_STATUS));
  1245. rv515_mc_stop(rdev, &save);
  1246. if (r600_mc_wait_for_idle(rdev)) {
  1247. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1248. }
  1249. /* Disable CP parsing/prefetching */
  1250. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1251. /* Check if any of the rendering block is busy and reset it */
  1252. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1253. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1254. tmp = S_008020_SOFT_RESET_CR(1) |
  1255. S_008020_SOFT_RESET_DB(1) |
  1256. S_008020_SOFT_RESET_CB(1) |
  1257. S_008020_SOFT_RESET_PA(1) |
  1258. S_008020_SOFT_RESET_SC(1) |
  1259. S_008020_SOFT_RESET_SMX(1) |
  1260. S_008020_SOFT_RESET_SPI(1) |
  1261. S_008020_SOFT_RESET_SX(1) |
  1262. S_008020_SOFT_RESET_SH(1) |
  1263. S_008020_SOFT_RESET_TC(1) |
  1264. S_008020_SOFT_RESET_TA(1) |
  1265. S_008020_SOFT_RESET_VC(1) |
  1266. S_008020_SOFT_RESET_VGT(1);
  1267. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1268. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1269. RREG32(R_008020_GRBM_SOFT_RESET);
  1270. mdelay(15);
  1271. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1272. }
  1273. /* Reset CP (we always reset CP) */
  1274. tmp = S_008020_SOFT_RESET_CP(1);
  1275. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1276. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1277. RREG32(R_008020_GRBM_SOFT_RESET);
  1278. mdelay(15);
  1279. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1280. /* Wait a little for things to settle down */
  1281. mdelay(1);
  1282. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1283. RREG32(R_008010_GRBM_STATUS));
  1284. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1285. RREG32(R_008014_GRBM_STATUS2));
  1286. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1287. RREG32(R_000E50_SRBM_STATUS));
  1288. rv515_mc_resume(rdev, &save);
  1289. return 0;
  1290. }
  1291. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1292. {
  1293. u32 srbm_status;
  1294. u32 grbm_status;
  1295. u32 grbm_status2;
  1296. struct r100_gpu_lockup *lockup;
  1297. int r;
  1298. if (rdev->family >= CHIP_RV770)
  1299. lockup = &rdev->config.rv770.lockup;
  1300. else
  1301. lockup = &rdev->config.r600.lockup;
  1302. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1303. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1304. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1305. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1306. r100_gpu_lockup_update(lockup, &rdev->cp);
  1307. return false;
  1308. }
  1309. /* force CP activities */
  1310. r = radeon_ring_lock(rdev, 2);
  1311. if (!r) {
  1312. /* PACKET2 NOP */
  1313. radeon_ring_write(rdev, 0x80000000);
  1314. radeon_ring_write(rdev, 0x80000000);
  1315. radeon_ring_unlock_commit(rdev);
  1316. }
  1317. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1318. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1319. }
  1320. int r600_asic_reset(struct radeon_device *rdev)
  1321. {
  1322. return r600_gpu_soft_reset(rdev);
  1323. }
  1324. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1325. u32 num_backends,
  1326. u32 backend_disable_mask)
  1327. {
  1328. u32 backend_map = 0;
  1329. u32 enabled_backends_mask;
  1330. u32 enabled_backends_count;
  1331. u32 cur_pipe;
  1332. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1333. u32 cur_backend;
  1334. u32 i;
  1335. if (num_tile_pipes > R6XX_MAX_PIPES)
  1336. num_tile_pipes = R6XX_MAX_PIPES;
  1337. if (num_tile_pipes < 1)
  1338. num_tile_pipes = 1;
  1339. if (num_backends > R6XX_MAX_BACKENDS)
  1340. num_backends = R6XX_MAX_BACKENDS;
  1341. if (num_backends < 1)
  1342. num_backends = 1;
  1343. enabled_backends_mask = 0;
  1344. enabled_backends_count = 0;
  1345. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1346. if (((backend_disable_mask >> i) & 1) == 0) {
  1347. enabled_backends_mask |= (1 << i);
  1348. ++enabled_backends_count;
  1349. }
  1350. if (enabled_backends_count == num_backends)
  1351. break;
  1352. }
  1353. if (enabled_backends_count == 0) {
  1354. enabled_backends_mask = 1;
  1355. enabled_backends_count = 1;
  1356. }
  1357. if (enabled_backends_count != num_backends)
  1358. num_backends = enabled_backends_count;
  1359. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1360. switch (num_tile_pipes) {
  1361. case 1:
  1362. swizzle_pipe[0] = 0;
  1363. break;
  1364. case 2:
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. break;
  1368. case 3:
  1369. swizzle_pipe[0] = 0;
  1370. swizzle_pipe[1] = 1;
  1371. swizzle_pipe[2] = 2;
  1372. break;
  1373. case 4:
  1374. swizzle_pipe[0] = 0;
  1375. swizzle_pipe[1] = 1;
  1376. swizzle_pipe[2] = 2;
  1377. swizzle_pipe[3] = 3;
  1378. break;
  1379. case 5:
  1380. swizzle_pipe[0] = 0;
  1381. swizzle_pipe[1] = 1;
  1382. swizzle_pipe[2] = 2;
  1383. swizzle_pipe[3] = 3;
  1384. swizzle_pipe[4] = 4;
  1385. break;
  1386. case 6:
  1387. swizzle_pipe[0] = 0;
  1388. swizzle_pipe[1] = 2;
  1389. swizzle_pipe[2] = 4;
  1390. swizzle_pipe[3] = 5;
  1391. swizzle_pipe[4] = 1;
  1392. swizzle_pipe[5] = 3;
  1393. break;
  1394. case 7:
  1395. swizzle_pipe[0] = 0;
  1396. swizzle_pipe[1] = 2;
  1397. swizzle_pipe[2] = 4;
  1398. swizzle_pipe[3] = 6;
  1399. swizzle_pipe[4] = 1;
  1400. swizzle_pipe[5] = 3;
  1401. swizzle_pipe[6] = 5;
  1402. break;
  1403. case 8:
  1404. swizzle_pipe[0] = 0;
  1405. swizzle_pipe[1] = 2;
  1406. swizzle_pipe[2] = 4;
  1407. swizzle_pipe[3] = 6;
  1408. swizzle_pipe[4] = 1;
  1409. swizzle_pipe[5] = 3;
  1410. swizzle_pipe[6] = 5;
  1411. swizzle_pipe[7] = 7;
  1412. break;
  1413. }
  1414. cur_backend = 0;
  1415. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1416. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1417. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1418. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1419. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1420. }
  1421. return backend_map;
  1422. }
  1423. int r600_count_pipe_bits(uint32_t val)
  1424. {
  1425. int i, ret = 0;
  1426. for (i = 0; i < 32; i++) {
  1427. ret += val & 1;
  1428. val >>= 1;
  1429. }
  1430. return ret;
  1431. }
  1432. void r600_gpu_init(struct radeon_device *rdev)
  1433. {
  1434. u32 tiling_config;
  1435. u32 ramcfg;
  1436. u32 backend_map;
  1437. u32 cc_rb_backend_disable;
  1438. u32 cc_gc_shader_pipe_config;
  1439. u32 tmp;
  1440. int i, j;
  1441. u32 sq_config;
  1442. u32 sq_gpr_resource_mgmt_1 = 0;
  1443. u32 sq_gpr_resource_mgmt_2 = 0;
  1444. u32 sq_thread_resource_mgmt = 0;
  1445. u32 sq_stack_resource_mgmt_1 = 0;
  1446. u32 sq_stack_resource_mgmt_2 = 0;
  1447. /* FIXME: implement */
  1448. switch (rdev->family) {
  1449. case CHIP_R600:
  1450. rdev->config.r600.max_pipes = 4;
  1451. rdev->config.r600.max_tile_pipes = 8;
  1452. rdev->config.r600.max_simds = 4;
  1453. rdev->config.r600.max_backends = 4;
  1454. rdev->config.r600.max_gprs = 256;
  1455. rdev->config.r600.max_threads = 192;
  1456. rdev->config.r600.max_stack_entries = 256;
  1457. rdev->config.r600.max_hw_contexts = 8;
  1458. rdev->config.r600.max_gs_threads = 16;
  1459. rdev->config.r600.sx_max_export_size = 128;
  1460. rdev->config.r600.sx_max_export_pos_size = 16;
  1461. rdev->config.r600.sx_max_export_smx_size = 128;
  1462. rdev->config.r600.sq_num_cf_insts = 2;
  1463. break;
  1464. case CHIP_RV630:
  1465. case CHIP_RV635:
  1466. rdev->config.r600.max_pipes = 2;
  1467. rdev->config.r600.max_tile_pipes = 2;
  1468. rdev->config.r600.max_simds = 3;
  1469. rdev->config.r600.max_backends = 1;
  1470. rdev->config.r600.max_gprs = 128;
  1471. rdev->config.r600.max_threads = 192;
  1472. rdev->config.r600.max_stack_entries = 128;
  1473. rdev->config.r600.max_hw_contexts = 8;
  1474. rdev->config.r600.max_gs_threads = 4;
  1475. rdev->config.r600.sx_max_export_size = 128;
  1476. rdev->config.r600.sx_max_export_pos_size = 16;
  1477. rdev->config.r600.sx_max_export_smx_size = 128;
  1478. rdev->config.r600.sq_num_cf_insts = 2;
  1479. break;
  1480. case CHIP_RV610:
  1481. case CHIP_RV620:
  1482. case CHIP_RS780:
  1483. case CHIP_RS880:
  1484. rdev->config.r600.max_pipes = 1;
  1485. rdev->config.r600.max_tile_pipes = 1;
  1486. rdev->config.r600.max_simds = 2;
  1487. rdev->config.r600.max_backends = 1;
  1488. rdev->config.r600.max_gprs = 128;
  1489. rdev->config.r600.max_threads = 192;
  1490. rdev->config.r600.max_stack_entries = 128;
  1491. rdev->config.r600.max_hw_contexts = 4;
  1492. rdev->config.r600.max_gs_threads = 4;
  1493. rdev->config.r600.sx_max_export_size = 128;
  1494. rdev->config.r600.sx_max_export_pos_size = 16;
  1495. rdev->config.r600.sx_max_export_smx_size = 128;
  1496. rdev->config.r600.sq_num_cf_insts = 1;
  1497. break;
  1498. case CHIP_RV670:
  1499. rdev->config.r600.max_pipes = 4;
  1500. rdev->config.r600.max_tile_pipes = 4;
  1501. rdev->config.r600.max_simds = 4;
  1502. rdev->config.r600.max_backends = 4;
  1503. rdev->config.r600.max_gprs = 192;
  1504. rdev->config.r600.max_threads = 192;
  1505. rdev->config.r600.max_stack_entries = 256;
  1506. rdev->config.r600.max_hw_contexts = 8;
  1507. rdev->config.r600.max_gs_threads = 16;
  1508. rdev->config.r600.sx_max_export_size = 128;
  1509. rdev->config.r600.sx_max_export_pos_size = 16;
  1510. rdev->config.r600.sx_max_export_smx_size = 128;
  1511. rdev->config.r600.sq_num_cf_insts = 2;
  1512. break;
  1513. default:
  1514. break;
  1515. }
  1516. /* Initialize HDP */
  1517. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1518. WREG32((0x2c14 + j), 0x00000000);
  1519. WREG32((0x2c18 + j), 0x00000000);
  1520. WREG32((0x2c1c + j), 0x00000000);
  1521. WREG32((0x2c20 + j), 0x00000000);
  1522. WREG32((0x2c24 + j), 0x00000000);
  1523. }
  1524. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1525. /* Setup tiling */
  1526. tiling_config = 0;
  1527. ramcfg = RREG32(RAMCFG);
  1528. switch (rdev->config.r600.max_tile_pipes) {
  1529. case 1:
  1530. tiling_config |= PIPE_TILING(0);
  1531. break;
  1532. case 2:
  1533. tiling_config |= PIPE_TILING(1);
  1534. break;
  1535. case 4:
  1536. tiling_config |= PIPE_TILING(2);
  1537. break;
  1538. case 8:
  1539. tiling_config |= PIPE_TILING(3);
  1540. break;
  1541. default:
  1542. break;
  1543. }
  1544. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1545. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1546. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1547. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1548. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1549. rdev->config.r600.tiling_group_size = 512;
  1550. else
  1551. rdev->config.r600.tiling_group_size = 256;
  1552. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1553. if (tmp > 3) {
  1554. tiling_config |= ROW_TILING(3);
  1555. tiling_config |= SAMPLE_SPLIT(3);
  1556. } else {
  1557. tiling_config |= ROW_TILING(tmp);
  1558. tiling_config |= SAMPLE_SPLIT(tmp);
  1559. }
  1560. tiling_config |= BANK_SWAPS(1);
  1561. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1562. cc_rb_backend_disable |=
  1563. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1564. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1565. cc_gc_shader_pipe_config |=
  1566. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1567. cc_gc_shader_pipe_config |=
  1568. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1569. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1570. (R6XX_MAX_BACKENDS -
  1571. r600_count_pipe_bits((cc_rb_backend_disable &
  1572. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1573. (cc_rb_backend_disable >> 16));
  1574. rdev->config.r600.tile_config = tiling_config;
  1575. tiling_config |= BACKEND_MAP(backend_map);
  1576. WREG32(GB_TILING_CONFIG, tiling_config);
  1577. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1578. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1579. /* Setup pipes */
  1580. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1581. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1582. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1583. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1584. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1585. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1586. /* Setup some CP states */
  1587. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1588. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1589. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1590. SYNC_WALKER | SYNC_ALIGNER));
  1591. /* Setup various GPU states */
  1592. if (rdev->family == CHIP_RV670)
  1593. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1594. tmp = RREG32(SX_DEBUG_1);
  1595. tmp |= SMX_EVENT_RELEASE;
  1596. if ((rdev->family > CHIP_R600))
  1597. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1598. WREG32(SX_DEBUG_1, tmp);
  1599. if (((rdev->family) == CHIP_R600) ||
  1600. ((rdev->family) == CHIP_RV630) ||
  1601. ((rdev->family) == CHIP_RV610) ||
  1602. ((rdev->family) == CHIP_RV620) ||
  1603. ((rdev->family) == CHIP_RS780) ||
  1604. ((rdev->family) == CHIP_RS880)) {
  1605. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1606. } else {
  1607. WREG32(DB_DEBUG, 0);
  1608. }
  1609. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1610. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1611. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1612. WREG32(VGT_NUM_INSTANCES, 0);
  1613. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1614. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1615. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1616. if (((rdev->family) == CHIP_RV610) ||
  1617. ((rdev->family) == CHIP_RV620) ||
  1618. ((rdev->family) == CHIP_RS780) ||
  1619. ((rdev->family) == CHIP_RS880)) {
  1620. tmp = (CACHE_FIFO_SIZE(0xa) |
  1621. FETCH_FIFO_HIWATER(0xa) |
  1622. DONE_FIFO_HIWATER(0xe0) |
  1623. ALU_UPDATE_FIFO_HIWATER(0x8));
  1624. } else if (((rdev->family) == CHIP_R600) ||
  1625. ((rdev->family) == CHIP_RV630)) {
  1626. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1627. tmp |= DONE_FIFO_HIWATER(0x4);
  1628. }
  1629. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1630. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1631. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1632. */
  1633. sq_config = RREG32(SQ_CONFIG);
  1634. sq_config &= ~(PS_PRIO(3) |
  1635. VS_PRIO(3) |
  1636. GS_PRIO(3) |
  1637. ES_PRIO(3));
  1638. sq_config |= (DX9_CONSTS |
  1639. VC_ENABLE |
  1640. PS_PRIO(0) |
  1641. VS_PRIO(1) |
  1642. GS_PRIO(2) |
  1643. ES_PRIO(3));
  1644. if ((rdev->family) == CHIP_R600) {
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1646. NUM_VS_GPRS(124) |
  1647. NUM_CLAUSE_TEMP_GPRS(4));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1649. NUM_ES_GPRS(0));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1651. NUM_VS_THREADS(48) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(4));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1655. NUM_VS_STACK_ENTRIES(128));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1657. NUM_ES_STACK_ENTRIES(0));
  1658. } else if (((rdev->family) == CHIP_RV610) ||
  1659. ((rdev->family) == CHIP_RV620) ||
  1660. ((rdev->family) == CHIP_RS780) ||
  1661. ((rdev->family) == CHIP_RS880)) {
  1662. /* no vertex cache */
  1663. sq_config &= ~VC_ENABLE;
  1664. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1665. NUM_VS_GPRS(44) |
  1666. NUM_CLAUSE_TEMP_GPRS(2));
  1667. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1668. NUM_ES_GPRS(17));
  1669. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1670. NUM_VS_THREADS(78) |
  1671. NUM_GS_THREADS(4) |
  1672. NUM_ES_THREADS(31));
  1673. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1674. NUM_VS_STACK_ENTRIES(40));
  1675. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1676. NUM_ES_STACK_ENTRIES(16));
  1677. } else if (((rdev->family) == CHIP_RV630) ||
  1678. ((rdev->family) == CHIP_RV635)) {
  1679. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1680. NUM_VS_GPRS(44) |
  1681. NUM_CLAUSE_TEMP_GPRS(2));
  1682. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1683. NUM_ES_GPRS(18));
  1684. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1685. NUM_VS_THREADS(78) |
  1686. NUM_GS_THREADS(4) |
  1687. NUM_ES_THREADS(31));
  1688. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1689. NUM_VS_STACK_ENTRIES(40));
  1690. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1691. NUM_ES_STACK_ENTRIES(16));
  1692. } else if ((rdev->family) == CHIP_RV670) {
  1693. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1694. NUM_VS_GPRS(44) |
  1695. NUM_CLAUSE_TEMP_GPRS(2));
  1696. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1697. NUM_ES_GPRS(17));
  1698. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1699. NUM_VS_THREADS(78) |
  1700. NUM_GS_THREADS(4) |
  1701. NUM_ES_THREADS(31));
  1702. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1703. NUM_VS_STACK_ENTRIES(64));
  1704. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1705. NUM_ES_STACK_ENTRIES(64));
  1706. }
  1707. WREG32(SQ_CONFIG, sq_config);
  1708. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1709. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1710. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1711. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1712. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1713. if (((rdev->family) == CHIP_RV610) ||
  1714. ((rdev->family) == CHIP_RV620) ||
  1715. ((rdev->family) == CHIP_RS780) ||
  1716. ((rdev->family) == CHIP_RS880)) {
  1717. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1718. } else {
  1719. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1720. }
  1721. /* More default values. 2D/3D driver should adjust as needed */
  1722. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1723. S1_X(0x4) | S1_Y(0xc)));
  1724. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1725. S1_X(0x2) | S1_Y(0x2) |
  1726. S2_X(0xa) | S2_Y(0x6) |
  1727. S3_X(0x6) | S3_Y(0xa)));
  1728. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1729. S1_X(0x4) | S1_Y(0xc) |
  1730. S2_X(0x1) | S2_Y(0x6) |
  1731. S3_X(0xa) | S3_Y(0xe)));
  1732. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1733. S5_X(0x0) | S5_Y(0x0) |
  1734. S6_X(0xb) | S6_Y(0x4) |
  1735. S7_X(0x7) | S7_Y(0x8)));
  1736. WREG32(VGT_STRMOUT_EN, 0);
  1737. tmp = rdev->config.r600.max_pipes * 16;
  1738. switch (rdev->family) {
  1739. case CHIP_RV610:
  1740. case CHIP_RV620:
  1741. case CHIP_RS780:
  1742. case CHIP_RS880:
  1743. tmp += 32;
  1744. break;
  1745. case CHIP_RV670:
  1746. tmp += 128;
  1747. break;
  1748. default:
  1749. break;
  1750. }
  1751. if (tmp > 256) {
  1752. tmp = 256;
  1753. }
  1754. WREG32(VGT_ES_PER_GS, 128);
  1755. WREG32(VGT_GS_PER_ES, tmp);
  1756. WREG32(VGT_GS_PER_VS, 2);
  1757. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1758. /* more default values. 2D/3D driver should adjust as needed */
  1759. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1760. WREG32(VGT_STRMOUT_EN, 0);
  1761. WREG32(SX_MISC, 0);
  1762. WREG32(PA_SC_MODE_CNTL, 0);
  1763. WREG32(PA_SC_AA_CONFIG, 0);
  1764. WREG32(PA_SC_LINE_STIPPLE, 0);
  1765. WREG32(SPI_INPUT_Z, 0);
  1766. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1767. WREG32(CB_COLOR7_FRAG, 0);
  1768. /* Clear render buffer base addresses */
  1769. WREG32(CB_COLOR0_BASE, 0);
  1770. WREG32(CB_COLOR1_BASE, 0);
  1771. WREG32(CB_COLOR2_BASE, 0);
  1772. WREG32(CB_COLOR3_BASE, 0);
  1773. WREG32(CB_COLOR4_BASE, 0);
  1774. WREG32(CB_COLOR5_BASE, 0);
  1775. WREG32(CB_COLOR6_BASE, 0);
  1776. WREG32(CB_COLOR7_BASE, 0);
  1777. WREG32(CB_COLOR7_FRAG, 0);
  1778. switch (rdev->family) {
  1779. case CHIP_RV610:
  1780. case CHIP_RV620:
  1781. case CHIP_RS780:
  1782. case CHIP_RS880:
  1783. tmp = TC_L2_SIZE(8);
  1784. break;
  1785. case CHIP_RV630:
  1786. case CHIP_RV635:
  1787. tmp = TC_L2_SIZE(4);
  1788. break;
  1789. case CHIP_R600:
  1790. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1791. break;
  1792. default:
  1793. tmp = TC_L2_SIZE(0);
  1794. break;
  1795. }
  1796. WREG32(TC_CNTL, tmp);
  1797. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1798. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1799. tmp = RREG32(ARB_POP);
  1800. tmp |= ENABLE_TC128;
  1801. WREG32(ARB_POP, tmp);
  1802. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1803. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1804. NUM_CLIP_SEQ(3)));
  1805. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1806. }
  1807. /*
  1808. * Indirect registers accessor
  1809. */
  1810. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1811. {
  1812. u32 r;
  1813. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1814. (void)RREG32(PCIE_PORT_INDEX);
  1815. r = RREG32(PCIE_PORT_DATA);
  1816. return r;
  1817. }
  1818. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1819. {
  1820. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1821. (void)RREG32(PCIE_PORT_INDEX);
  1822. WREG32(PCIE_PORT_DATA, (v));
  1823. (void)RREG32(PCIE_PORT_DATA);
  1824. }
  1825. /*
  1826. * CP & Ring
  1827. */
  1828. void r600_cp_stop(struct radeon_device *rdev)
  1829. {
  1830. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1831. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1832. WREG32(SCRATCH_UMSK, 0);
  1833. }
  1834. int r600_init_microcode(struct radeon_device *rdev)
  1835. {
  1836. struct platform_device *pdev;
  1837. const char *chip_name;
  1838. const char *rlc_chip_name;
  1839. size_t pfp_req_size, me_req_size, rlc_req_size;
  1840. char fw_name[30];
  1841. int err;
  1842. DRM_DEBUG("\n");
  1843. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1844. err = IS_ERR(pdev);
  1845. if (err) {
  1846. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1847. return -EINVAL;
  1848. }
  1849. switch (rdev->family) {
  1850. case CHIP_R600:
  1851. chip_name = "R600";
  1852. rlc_chip_name = "R600";
  1853. break;
  1854. case CHIP_RV610:
  1855. chip_name = "RV610";
  1856. rlc_chip_name = "R600";
  1857. break;
  1858. case CHIP_RV630:
  1859. chip_name = "RV630";
  1860. rlc_chip_name = "R600";
  1861. break;
  1862. case CHIP_RV620:
  1863. chip_name = "RV620";
  1864. rlc_chip_name = "R600";
  1865. break;
  1866. case CHIP_RV635:
  1867. chip_name = "RV635";
  1868. rlc_chip_name = "R600";
  1869. break;
  1870. case CHIP_RV670:
  1871. chip_name = "RV670";
  1872. rlc_chip_name = "R600";
  1873. break;
  1874. case CHIP_RS780:
  1875. case CHIP_RS880:
  1876. chip_name = "RS780";
  1877. rlc_chip_name = "R600";
  1878. break;
  1879. case CHIP_RV770:
  1880. chip_name = "RV770";
  1881. rlc_chip_name = "R700";
  1882. break;
  1883. case CHIP_RV730:
  1884. case CHIP_RV740:
  1885. chip_name = "RV730";
  1886. rlc_chip_name = "R700";
  1887. break;
  1888. case CHIP_RV710:
  1889. chip_name = "RV710";
  1890. rlc_chip_name = "R700";
  1891. break;
  1892. case CHIP_CEDAR:
  1893. chip_name = "CEDAR";
  1894. rlc_chip_name = "CEDAR";
  1895. break;
  1896. case CHIP_REDWOOD:
  1897. chip_name = "REDWOOD";
  1898. rlc_chip_name = "REDWOOD";
  1899. break;
  1900. case CHIP_JUNIPER:
  1901. chip_name = "JUNIPER";
  1902. rlc_chip_name = "JUNIPER";
  1903. break;
  1904. case CHIP_CYPRESS:
  1905. case CHIP_HEMLOCK:
  1906. chip_name = "CYPRESS";
  1907. rlc_chip_name = "CYPRESS";
  1908. break;
  1909. case CHIP_PALM:
  1910. chip_name = "PALM";
  1911. rlc_chip_name = "SUMO";
  1912. break;
  1913. default: BUG();
  1914. }
  1915. if (rdev->family >= CHIP_CEDAR) {
  1916. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1917. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1918. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1919. } else if (rdev->family >= CHIP_RV770) {
  1920. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1921. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1922. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1923. } else {
  1924. pfp_req_size = PFP_UCODE_SIZE * 4;
  1925. me_req_size = PM4_UCODE_SIZE * 12;
  1926. rlc_req_size = RLC_UCODE_SIZE * 4;
  1927. }
  1928. DRM_INFO("Loading %s Microcode\n", chip_name);
  1929. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1930. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1931. if (err)
  1932. goto out;
  1933. if (rdev->pfp_fw->size != pfp_req_size) {
  1934. printk(KERN_ERR
  1935. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1936. rdev->pfp_fw->size, fw_name);
  1937. err = -EINVAL;
  1938. goto out;
  1939. }
  1940. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1941. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1942. if (err)
  1943. goto out;
  1944. if (rdev->me_fw->size != me_req_size) {
  1945. printk(KERN_ERR
  1946. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1947. rdev->me_fw->size, fw_name);
  1948. err = -EINVAL;
  1949. }
  1950. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1951. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1952. if (err)
  1953. goto out;
  1954. if (rdev->rlc_fw->size != rlc_req_size) {
  1955. printk(KERN_ERR
  1956. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1957. rdev->rlc_fw->size, fw_name);
  1958. err = -EINVAL;
  1959. }
  1960. out:
  1961. platform_device_unregister(pdev);
  1962. if (err) {
  1963. if (err != -EINVAL)
  1964. printk(KERN_ERR
  1965. "r600_cp: Failed to load firmware \"%s\"\n",
  1966. fw_name);
  1967. release_firmware(rdev->pfp_fw);
  1968. rdev->pfp_fw = NULL;
  1969. release_firmware(rdev->me_fw);
  1970. rdev->me_fw = NULL;
  1971. release_firmware(rdev->rlc_fw);
  1972. rdev->rlc_fw = NULL;
  1973. }
  1974. return err;
  1975. }
  1976. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1977. {
  1978. const __be32 *fw_data;
  1979. int i;
  1980. if (!rdev->me_fw || !rdev->pfp_fw)
  1981. return -EINVAL;
  1982. r600_cp_stop(rdev);
  1983. WREG32(CP_RB_CNTL,
  1984. #ifdef __BIG_ENDIAN
  1985. BUF_SWAP_32BIT |
  1986. #endif
  1987. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1988. /* Reset cp */
  1989. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1990. RREG32(GRBM_SOFT_RESET);
  1991. mdelay(15);
  1992. WREG32(GRBM_SOFT_RESET, 0);
  1993. WREG32(CP_ME_RAM_WADDR, 0);
  1994. fw_data = (const __be32 *)rdev->me_fw->data;
  1995. WREG32(CP_ME_RAM_WADDR, 0);
  1996. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1997. WREG32(CP_ME_RAM_DATA,
  1998. be32_to_cpup(fw_data++));
  1999. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2000. WREG32(CP_PFP_UCODE_ADDR, 0);
  2001. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2002. WREG32(CP_PFP_UCODE_DATA,
  2003. be32_to_cpup(fw_data++));
  2004. WREG32(CP_PFP_UCODE_ADDR, 0);
  2005. WREG32(CP_ME_RAM_WADDR, 0);
  2006. WREG32(CP_ME_RAM_RADDR, 0);
  2007. return 0;
  2008. }
  2009. int r600_cp_start(struct radeon_device *rdev)
  2010. {
  2011. int r;
  2012. uint32_t cp_me;
  2013. r = radeon_ring_lock(rdev, 7);
  2014. if (r) {
  2015. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2016. return r;
  2017. }
  2018. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2019. radeon_ring_write(rdev, 0x1);
  2020. if (rdev->family >= CHIP_RV770) {
  2021. radeon_ring_write(rdev, 0x0);
  2022. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2023. } else {
  2024. radeon_ring_write(rdev, 0x3);
  2025. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2026. }
  2027. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2028. radeon_ring_write(rdev, 0);
  2029. radeon_ring_write(rdev, 0);
  2030. radeon_ring_unlock_commit(rdev);
  2031. cp_me = 0xff;
  2032. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2033. return 0;
  2034. }
  2035. int r600_cp_resume(struct radeon_device *rdev)
  2036. {
  2037. u32 tmp;
  2038. u32 rb_bufsz;
  2039. int r;
  2040. /* Reset cp */
  2041. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2042. RREG32(GRBM_SOFT_RESET);
  2043. mdelay(15);
  2044. WREG32(GRBM_SOFT_RESET, 0);
  2045. /* Set ring buffer size */
  2046. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2047. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2048. #ifdef __BIG_ENDIAN
  2049. tmp |= BUF_SWAP_32BIT;
  2050. #endif
  2051. WREG32(CP_RB_CNTL, tmp);
  2052. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2053. /* Set the write pointer delay */
  2054. WREG32(CP_RB_WPTR_DELAY, 0);
  2055. /* Initialize the ring buffer's read and write pointers */
  2056. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2057. WREG32(CP_RB_RPTR_WR, 0);
  2058. WREG32(CP_RB_WPTR, 0);
  2059. /* set the wb address whether it's enabled or not */
  2060. WREG32(CP_RB_RPTR_ADDR,
  2061. #ifdef __BIG_ENDIAN
  2062. RB_RPTR_SWAP(2) |
  2063. #endif
  2064. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2065. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2066. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2067. if (rdev->wb.enabled)
  2068. WREG32(SCRATCH_UMSK, 0xff);
  2069. else {
  2070. tmp |= RB_NO_UPDATE;
  2071. WREG32(SCRATCH_UMSK, 0);
  2072. }
  2073. mdelay(1);
  2074. WREG32(CP_RB_CNTL, tmp);
  2075. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2076. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2077. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2078. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2079. r600_cp_start(rdev);
  2080. rdev->cp.ready = true;
  2081. r = radeon_ring_test(rdev);
  2082. if (r) {
  2083. rdev->cp.ready = false;
  2084. return r;
  2085. }
  2086. return 0;
  2087. }
  2088. void r600_cp_commit(struct radeon_device *rdev)
  2089. {
  2090. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2091. (void)RREG32(CP_RB_WPTR);
  2092. }
  2093. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2094. {
  2095. u32 rb_bufsz;
  2096. /* Align ring size */
  2097. rb_bufsz = drm_order(ring_size / 8);
  2098. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2099. rdev->cp.ring_size = ring_size;
  2100. rdev->cp.align_mask = 16 - 1;
  2101. }
  2102. void r600_cp_fini(struct radeon_device *rdev)
  2103. {
  2104. r600_cp_stop(rdev);
  2105. radeon_ring_fini(rdev);
  2106. }
  2107. /*
  2108. * GPU scratch registers helpers function.
  2109. */
  2110. void r600_scratch_init(struct radeon_device *rdev)
  2111. {
  2112. int i;
  2113. rdev->scratch.num_reg = 7;
  2114. rdev->scratch.reg_base = SCRATCH_REG0;
  2115. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2116. rdev->scratch.free[i] = true;
  2117. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2118. }
  2119. }
  2120. int r600_ring_test(struct radeon_device *rdev)
  2121. {
  2122. uint32_t scratch;
  2123. uint32_t tmp = 0;
  2124. unsigned i;
  2125. int r;
  2126. r = radeon_scratch_get(rdev, &scratch);
  2127. if (r) {
  2128. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2129. return r;
  2130. }
  2131. WREG32(scratch, 0xCAFEDEAD);
  2132. r = radeon_ring_lock(rdev, 3);
  2133. if (r) {
  2134. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2135. radeon_scratch_free(rdev, scratch);
  2136. return r;
  2137. }
  2138. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2139. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2140. radeon_ring_write(rdev, 0xDEADBEEF);
  2141. radeon_ring_unlock_commit(rdev);
  2142. for (i = 0; i < rdev->usec_timeout; i++) {
  2143. tmp = RREG32(scratch);
  2144. if (tmp == 0xDEADBEEF)
  2145. break;
  2146. DRM_UDELAY(1);
  2147. }
  2148. if (i < rdev->usec_timeout) {
  2149. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2150. } else {
  2151. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2152. scratch, tmp);
  2153. r = -EINVAL;
  2154. }
  2155. radeon_scratch_free(rdev, scratch);
  2156. return r;
  2157. }
  2158. void r600_fence_ring_emit(struct radeon_device *rdev,
  2159. struct radeon_fence *fence)
  2160. {
  2161. if (rdev->wb.use_event) {
  2162. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2163. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2164. /* EVENT_WRITE_EOP - flush caches, send int */
  2165. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2166. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2167. radeon_ring_write(rdev, addr & 0xffffffff);
  2168. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2169. radeon_ring_write(rdev, fence->seq);
  2170. radeon_ring_write(rdev, 0);
  2171. } else {
  2172. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2173. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2174. /* wait for 3D idle clean */
  2175. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2176. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2177. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2178. /* Emit fence sequence & fire IRQ */
  2179. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2180. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2181. radeon_ring_write(rdev, fence->seq);
  2182. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2183. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2184. radeon_ring_write(rdev, RB_INT_STAT);
  2185. }
  2186. }
  2187. int r600_copy_blit(struct radeon_device *rdev,
  2188. uint64_t src_offset, uint64_t dst_offset,
  2189. unsigned num_pages, struct radeon_fence *fence)
  2190. {
  2191. int r;
  2192. mutex_lock(&rdev->r600_blit.mutex);
  2193. rdev->r600_blit.vb_ib = NULL;
  2194. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2195. if (r) {
  2196. if (rdev->r600_blit.vb_ib)
  2197. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2198. mutex_unlock(&rdev->r600_blit.mutex);
  2199. return r;
  2200. }
  2201. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2202. r600_blit_done_copy(rdev, fence);
  2203. mutex_unlock(&rdev->r600_blit.mutex);
  2204. return 0;
  2205. }
  2206. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2207. uint32_t tiling_flags, uint32_t pitch,
  2208. uint32_t offset, uint32_t obj_size)
  2209. {
  2210. /* FIXME: implement */
  2211. return 0;
  2212. }
  2213. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2214. {
  2215. /* FIXME: implement */
  2216. }
  2217. int r600_startup(struct radeon_device *rdev)
  2218. {
  2219. int r;
  2220. /* enable pcie gen2 link */
  2221. r600_pcie_gen2_enable(rdev);
  2222. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2223. r = r600_init_microcode(rdev);
  2224. if (r) {
  2225. DRM_ERROR("Failed to load firmware!\n");
  2226. return r;
  2227. }
  2228. }
  2229. r600_mc_program(rdev);
  2230. if (rdev->flags & RADEON_IS_AGP) {
  2231. r600_agp_enable(rdev);
  2232. } else {
  2233. r = r600_pcie_gart_enable(rdev);
  2234. if (r)
  2235. return r;
  2236. }
  2237. r600_gpu_init(rdev);
  2238. r = r600_blit_init(rdev);
  2239. if (r) {
  2240. r600_blit_fini(rdev);
  2241. rdev->asic->copy = NULL;
  2242. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2243. }
  2244. /* allocate wb buffer */
  2245. r = radeon_wb_init(rdev);
  2246. if (r)
  2247. return r;
  2248. /* Enable IRQ */
  2249. r = r600_irq_init(rdev);
  2250. if (r) {
  2251. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2252. radeon_irq_kms_fini(rdev);
  2253. return r;
  2254. }
  2255. r600_irq_set(rdev);
  2256. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2257. if (r)
  2258. return r;
  2259. r = r600_cp_load_microcode(rdev);
  2260. if (r)
  2261. return r;
  2262. r = r600_cp_resume(rdev);
  2263. if (r)
  2264. return r;
  2265. return 0;
  2266. }
  2267. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2268. {
  2269. uint32_t temp;
  2270. temp = RREG32(CONFIG_CNTL);
  2271. if (state == false) {
  2272. temp &= ~(1<<0);
  2273. temp |= (1<<1);
  2274. } else {
  2275. temp &= ~(1<<1);
  2276. }
  2277. WREG32(CONFIG_CNTL, temp);
  2278. }
  2279. int r600_resume(struct radeon_device *rdev)
  2280. {
  2281. int r;
  2282. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2283. * posting will perform necessary task to bring back GPU into good
  2284. * shape.
  2285. */
  2286. /* post card */
  2287. atom_asic_init(rdev->mode_info.atom_context);
  2288. r = r600_startup(rdev);
  2289. if (r) {
  2290. DRM_ERROR("r600 startup failed on resume\n");
  2291. return r;
  2292. }
  2293. r = r600_ib_test(rdev);
  2294. if (r) {
  2295. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2296. return r;
  2297. }
  2298. r = r600_audio_init(rdev);
  2299. if (r) {
  2300. DRM_ERROR("radeon: audio resume failed\n");
  2301. return r;
  2302. }
  2303. return r;
  2304. }
  2305. int r600_suspend(struct radeon_device *rdev)
  2306. {
  2307. int r;
  2308. r600_audio_fini(rdev);
  2309. /* FIXME: we should wait for ring to be empty */
  2310. r600_cp_stop(rdev);
  2311. rdev->cp.ready = false;
  2312. r600_irq_suspend(rdev);
  2313. radeon_wb_disable(rdev);
  2314. r600_pcie_gart_disable(rdev);
  2315. /* unpin shaders bo */
  2316. if (rdev->r600_blit.shader_obj) {
  2317. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2318. if (!r) {
  2319. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2320. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2321. }
  2322. }
  2323. return 0;
  2324. }
  2325. /* Plan is to move initialization in that function and use
  2326. * helper function so that radeon_device_init pretty much
  2327. * do nothing more than calling asic specific function. This
  2328. * should also allow to remove a bunch of callback function
  2329. * like vram_info.
  2330. */
  2331. int r600_init(struct radeon_device *rdev)
  2332. {
  2333. int r;
  2334. r = radeon_dummy_page_init(rdev);
  2335. if (r)
  2336. return r;
  2337. if (r600_debugfs_mc_info_init(rdev)) {
  2338. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2339. }
  2340. /* This don't do much */
  2341. r = radeon_gem_init(rdev);
  2342. if (r)
  2343. return r;
  2344. /* Read BIOS */
  2345. if (!radeon_get_bios(rdev)) {
  2346. if (ASIC_IS_AVIVO(rdev))
  2347. return -EINVAL;
  2348. }
  2349. /* Must be an ATOMBIOS */
  2350. if (!rdev->is_atom_bios) {
  2351. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2352. return -EINVAL;
  2353. }
  2354. r = radeon_atombios_init(rdev);
  2355. if (r)
  2356. return r;
  2357. /* Post card if necessary */
  2358. if (!radeon_card_posted(rdev)) {
  2359. if (!rdev->bios) {
  2360. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2361. return -EINVAL;
  2362. }
  2363. DRM_INFO("GPU not posted. posting now...\n");
  2364. atom_asic_init(rdev->mode_info.atom_context);
  2365. }
  2366. /* Initialize scratch registers */
  2367. r600_scratch_init(rdev);
  2368. /* Initialize surface registers */
  2369. radeon_surface_init(rdev);
  2370. /* Initialize clocks */
  2371. radeon_get_clock_info(rdev->ddev);
  2372. /* Fence driver */
  2373. r = radeon_fence_driver_init(rdev);
  2374. if (r)
  2375. return r;
  2376. if (rdev->flags & RADEON_IS_AGP) {
  2377. r = radeon_agp_init(rdev);
  2378. if (r)
  2379. radeon_agp_disable(rdev);
  2380. }
  2381. r = r600_mc_init(rdev);
  2382. if (r)
  2383. return r;
  2384. /* Memory manager */
  2385. r = radeon_bo_init(rdev);
  2386. if (r)
  2387. return r;
  2388. r = radeon_irq_kms_init(rdev);
  2389. if (r)
  2390. return r;
  2391. rdev->cp.ring_obj = NULL;
  2392. r600_ring_init(rdev, 1024 * 1024);
  2393. rdev->ih.ring_obj = NULL;
  2394. r600_ih_ring_init(rdev, 64 * 1024);
  2395. r = r600_pcie_gart_init(rdev);
  2396. if (r)
  2397. return r;
  2398. rdev->accel_working = true;
  2399. r = r600_startup(rdev);
  2400. if (r) {
  2401. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2402. r600_cp_fini(rdev);
  2403. r600_irq_fini(rdev);
  2404. radeon_wb_fini(rdev);
  2405. radeon_irq_kms_fini(rdev);
  2406. r600_pcie_gart_fini(rdev);
  2407. rdev->accel_working = false;
  2408. }
  2409. if (rdev->accel_working) {
  2410. r = radeon_ib_pool_init(rdev);
  2411. if (r) {
  2412. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2413. rdev->accel_working = false;
  2414. } else {
  2415. r = r600_ib_test(rdev);
  2416. if (r) {
  2417. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2418. rdev->accel_working = false;
  2419. }
  2420. }
  2421. }
  2422. r = r600_audio_init(rdev);
  2423. if (r)
  2424. return r; /* TODO error handling */
  2425. return 0;
  2426. }
  2427. void r600_fini(struct radeon_device *rdev)
  2428. {
  2429. r600_audio_fini(rdev);
  2430. r600_blit_fini(rdev);
  2431. r600_cp_fini(rdev);
  2432. r600_irq_fini(rdev);
  2433. radeon_wb_fini(rdev);
  2434. radeon_irq_kms_fini(rdev);
  2435. r600_pcie_gart_fini(rdev);
  2436. radeon_agp_fini(rdev);
  2437. radeon_gem_fini(rdev);
  2438. radeon_fence_driver_fini(rdev);
  2439. radeon_bo_fini(rdev);
  2440. radeon_atombios_fini(rdev);
  2441. kfree(rdev->bios);
  2442. rdev->bios = NULL;
  2443. radeon_dummy_page_fini(rdev);
  2444. }
  2445. /*
  2446. * CS stuff
  2447. */
  2448. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2449. {
  2450. /* FIXME: implement */
  2451. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2452. radeon_ring_write(rdev,
  2453. #ifdef __BIG_ENDIAN
  2454. (2 << 0) |
  2455. #endif
  2456. (ib->gpu_addr & 0xFFFFFFFC));
  2457. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2458. radeon_ring_write(rdev, ib->length_dw);
  2459. }
  2460. int r600_ib_test(struct radeon_device *rdev)
  2461. {
  2462. struct radeon_ib *ib;
  2463. uint32_t scratch;
  2464. uint32_t tmp = 0;
  2465. unsigned i;
  2466. int r;
  2467. r = radeon_scratch_get(rdev, &scratch);
  2468. if (r) {
  2469. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2470. return r;
  2471. }
  2472. WREG32(scratch, 0xCAFEDEAD);
  2473. r = radeon_ib_get(rdev, &ib);
  2474. if (r) {
  2475. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2476. return r;
  2477. }
  2478. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2479. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2480. ib->ptr[2] = 0xDEADBEEF;
  2481. ib->ptr[3] = PACKET2(0);
  2482. ib->ptr[4] = PACKET2(0);
  2483. ib->ptr[5] = PACKET2(0);
  2484. ib->ptr[6] = PACKET2(0);
  2485. ib->ptr[7] = PACKET2(0);
  2486. ib->ptr[8] = PACKET2(0);
  2487. ib->ptr[9] = PACKET2(0);
  2488. ib->ptr[10] = PACKET2(0);
  2489. ib->ptr[11] = PACKET2(0);
  2490. ib->ptr[12] = PACKET2(0);
  2491. ib->ptr[13] = PACKET2(0);
  2492. ib->ptr[14] = PACKET2(0);
  2493. ib->ptr[15] = PACKET2(0);
  2494. ib->length_dw = 16;
  2495. r = radeon_ib_schedule(rdev, ib);
  2496. if (r) {
  2497. radeon_scratch_free(rdev, scratch);
  2498. radeon_ib_free(rdev, &ib);
  2499. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2500. return r;
  2501. }
  2502. r = radeon_fence_wait(ib->fence, false);
  2503. if (r) {
  2504. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2505. return r;
  2506. }
  2507. for (i = 0; i < rdev->usec_timeout; i++) {
  2508. tmp = RREG32(scratch);
  2509. if (tmp == 0xDEADBEEF)
  2510. break;
  2511. DRM_UDELAY(1);
  2512. }
  2513. if (i < rdev->usec_timeout) {
  2514. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2515. } else {
  2516. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2517. scratch, tmp);
  2518. r = -EINVAL;
  2519. }
  2520. radeon_scratch_free(rdev, scratch);
  2521. radeon_ib_free(rdev, &ib);
  2522. return r;
  2523. }
  2524. /*
  2525. * Interrupts
  2526. *
  2527. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2528. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2529. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2530. * and host consumes. As the host irq handler processes interrupts, it
  2531. * increments the rptr. When the rptr catches up with the wptr, all the
  2532. * current interrupts have been processed.
  2533. */
  2534. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2535. {
  2536. u32 rb_bufsz;
  2537. /* Align ring size */
  2538. rb_bufsz = drm_order(ring_size / 4);
  2539. ring_size = (1 << rb_bufsz) * 4;
  2540. rdev->ih.ring_size = ring_size;
  2541. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2542. rdev->ih.rptr = 0;
  2543. }
  2544. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2545. {
  2546. int r;
  2547. /* Allocate ring buffer */
  2548. if (rdev->ih.ring_obj == NULL) {
  2549. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2550. PAGE_SIZE, true,
  2551. RADEON_GEM_DOMAIN_GTT,
  2552. &rdev->ih.ring_obj);
  2553. if (r) {
  2554. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2555. return r;
  2556. }
  2557. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2558. if (unlikely(r != 0))
  2559. return r;
  2560. r = radeon_bo_pin(rdev->ih.ring_obj,
  2561. RADEON_GEM_DOMAIN_GTT,
  2562. &rdev->ih.gpu_addr);
  2563. if (r) {
  2564. radeon_bo_unreserve(rdev->ih.ring_obj);
  2565. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2566. return r;
  2567. }
  2568. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2569. (void **)&rdev->ih.ring);
  2570. radeon_bo_unreserve(rdev->ih.ring_obj);
  2571. if (r) {
  2572. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2573. return r;
  2574. }
  2575. }
  2576. return 0;
  2577. }
  2578. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2579. {
  2580. int r;
  2581. if (rdev->ih.ring_obj) {
  2582. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2583. if (likely(r == 0)) {
  2584. radeon_bo_kunmap(rdev->ih.ring_obj);
  2585. radeon_bo_unpin(rdev->ih.ring_obj);
  2586. radeon_bo_unreserve(rdev->ih.ring_obj);
  2587. }
  2588. radeon_bo_unref(&rdev->ih.ring_obj);
  2589. rdev->ih.ring = NULL;
  2590. rdev->ih.ring_obj = NULL;
  2591. }
  2592. }
  2593. void r600_rlc_stop(struct radeon_device *rdev)
  2594. {
  2595. if ((rdev->family >= CHIP_RV770) &&
  2596. (rdev->family <= CHIP_RV740)) {
  2597. /* r7xx asics need to soft reset RLC before halting */
  2598. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2599. RREG32(SRBM_SOFT_RESET);
  2600. udelay(15000);
  2601. WREG32(SRBM_SOFT_RESET, 0);
  2602. RREG32(SRBM_SOFT_RESET);
  2603. }
  2604. WREG32(RLC_CNTL, 0);
  2605. }
  2606. static void r600_rlc_start(struct radeon_device *rdev)
  2607. {
  2608. WREG32(RLC_CNTL, RLC_ENABLE);
  2609. }
  2610. static int r600_rlc_init(struct radeon_device *rdev)
  2611. {
  2612. u32 i;
  2613. const __be32 *fw_data;
  2614. if (!rdev->rlc_fw)
  2615. return -EINVAL;
  2616. r600_rlc_stop(rdev);
  2617. WREG32(RLC_HB_BASE, 0);
  2618. WREG32(RLC_HB_CNTL, 0);
  2619. WREG32(RLC_HB_RPTR, 0);
  2620. WREG32(RLC_HB_WPTR, 0);
  2621. if (rdev->family <= CHIP_CAICOS) {
  2622. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2623. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2624. }
  2625. WREG32(RLC_MC_CNTL, 0);
  2626. WREG32(RLC_UCODE_CNTL, 0);
  2627. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2628. if (rdev->family >= CHIP_CAYMAN) {
  2629. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2630. WREG32(RLC_UCODE_ADDR, i);
  2631. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2632. }
  2633. } else if (rdev->family >= CHIP_CEDAR) {
  2634. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2635. WREG32(RLC_UCODE_ADDR, i);
  2636. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2637. }
  2638. } else if (rdev->family >= CHIP_RV770) {
  2639. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2640. WREG32(RLC_UCODE_ADDR, i);
  2641. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2642. }
  2643. } else {
  2644. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2645. WREG32(RLC_UCODE_ADDR, i);
  2646. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2647. }
  2648. }
  2649. WREG32(RLC_UCODE_ADDR, 0);
  2650. r600_rlc_start(rdev);
  2651. return 0;
  2652. }
  2653. static void r600_enable_interrupts(struct radeon_device *rdev)
  2654. {
  2655. u32 ih_cntl = RREG32(IH_CNTL);
  2656. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2657. ih_cntl |= ENABLE_INTR;
  2658. ih_rb_cntl |= IH_RB_ENABLE;
  2659. WREG32(IH_CNTL, ih_cntl);
  2660. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2661. rdev->ih.enabled = true;
  2662. }
  2663. void r600_disable_interrupts(struct radeon_device *rdev)
  2664. {
  2665. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2666. u32 ih_cntl = RREG32(IH_CNTL);
  2667. ih_rb_cntl &= ~IH_RB_ENABLE;
  2668. ih_cntl &= ~ENABLE_INTR;
  2669. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2670. WREG32(IH_CNTL, ih_cntl);
  2671. /* set rptr, wptr to 0 */
  2672. WREG32(IH_RB_RPTR, 0);
  2673. WREG32(IH_RB_WPTR, 0);
  2674. rdev->ih.enabled = false;
  2675. rdev->ih.wptr = 0;
  2676. rdev->ih.rptr = 0;
  2677. }
  2678. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2679. {
  2680. u32 tmp;
  2681. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2682. WREG32(GRBM_INT_CNTL, 0);
  2683. WREG32(DxMODE_INT_MASK, 0);
  2684. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2685. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2686. if (ASIC_IS_DCE3(rdev)) {
  2687. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2688. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2689. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2690. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2691. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2692. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2693. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2694. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2695. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2696. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2697. if (ASIC_IS_DCE32(rdev)) {
  2698. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2699. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2700. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2701. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2702. }
  2703. } else {
  2704. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2705. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2706. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2707. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2708. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2709. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2710. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2711. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2712. }
  2713. }
  2714. int r600_irq_init(struct radeon_device *rdev)
  2715. {
  2716. int ret = 0;
  2717. int rb_bufsz;
  2718. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2719. /* allocate ring */
  2720. ret = r600_ih_ring_alloc(rdev);
  2721. if (ret)
  2722. return ret;
  2723. /* disable irqs */
  2724. r600_disable_interrupts(rdev);
  2725. /* init rlc */
  2726. ret = r600_rlc_init(rdev);
  2727. if (ret) {
  2728. r600_ih_ring_fini(rdev);
  2729. return ret;
  2730. }
  2731. /* setup interrupt control */
  2732. /* set dummy read address to ring address */
  2733. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2734. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2735. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2736. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2737. */
  2738. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2739. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2740. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2741. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2742. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2743. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2744. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2745. IH_WPTR_OVERFLOW_CLEAR |
  2746. (rb_bufsz << 1));
  2747. if (rdev->wb.enabled)
  2748. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2749. /* set the writeback address whether it's enabled or not */
  2750. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2751. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2752. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2753. /* set rptr, wptr to 0 */
  2754. WREG32(IH_RB_RPTR, 0);
  2755. WREG32(IH_RB_WPTR, 0);
  2756. /* Default settings for IH_CNTL (disabled at first) */
  2757. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2758. /* RPTR_REARM only works if msi's are enabled */
  2759. if (rdev->msi_enabled)
  2760. ih_cntl |= RPTR_REARM;
  2761. #ifdef __BIG_ENDIAN
  2762. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2763. #endif
  2764. WREG32(IH_CNTL, ih_cntl);
  2765. /* force the active interrupt state to all disabled */
  2766. if (rdev->family >= CHIP_CEDAR)
  2767. evergreen_disable_interrupt_state(rdev);
  2768. else
  2769. r600_disable_interrupt_state(rdev);
  2770. /* enable irqs */
  2771. r600_enable_interrupts(rdev);
  2772. return ret;
  2773. }
  2774. void r600_irq_suspend(struct radeon_device *rdev)
  2775. {
  2776. r600_irq_disable(rdev);
  2777. r600_rlc_stop(rdev);
  2778. }
  2779. void r600_irq_fini(struct radeon_device *rdev)
  2780. {
  2781. r600_irq_suspend(rdev);
  2782. r600_ih_ring_fini(rdev);
  2783. }
  2784. int r600_irq_set(struct radeon_device *rdev)
  2785. {
  2786. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2787. u32 mode_int = 0;
  2788. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2789. u32 grbm_int_cntl = 0;
  2790. u32 hdmi1, hdmi2;
  2791. u32 d1grph = 0, d2grph = 0;
  2792. if (!rdev->irq.installed) {
  2793. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2794. return -EINVAL;
  2795. }
  2796. /* don't enable anything if the ih is disabled */
  2797. if (!rdev->ih.enabled) {
  2798. r600_disable_interrupts(rdev);
  2799. /* force the active interrupt state to all disabled */
  2800. r600_disable_interrupt_state(rdev);
  2801. return 0;
  2802. }
  2803. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2804. if (ASIC_IS_DCE3(rdev)) {
  2805. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2806. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2807. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2808. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2809. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2810. if (ASIC_IS_DCE32(rdev)) {
  2811. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2812. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2813. }
  2814. } else {
  2815. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2816. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2817. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2818. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2819. }
  2820. if (rdev->irq.sw_int) {
  2821. DRM_DEBUG("r600_irq_set: sw int\n");
  2822. cp_int_cntl |= RB_INT_ENABLE;
  2823. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2824. }
  2825. if (rdev->irq.crtc_vblank_int[0] ||
  2826. rdev->irq.pflip[0]) {
  2827. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2828. mode_int |= D1MODE_VBLANK_INT_MASK;
  2829. }
  2830. if (rdev->irq.crtc_vblank_int[1] ||
  2831. rdev->irq.pflip[1]) {
  2832. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2833. mode_int |= D2MODE_VBLANK_INT_MASK;
  2834. }
  2835. if (rdev->irq.hpd[0]) {
  2836. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2837. hpd1 |= DC_HPDx_INT_EN;
  2838. }
  2839. if (rdev->irq.hpd[1]) {
  2840. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2841. hpd2 |= DC_HPDx_INT_EN;
  2842. }
  2843. if (rdev->irq.hpd[2]) {
  2844. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2845. hpd3 |= DC_HPDx_INT_EN;
  2846. }
  2847. if (rdev->irq.hpd[3]) {
  2848. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2849. hpd4 |= DC_HPDx_INT_EN;
  2850. }
  2851. if (rdev->irq.hpd[4]) {
  2852. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2853. hpd5 |= DC_HPDx_INT_EN;
  2854. }
  2855. if (rdev->irq.hpd[5]) {
  2856. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2857. hpd6 |= DC_HPDx_INT_EN;
  2858. }
  2859. if (rdev->irq.hdmi[0]) {
  2860. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2861. hdmi1 |= R600_HDMI_INT_EN;
  2862. }
  2863. if (rdev->irq.hdmi[1]) {
  2864. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2865. hdmi2 |= R600_HDMI_INT_EN;
  2866. }
  2867. if (rdev->irq.gui_idle) {
  2868. DRM_DEBUG("gui idle\n");
  2869. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2870. }
  2871. WREG32(CP_INT_CNTL, cp_int_cntl);
  2872. WREG32(DxMODE_INT_MASK, mode_int);
  2873. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2874. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2875. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2876. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2877. if (ASIC_IS_DCE3(rdev)) {
  2878. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2879. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2880. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2881. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2882. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2883. if (ASIC_IS_DCE32(rdev)) {
  2884. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2885. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2886. }
  2887. } else {
  2888. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2889. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2890. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2891. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2892. }
  2893. return 0;
  2894. }
  2895. static inline void r600_irq_ack(struct radeon_device *rdev)
  2896. {
  2897. u32 tmp;
  2898. if (ASIC_IS_DCE3(rdev)) {
  2899. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2900. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2901. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2902. } else {
  2903. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2904. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2905. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2906. }
  2907. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2908. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2909. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2910. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2911. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2912. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2913. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2914. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2915. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2916. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2917. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2918. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2919. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2920. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2921. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2922. if (ASIC_IS_DCE3(rdev)) {
  2923. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2924. tmp |= DC_HPDx_INT_ACK;
  2925. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2926. } else {
  2927. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2928. tmp |= DC_HPDx_INT_ACK;
  2929. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2930. }
  2931. }
  2932. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2933. if (ASIC_IS_DCE3(rdev)) {
  2934. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2935. tmp |= DC_HPDx_INT_ACK;
  2936. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2937. } else {
  2938. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2939. tmp |= DC_HPDx_INT_ACK;
  2940. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2941. }
  2942. }
  2943. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2944. if (ASIC_IS_DCE3(rdev)) {
  2945. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2946. tmp |= DC_HPDx_INT_ACK;
  2947. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2948. } else {
  2949. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2950. tmp |= DC_HPDx_INT_ACK;
  2951. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2952. }
  2953. }
  2954. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2955. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2956. tmp |= DC_HPDx_INT_ACK;
  2957. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2958. }
  2959. if (ASIC_IS_DCE32(rdev)) {
  2960. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2961. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2962. tmp |= DC_HPDx_INT_ACK;
  2963. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2964. }
  2965. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2966. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2967. tmp |= DC_HPDx_INT_ACK;
  2968. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2969. }
  2970. }
  2971. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2972. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2973. }
  2974. if (ASIC_IS_DCE3(rdev)) {
  2975. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2976. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2977. }
  2978. } else {
  2979. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2980. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2981. }
  2982. }
  2983. }
  2984. void r600_irq_disable(struct radeon_device *rdev)
  2985. {
  2986. r600_disable_interrupts(rdev);
  2987. /* Wait and acknowledge irq */
  2988. mdelay(1);
  2989. r600_irq_ack(rdev);
  2990. r600_disable_interrupt_state(rdev);
  2991. }
  2992. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2993. {
  2994. u32 wptr, tmp;
  2995. if (rdev->wb.enabled)
  2996. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2997. else
  2998. wptr = RREG32(IH_RB_WPTR);
  2999. if (wptr & RB_OVERFLOW) {
  3000. /* When a ring buffer overflow happen start parsing interrupt
  3001. * from the last not overwritten vector (wptr + 16). Hopefully
  3002. * this should allow us to catchup.
  3003. */
  3004. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3005. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3006. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3007. tmp = RREG32(IH_RB_CNTL);
  3008. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3009. WREG32(IH_RB_CNTL, tmp);
  3010. }
  3011. return (wptr & rdev->ih.ptr_mask);
  3012. }
  3013. /* r600 IV Ring
  3014. * Each IV ring entry is 128 bits:
  3015. * [7:0] - interrupt source id
  3016. * [31:8] - reserved
  3017. * [59:32] - interrupt source data
  3018. * [127:60] - reserved
  3019. *
  3020. * The basic interrupt vector entries
  3021. * are decoded as follows:
  3022. * src_id src_data description
  3023. * 1 0 D1 Vblank
  3024. * 1 1 D1 Vline
  3025. * 5 0 D2 Vblank
  3026. * 5 1 D2 Vline
  3027. * 19 0 FP Hot plug detection A
  3028. * 19 1 FP Hot plug detection B
  3029. * 19 2 DAC A auto-detection
  3030. * 19 3 DAC B auto-detection
  3031. * 21 4 HDMI block A
  3032. * 21 5 HDMI block B
  3033. * 176 - CP_INT RB
  3034. * 177 - CP_INT IB1
  3035. * 178 - CP_INT IB2
  3036. * 181 - EOP Interrupt
  3037. * 233 - GUI Idle
  3038. *
  3039. * Note, these are based on r600 and may need to be
  3040. * adjusted or added to on newer asics
  3041. */
  3042. int r600_irq_process(struct radeon_device *rdev)
  3043. {
  3044. u32 wptr = r600_get_ih_wptr(rdev);
  3045. u32 rptr = rdev->ih.rptr;
  3046. u32 src_id, src_data;
  3047. u32 ring_index;
  3048. unsigned long flags;
  3049. bool queue_hotplug = false;
  3050. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3051. if (!rdev->ih.enabled)
  3052. return IRQ_NONE;
  3053. spin_lock_irqsave(&rdev->ih.lock, flags);
  3054. if (rptr == wptr) {
  3055. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3056. return IRQ_NONE;
  3057. }
  3058. if (rdev->shutdown) {
  3059. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3060. return IRQ_NONE;
  3061. }
  3062. restart_ih:
  3063. /* display interrupts */
  3064. r600_irq_ack(rdev);
  3065. rdev->ih.wptr = wptr;
  3066. while (rptr != wptr) {
  3067. /* wptr/rptr are in bytes! */
  3068. ring_index = rptr / 4;
  3069. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3070. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3071. switch (src_id) {
  3072. case 1: /* D1 vblank/vline */
  3073. switch (src_data) {
  3074. case 0: /* D1 vblank */
  3075. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3076. if (rdev->irq.crtc_vblank_int[0]) {
  3077. drm_handle_vblank(rdev->ddev, 0);
  3078. rdev->pm.vblank_sync = true;
  3079. wake_up(&rdev->irq.vblank_queue);
  3080. }
  3081. if (rdev->irq.pflip[0])
  3082. radeon_crtc_handle_flip(rdev, 0);
  3083. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3084. DRM_DEBUG("IH: D1 vblank\n");
  3085. }
  3086. break;
  3087. case 1: /* D1 vline */
  3088. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3089. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3090. DRM_DEBUG("IH: D1 vline\n");
  3091. }
  3092. break;
  3093. default:
  3094. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3095. break;
  3096. }
  3097. break;
  3098. case 5: /* D2 vblank/vline */
  3099. switch (src_data) {
  3100. case 0: /* D2 vblank */
  3101. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3102. if (rdev->irq.crtc_vblank_int[1]) {
  3103. drm_handle_vblank(rdev->ddev, 1);
  3104. rdev->pm.vblank_sync = true;
  3105. wake_up(&rdev->irq.vblank_queue);
  3106. }
  3107. if (rdev->irq.pflip[1])
  3108. radeon_crtc_handle_flip(rdev, 1);
  3109. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3110. DRM_DEBUG("IH: D2 vblank\n");
  3111. }
  3112. break;
  3113. case 1: /* D1 vline */
  3114. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3115. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3116. DRM_DEBUG("IH: D2 vline\n");
  3117. }
  3118. break;
  3119. default:
  3120. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3121. break;
  3122. }
  3123. break;
  3124. case 19: /* HPD/DAC hotplug */
  3125. switch (src_data) {
  3126. case 0:
  3127. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3128. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3129. queue_hotplug = true;
  3130. DRM_DEBUG("IH: HPD1\n");
  3131. }
  3132. break;
  3133. case 1:
  3134. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3135. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3136. queue_hotplug = true;
  3137. DRM_DEBUG("IH: HPD2\n");
  3138. }
  3139. break;
  3140. case 4:
  3141. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3142. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3143. queue_hotplug = true;
  3144. DRM_DEBUG("IH: HPD3\n");
  3145. }
  3146. break;
  3147. case 5:
  3148. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3149. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3150. queue_hotplug = true;
  3151. DRM_DEBUG("IH: HPD4\n");
  3152. }
  3153. break;
  3154. case 10:
  3155. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3156. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3157. queue_hotplug = true;
  3158. DRM_DEBUG("IH: HPD5\n");
  3159. }
  3160. break;
  3161. case 12:
  3162. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3163. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3164. queue_hotplug = true;
  3165. DRM_DEBUG("IH: HPD6\n");
  3166. }
  3167. break;
  3168. default:
  3169. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3170. break;
  3171. }
  3172. break;
  3173. case 21: /* HDMI */
  3174. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3175. r600_audio_schedule_polling(rdev);
  3176. break;
  3177. case 176: /* CP_INT in ring buffer */
  3178. case 177: /* CP_INT in IB1 */
  3179. case 178: /* CP_INT in IB2 */
  3180. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3181. radeon_fence_process(rdev);
  3182. break;
  3183. case 181: /* CP EOP event */
  3184. DRM_DEBUG("IH: CP EOP\n");
  3185. radeon_fence_process(rdev);
  3186. break;
  3187. case 233: /* GUI IDLE */
  3188. DRM_DEBUG("IH: CP EOP\n");
  3189. rdev->pm.gui_idle = true;
  3190. wake_up(&rdev->irq.idle_queue);
  3191. break;
  3192. default:
  3193. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3194. break;
  3195. }
  3196. /* wptr/rptr are in bytes! */
  3197. rptr += 16;
  3198. rptr &= rdev->ih.ptr_mask;
  3199. }
  3200. /* make sure wptr hasn't changed while processing */
  3201. wptr = r600_get_ih_wptr(rdev);
  3202. if (wptr != rdev->ih.wptr)
  3203. goto restart_ih;
  3204. if (queue_hotplug)
  3205. schedule_work(&rdev->hotplug_work);
  3206. rdev->ih.rptr = rptr;
  3207. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3208. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3209. return IRQ_HANDLED;
  3210. }
  3211. /*
  3212. * Debugfs info
  3213. */
  3214. #if defined(CONFIG_DEBUG_FS)
  3215. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3216. {
  3217. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3218. struct drm_device *dev = node->minor->dev;
  3219. struct radeon_device *rdev = dev->dev_private;
  3220. unsigned count, i, j;
  3221. radeon_ring_free_size(rdev);
  3222. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3223. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3224. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3225. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3226. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3227. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3228. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3229. seq_printf(m, "%u dwords in ring\n", count);
  3230. i = rdev->cp.rptr;
  3231. for (j = 0; j <= count; j++) {
  3232. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3233. i = (i + 1) & rdev->cp.ptr_mask;
  3234. }
  3235. return 0;
  3236. }
  3237. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3238. {
  3239. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3240. struct drm_device *dev = node->minor->dev;
  3241. struct radeon_device *rdev = dev->dev_private;
  3242. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3243. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3244. return 0;
  3245. }
  3246. static struct drm_info_list r600_mc_info_list[] = {
  3247. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3248. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3249. };
  3250. #endif
  3251. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3252. {
  3253. #if defined(CONFIG_DEBUG_FS)
  3254. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3255. #else
  3256. return 0;
  3257. #endif
  3258. }
  3259. /**
  3260. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3261. * rdev: radeon device structure
  3262. * bo: buffer object struct which userspace is waiting for idle
  3263. *
  3264. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3265. * through ring buffer, this leads to corruption in rendering, see
  3266. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3267. * directly perform HDP flush by writing register through MMIO.
  3268. */
  3269. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3270. {
  3271. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3272. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3273. * This seems to cause problems on some AGP cards. Just use the old
  3274. * method for them.
  3275. */
  3276. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3277. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3278. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3279. u32 tmp;
  3280. WREG32(HDP_DEBUG1, 0);
  3281. tmp = readl((void __iomem *)ptr);
  3282. } else
  3283. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3284. }
  3285. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3286. {
  3287. u32 link_width_cntl, mask, target_reg;
  3288. if (rdev->flags & RADEON_IS_IGP)
  3289. return;
  3290. if (!(rdev->flags & RADEON_IS_PCIE))
  3291. return;
  3292. /* x2 cards have a special sequence */
  3293. if (ASIC_IS_X2(rdev))
  3294. return;
  3295. /* FIXME wait for idle */
  3296. switch (lanes) {
  3297. case 0:
  3298. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3299. break;
  3300. case 1:
  3301. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3302. break;
  3303. case 2:
  3304. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3305. break;
  3306. case 4:
  3307. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3308. break;
  3309. case 8:
  3310. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3311. break;
  3312. case 12:
  3313. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3314. break;
  3315. case 16:
  3316. default:
  3317. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3318. break;
  3319. }
  3320. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3321. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3322. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3323. return;
  3324. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3325. return;
  3326. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3327. RADEON_PCIE_LC_RECONFIG_NOW |
  3328. R600_PCIE_LC_RENEGOTIATE_EN |
  3329. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3330. link_width_cntl |= mask;
  3331. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3332. /* some northbridges can renegotiate the link rather than requiring
  3333. * a complete re-config.
  3334. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3335. */
  3336. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3337. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3338. else
  3339. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3340. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3341. RADEON_PCIE_LC_RECONFIG_NOW));
  3342. if (rdev->family >= CHIP_RV770)
  3343. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3344. else
  3345. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3346. /* wait for lane set to complete */
  3347. link_width_cntl = RREG32(target_reg);
  3348. while (link_width_cntl == 0xffffffff)
  3349. link_width_cntl = RREG32(target_reg);
  3350. }
  3351. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3352. {
  3353. u32 link_width_cntl;
  3354. if (rdev->flags & RADEON_IS_IGP)
  3355. return 0;
  3356. if (!(rdev->flags & RADEON_IS_PCIE))
  3357. return 0;
  3358. /* x2 cards have a special sequence */
  3359. if (ASIC_IS_X2(rdev))
  3360. return 0;
  3361. /* FIXME wait for idle */
  3362. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3363. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3364. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3365. return 0;
  3366. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3367. return 1;
  3368. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3369. return 2;
  3370. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3371. return 4;
  3372. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3373. return 8;
  3374. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3375. default:
  3376. return 16;
  3377. }
  3378. }
  3379. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3380. {
  3381. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3382. u16 link_cntl2;
  3383. if (radeon_pcie_gen2 == 0)
  3384. return;
  3385. if (rdev->flags & RADEON_IS_IGP)
  3386. return;
  3387. if (!(rdev->flags & RADEON_IS_PCIE))
  3388. return;
  3389. /* x2 cards have a special sequence */
  3390. if (ASIC_IS_X2(rdev))
  3391. return;
  3392. /* only RV6xx+ chips are supported */
  3393. if (rdev->family <= CHIP_R600)
  3394. return;
  3395. /* 55 nm r6xx asics */
  3396. if ((rdev->family == CHIP_RV670) ||
  3397. (rdev->family == CHIP_RV620) ||
  3398. (rdev->family == CHIP_RV635)) {
  3399. /* advertise upconfig capability */
  3400. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3401. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3402. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3403. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3404. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3405. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3406. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3407. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3408. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3409. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3410. } else {
  3411. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3412. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3413. }
  3414. }
  3415. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3416. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3417. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3418. /* 55 nm r6xx asics */
  3419. if ((rdev->family == CHIP_RV670) ||
  3420. (rdev->family == CHIP_RV620) ||
  3421. (rdev->family == CHIP_RV635)) {
  3422. WREG32(MM_CFGREGS_CNTL, 0x8);
  3423. link_cntl2 = RREG32(0x4088);
  3424. WREG32(MM_CFGREGS_CNTL, 0);
  3425. /* not supported yet */
  3426. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3427. return;
  3428. }
  3429. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3430. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3431. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3432. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3433. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3434. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3435. tmp = RREG32(0x541c);
  3436. WREG32(0x541c, tmp | 0x8);
  3437. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3438. link_cntl2 = RREG16(0x4088);
  3439. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3440. link_cntl2 |= 0x2;
  3441. WREG16(0x4088, link_cntl2);
  3442. WREG32(MM_CFGREGS_CNTL, 0);
  3443. if ((rdev->family == CHIP_RV670) ||
  3444. (rdev->family == CHIP_RV620) ||
  3445. (rdev->family == CHIP_RV635)) {
  3446. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3447. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3448. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3449. } else {
  3450. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3451. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3452. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3453. }
  3454. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3455. speed_cntl |= LC_GEN2_EN_STRAP;
  3456. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3457. } else {
  3458. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3459. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3460. if (1)
  3461. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3462. else
  3463. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3464. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3465. }
  3466. }