evergreend.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. /* Registers */
  39. #define RCU_IND_INDEX 0x100
  40. #define RCU_IND_DATA 0x104
  41. #define GRBM_GFX_INDEX 0x802C
  42. #define INSTANCE_INDEX(x) ((x) << 0)
  43. #define SE_INDEX(x) ((x) << 16)
  44. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  45. #define SE_BROADCAST_WRITES (1 << 31)
  46. #define RLC_GFX_INDEX 0x3fC4
  47. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  48. #define WRITE_DIS (1 << 0)
  49. #define CC_RB_BACKEND_DISABLE 0x98F4
  50. #define BACKEND_DISABLE(x) ((x) << 16)
  51. #define GB_ADDR_CONFIG 0x98F8
  52. #define NUM_PIPES(x) ((x) << 0)
  53. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  54. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  55. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  56. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  57. #define NUM_GPUS(x) ((x) << 20)
  58. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  59. #define ROW_SIZE(x) ((x) << 28)
  60. #define GB_BACKEND_MAP 0x98FC
  61. #define DMIF_ADDR_CONFIG 0xBD4
  62. #define HDP_ADDR_CONFIG 0x2F48
  63. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  64. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  65. #define CGTS_SYS_TCC_DISABLE 0x3F90
  66. #define CGTS_TCC_DISABLE 0x9148
  67. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  68. #define CGTS_USER_TCC_DISABLE 0x914C
  69. #define CONFIG_MEMSIZE 0x5428
  70. #define CP_ME_CNTL 0x86D8
  71. #define CP_ME_HALT (1 << 28)
  72. #define CP_PFP_HALT (1 << 26)
  73. #define CP_ME_RAM_DATA 0xC160
  74. #define CP_ME_RAM_RADDR 0xC158
  75. #define CP_ME_RAM_WADDR 0xC15C
  76. #define CP_MEQ_THRESHOLDS 0x8764
  77. #define STQ_SPLIT(x) ((x) << 0)
  78. #define CP_PERFMON_CNTL 0x87FC
  79. #define CP_PFP_UCODE_ADDR 0xC150
  80. #define CP_PFP_UCODE_DATA 0xC154
  81. #define CP_QUEUE_THRESHOLDS 0x8760
  82. #define ROQ_IB1_START(x) ((x) << 0)
  83. #define ROQ_IB2_START(x) ((x) << 8)
  84. #define CP_RB_BASE 0xC100
  85. #define CP_RB_CNTL 0xC104
  86. #define RB_BUFSZ(x) ((x) << 0)
  87. #define RB_BLKSZ(x) ((x) << 8)
  88. #define RB_NO_UPDATE (1 << 27)
  89. #define RB_RPTR_WR_ENA (1 << 31)
  90. #define BUF_SWAP_32BIT (2 << 16)
  91. #define CP_RB_RPTR 0x8700
  92. #define CP_RB_RPTR_ADDR 0xC10C
  93. #define RB_RPTR_SWAP(x) ((x) << 0)
  94. #define CP_RB_RPTR_ADDR_HI 0xC110
  95. #define CP_RB_RPTR_WR 0xC108
  96. #define CP_RB_WPTR 0xC114
  97. #define CP_RB_WPTR_ADDR 0xC118
  98. #define CP_RB_WPTR_ADDR_HI 0xC11C
  99. #define CP_RB_WPTR_DELAY 0x8704
  100. #define CP_SEM_WAIT_TIMER 0x85BC
  101. #define CP_DEBUG 0xC1FC
  102. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  103. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  104. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  105. #define INACTIVE_SIMDS(x) ((x) << 16)
  106. #define INACTIVE_SIMDS_MASK 0x00FF0000
  107. #define GRBM_CNTL 0x8000
  108. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  109. #define GRBM_SOFT_RESET 0x8020
  110. #define SOFT_RESET_CP (1 << 0)
  111. #define SOFT_RESET_CB (1 << 1)
  112. #define SOFT_RESET_DB (1 << 3)
  113. #define SOFT_RESET_PA (1 << 5)
  114. #define SOFT_RESET_SC (1 << 6)
  115. #define SOFT_RESET_SPI (1 << 8)
  116. #define SOFT_RESET_SH (1 << 9)
  117. #define SOFT_RESET_SX (1 << 10)
  118. #define SOFT_RESET_TC (1 << 11)
  119. #define SOFT_RESET_TA (1 << 12)
  120. #define SOFT_RESET_VC (1 << 13)
  121. #define SOFT_RESET_VGT (1 << 14)
  122. #define GRBM_STATUS 0x8010
  123. #define CMDFIFO_AVAIL_MASK 0x0000000F
  124. #define SRBM_RQ_PENDING (1 << 5)
  125. #define CF_RQ_PENDING (1 << 7)
  126. #define PF_RQ_PENDING (1 << 8)
  127. #define GRBM_EE_BUSY (1 << 10)
  128. #define SX_CLEAN (1 << 11)
  129. #define DB_CLEAN (1 << 12)
  130. #define CB_CLEAN (1 << 13)
  131. #define TA_BUSY (1 << 14)
  132. #define VGT_BUSY_NO_DMA (1 << 16)
  133. #define VGT_BUSY (1 << 17)
  134. #define SX_BUSY (1 << 20)
  135. #define SH_BUSY (1 << 21)
  136. #define SPI_BUSY (1 << 22)
  137. #define SC_BUSY (1 << 24)
  138. #define PA_BUSY (1 << 25)
  139. #define DB_BUSY (1 << 26)
  140. #define CP_COHERENCY_BUSY (1 << 28)
  141. #define CP_BUSY (1 << 29)
  142. #define CB_BUSY (1 << 30)
  143. #define GUI_ACTIVE (1 << 31)
  144. #define GRBM_STATUS_SE0 0x8014
  145. #define GRBM_STATUS_SE1 0x8018
  146. #define SE_SX_CLEAN (1 << 0)
  147. #define SE_DB_CLEAN (1 << 1)
  148. #define SE_CB_CLEAN (1 << 2)
  149. #define SE_TA_BUSY (1 << 25)
  150. #define SE_SX_BUSY (1 << 26)
  151. #define SE_SPI_BUSY (1 << 27)
  152. #define SE_SH_BUSY (1 << 28)
  153. #define SE_SC_BUSY (1 << 29)
  154. #define SE_DB_BUSY (1 << 30)
  155. #define SE_CB_BUSY (1 << 31)
  156. /* evergreen */
  157. #define CG_MULT_THERMAL_STATUS 0x740
  158. #define ASIC_T(x) ((x) << 16)
  159. #define ASIC_T_MASK 0x7FF0000
  160. #define ASIC_T_SHIFT 16
  161. /* APU */
  162. #define CG_THERMAL_STATUS 0x678
  163. #define HDP_HOST_PATH_CNTL 0x2C00
  164. #define HDP_NONSURFACE_BASE 0x2C04
  165. #define HDP_NONSURFACE_INFO 0x2C08
  166. #define HDP_NONSURFACE_SIZE 0x2C0C
  167. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  168. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  169. #define HDP_TILING_CONFIG 0x2F3C
  170. #define MC_SHARED_CHMAP 0x2004
  171. #define NOOFCHAN_SHIFT 12
  172. #define NOOFCHAN_MASK 0x00003000
  173. #define MC_SHARED_CHREMAP 0x2008
  174. #define MC_ARB_RAMCFG 0x2760
  175. #define NOOFBANK_SHIFT 0
  176. #define NOOFBANK_MASK 0x00000003
  177. #define NOOFRANK_SHIFT 2
  178. #define NOOFRANK_MASK 0x00000004
  179. #define NOOFROWS_SHIFT 3
  180. #define NOOFROWS_MASK 0x00000038
  181. #define NOOFCOLS_SHIFT 6
  182. #define NOOFCOLS_MASK 0x000000C0
  183. #define CHANSIZE_SHIFT 8
  184. #define CHANSIZE_MASK 0x00000100
  185. #define BURSTLENGTH_SHIFT 9
  186. #define BURSTLENGTH_MASK 0x00000200
  187. #define CHANSIZE_OVERRIDE (1 << 11)
  188. #define MC_VM_AGP_TOP 0x2028
  189. #define MC_VM_AGP_BOT 0x202C
  190. #define MC_VM_AGP_BASE 0x2030
  191. #define MC_VM_FB_LOCATION 0x2024
  192. #define MC_FUS_VM_FB_OFFSET 0x2898
  193. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  194. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  195. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  196. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  197. #define ENABLE_L1_TLB (1 << 0)
  198. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  199. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  200. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  201. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  202. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  203. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  204. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  205. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  206. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  207. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  208. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  209. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  210. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  211. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  212. #define PA_CL_ENHANCE 0x8A14
  213. #define CLIP_VTX_REORDER_ENA (1 << 0)
  214. #define NUM_CLIP_SEQ(x) ((x) << 1)
  215. #define PA_SC_AA_CONFIG 0x28C04
  216. #define MSAA_NUM_SAMPLES_SHIFT 0
  217. #define MSAA_NUM_SAMPLES_MASK 0x3
  218. #define PA_SC_CLIPRECT_RULE 0x2820C
  219. #define PA_SC_EDGERULE 0x28230
  220. #define PA_SC_FIFO_SIZE 0x8BCC
  221. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  222. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  223. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  224. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  225. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  226. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  227. #define PA_SC_LINE_STIPPLE 0x28A0C
  228. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  229. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  230. #define SCRATCH_REG0 0x8500
  231. #define SCRATCH_REG1 0x8504
  232. #define SCRATCH_REG2 0x8508
  233. #define SCRATCH_REG3 0x850C
  234. #define SCRATCH_REG4 0x8510
  235. #define SCRATCH_REG5 0x8514
  236. #define SCRATCH_REG6 0x8518
  237. #define SCRATCH_REG7 0x851C
  238. #define SCRATCH_UMSK 0x8540
  239. #define SCRATCH_ADDR 0x8544
  240. #define SMX_DC_CTL0 0xA020
  241. #define USE_HASH_FUNCTION (1 << 0)
  242. #define NUMBER_OF_SETS(x) ((x) << 1)
  243. #define FLUSH_ALL_ON_EVENT (1 << 10)
  244. #define STALL_ON_EVENT (1 << 11)
  245. #define SMX_EVENT_CTL 0xA02C
  246. #define ES_FLUSH_CTL(x) ((x) << 0)
  247. #define GS_FLUSH_CTL(x) ((x) << 3)
  248. #define ACK_FLUSH_CTL(x) ((x) << 6)
  249. #define SYNC_FLUSH_CTL (1 << 8)
  250. #define SPI_CONFIG_CNTL 0x9100
  251. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  252. #define SPI_CONFIG_CNTL_1 0x913C
  253. #define VTX_DONE_DELAY(x) ((x) << 0)
  254. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  255. #define SPI_INPUT_Z 0x286D8
  256. #define SPI_PS_IN_CONTROL_0 0x286CC
  257. #define NUM_INTERP(x) ((x)<<0)
  258. #define POSITION_ENA (1<<8)
  259. #define POSITION_CENTROID (1<<9)
  260. #define POSITION_ADDR(x) ((x)<<10)
  261. #define PARAM_GEN(x) ((x)<<15)
  262. #define PARAM_GEN_ADDR(x) ((x)<<19)
  263. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  264. #define PERSP_GRADIENT_ENA (1<<28)
  265. #define LINEAR_GRADIENT_ENA (1<<29)
  266. #define POSITION_SAMPLE (1<<30)
  267. #define BARYC_AT_SAMPLE_ENA (1<<31)
  268. #define SQ_CONFIG 0x8C00
  269. #define VC_ENABLE (1 << 0)
  270. #define EXPORT_SRC_C (1 << 1)
  271. #define CS_PRIO(x) ((x) << 18)
  272. #define LS_PRIO(x) ((x) << 20)
  273. #define HS_PRIO(x) ((x) << 22)
  274. #define PS_PRIO(x) ((x) << 24)
  275. #define VS_PRIO(x) ((x) << 26)
  276. #define GS_PRIO(x) ((x) << 28)
  277. #define ES_PRIO(x) ((x) << 30)
  278. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  279. #define NUM_PS_GPRS(x) ((x) << 0)
  280. #define NUM_VS_GPRS(x) ((x) << 16)
  281. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  282. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  283. #define NUM_GS_GPRS(x) ((x) << 0)
  284. #define NUM_ES_GPRS(x) ((x) << 16)
  285. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  286. #define NUM_HS_GPRS(x) ((x) << 0)
  287. #define NUM_LS_GPRS(x) ((x) << 16)
  288. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  289. #define NUM_PS_THREADS(x) ((x) << 0)
  290. #define NUM_VS_THREADS(x) ((x) << 8)
  291. #define NUM_GS_THREADS(x) ((x) << 16)
  292. #define NUM_ES_THREADS(x) ((x) << 24)
  293. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  294. #define NUM_HS_THREADS(x) ((x) << 0)
  295. #define NUM_LS_THREADS(x) ((x) << 8)
  296. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  297. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  298. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  299. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  300. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  301. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  302. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  303. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  304. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  305. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  306. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  307. #define SQ_MS_FIFO_SIZES 0x8CF0
  308. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  309. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  310. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  311. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  312. #define SX_DEBUG_1 0x9058
  313. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  314. #define SX_EXPORT_BUFFER_SIZES 0x900C
  315. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  316. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  317. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  318. #define SX_MISC 0x28350
  319. #define CB_PERF_CTR0_SEL_0 0x9A20
  320. #define CB_PERF_CTR0_SEL_1 0x9A24
  321. #define CB_PERF_CTR1_SEL_0 0x9A28
  322. #define CB_PERF_CTR1_SEL_1 0x9A2C
  323. #define CB_PERF_CTR2_SEL_0 0x9A30
  324. #define CB_PERF_CTR2_SEL_1 0x9A34
  325. #define CB_PERF_CTR3_SEL_0 0x9A38
  326. #define CB_PERF_CTR3_SEL_1 0x9A3C
  327. #define TA_CNTL_AUX 0x9508
  328. #define DISABLE_CUBE_WRAP (1 << 0)
  329. #define DISABLE_CUBE_ANISO (1 << 1)
  330. #define SYNC_GRADIENT (1 << 24)
  331. #define SYNC_WALKER (1 << 25)
  332. #define SYNC_ALIGNER (1 << 26)
  333. #define TCP_CHAN_STEER_LO 0x960c
  334. #define TCP_CHAN_STEER_HI 0x9610
  335. #define VGT_CACHE_INVALIDATION 0x88C4
  336. #define CACHE_INVALIDATION(x) ((x) << 0)
  337. #define VC_ONLY 0
  338. #define TC_ONLY 1
  339. #define VC_AND_TC 2
  340. #define AUTO_INVLD_EN(x) ((x) << 6)
  341. #define NO_AUTO 0
  342. #define ES_AUTO 1
  343. #define GS_AUTO 2
  344. #define ES_AND_GS_AUTO 3
  345. #define VGT_GS_VERTEX_REUSE 0x88D4
  346. #define VGT_NUM_INSTANCES 0x8974
  347. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  348. #define DEALLOC_DIST_MASK 0x0000007F
  349. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  350. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  351. #define VM_CONTEXT0_CNTL 0x1410
  352. #define ENABLE_CONTEXT (1 << 0)
  353. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  354. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  355. #define VM_CONTEXT1_CNTL 0x1414
  356. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  357. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  358. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  359. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  360. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  361. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  362. #define RESPONSE_TYPE_MASK 0x000000F0
  363. #define RESPONSE_TYPE_SHIFT 4
  364. #define VM_L2_CNTL 0x1400
  365. #define ENABLE_L2_CACHE (1 << 0)
  366. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  367. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  368. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  369. #define VM_L2_CNTL2 0x1404
  370. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  371. #define INVALIDATE_L2_CACHE (1 << 1)
  372. #define VM_L2_CNTL3 0x1408
  373. #define BANK_SELECT(x) ((x) << 0)
  374. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  375. #define VM_L2_STATUS 0x140C
  376. #define L2_BUSY (1 << 0)
  377. #define WAIT_UNTIL 0x8040
  378. #define SRBM_STATUS 0x0E50
  379. #define SRBM_SOFT_RESET 0x0E60
  380. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  381. #define SOFT_RESET_BIF (1 << 1)
  382. #define SOFT_RESET_CG (1 << 2)
  383. #define SOFT_RESET_DC (1 << 5)
  384. #define SOFT_RESET_GRBM (1 << 8)
  385. #define SOFT_RESET_HDP (1 << 9)
  386. #define SOFT_RESET_IH (1 << 10)
  387. #define SOFT_RESET_MC (1 << 11)
  388. #define SOFT_RESET_RLC (1 << 13)
  389. #define SOFT_RESET_ROM (1 << 14)
  390. #define SOFT_RESET_SEM (1 << 15)
  391. #define SOFT_RESET_VMC (1 << 17)
  392. #define SOFT_RESET_TST (1 << 21)
  393. #define SOFT_RESET_REGBB (1 << 22)
  394. #define SOFT_RESET_ORB (1 << 23)
  395. /* display watermarks */
  396. #define DC_LB_MEMORY_SPLIT 0x6b0c
  397. #define PRIORITY_A_CNT 0x6b18
  398. #define PRIORITY_MARK_MASK 0x7fff
  399. #define PRIORITY_OFF (1 << 16)
  400. #define PRIORITY_ALWAYS_ON (1 << 20)
  401. #define PRIORITY_B_CNT 0x6b1c
  402. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  403. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  404. #define PIPE0_LATENCY_CONTROL 0x0bf4
  405. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  406. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  407. #define IH_RB_CNTL 0x3e00
  408. # define IH_RB_ENABLE (1 << 0)
  409. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  410. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  411. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  412. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  413. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  414. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  415. #define IH_RB_BASE 0x3e04
  416. #define IH_RB_RPTR 0x3e08
  417. #define IH_RB_WPTR 0x3e0c
  418. # define RB_OVERFLOW (1 << 0)
  419. # define WPTR_OFFSET_MASK 0x3fffc
  420. #define IH_RB_WPTR_ADDR_HI 0x3e10
  421. #define IH_RB_WPTR_ADDR_LO 0x3e14
  422. #define IH_CNTL 0x3e18
  423. # define ENABLE_INTR (1 << 0)
  424. # define IH_MC_SWAP(x) ((x) << 2)
  425. # define IH_MC_SWAP_NONE 0
  426. # define IH_MC_SWAP_16BIT 1
  427. # define IH_MC_SWAP_32BIT 2
  428. # define IH_MC_SWAP_64BIT 3
  429. # define RPTR_REARM (1 << 4)
  430. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  431. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  432. #define CP_INT_CNTL 0xc124
  433. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  434. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  435. # define SCRATCH_INT_ENABLE (1 << 25)
  436. # define TIME_STAMP_INT_ENABLE (1 << 26)
  437. # define IB2_INT_ENABLE (1 << 29)
  438. # define IB1_INT_ENABLE (1 << 30)
  439. # define RB_INT_ENABLE (1 << 31)
  440. #define CP_INT_STATUS 0xc128
  441. # define SCRATCH_INT_STAT (1 << 25)
  442. # define TIME_STAMP_INT_STAT (1 << 26)
  443. # define IB2_INT_STAT (1 << 29)
  444. # define IB1_INT_STAT (1 << 30)
  445. # define RB_INT_STAT (1 << 31)
  446. #define GRBM_INT_CNTL 0x8060
  447. # define RDERR_INT_ENABLE (1 << 0)
  448. # define GUI_IDLE_INT_ENABLE (1 << 19)
  449. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  450. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  451. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  452. #define VLINE_STATUS 0x6bb8
  453. # define VLINE_OCCURRED (1 << 0)
  454. # define VLINE_ACK (1 << 4)
  455. # define VLINE_STAT (1 << 12)
  456. # define VLINE_INTERRUPT (1 << 16)
  457. # define VLINE_INTERRUPT_TYPE (1 << 17)
  458. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  459. #define VBLANK_STATUS 0x6bbc
  460. # define VBLANK_OCCURRED (1 << 0)
  461. # define VBLANK_ACK (1 << 4)
  462. # define VBLANK_STAT (1 << 12)
  463. # define VBLANK_INTERRUPT (1 << 16)
  464. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  465. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  466. #define INT_MASK 0x6b40
  467. # define VBLANK_INT_MASK (1 << 0)
  468. # define VLINE_INT_MASK (1 << 4)
  469. #define DISP_INTERRUPT_STATUS 0x60f4
  470. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  471. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  472. # define DC_HPD1_INTERRUPT (1 << 17)
  473. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  474. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  475. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  476. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  477. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  478. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  479. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  480. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  481. # define DC_HPD2_INTERRUPT (1 << 17)
  482. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  483. # define DISP_TIMER_INTERRUPT (1 << 24)
  484. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  485. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  486. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  487. # define DC_HPD3_INTERRUPT (1 << 17)
  488. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  489. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  490. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  491. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  492. # define DC_HPD4_INTERRUPT (1 << 17)
  493. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  494. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  495. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  496. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  497. # define DC_HPD5_INTERRUPT (1 << 17)
  498. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  499. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6050
  500. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  501. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  502. # define DC_HPD6_INTERRUPT (1 << 17)
  503. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  504. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  505. #define GRPH_INT_STATUS 0x6858
  506. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  507. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  508. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  509. #define GRPH_INT_CONTROL 0x685c
  510. # define GRPH_PFLIP_INT_MASK (1 << 0)
  511. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  512. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  513. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  514. #define DC_HPD1_INT_STATUS 0x601c
  515. #define DC_HPD2_INT_STATUS 0x6028
  516. #define DC_HPD3_INT_STATUS 0x6034
  517. #define DC_HPD4_INT_STATUS 0x6040
  518. #define DC_HPD5_INT_STATUS 0x604c
  519. #define DC_HPD6_INT_STATUS 0x6058
  520. # define DC_HPDx_INT_STATUS (1 << 0)
  521. # define DC_HPDx_SENSE (1 << 1)
  522. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  523. #define DC_HPD1_INT_CONTROL 0x6020
  524. #define DC_HPD2_INT_CONTROL 0x602c
  525. #define DC_HPD3_INT_CONTROL 0x6038
  526. #define DC_HPD4_INT_CONTROL 0x6044
  527. #define DC_HPD5_INT_CONTROL 0x6050
  528. #define DC_HPD6_INT_CONTROL 0x605c
  529. # define DC_HPDx_INT_ACK (1 << 0)
  530. # define DC_HPDx_INT_POLARITY (1 << 8)
  531. # define DC_HPDx_INT_EN (1 << 16)
  532. # define DC_HPDx_RX_INT_ACK (1 << 20)
  533. # define DC_HPDx_RX_INT_EN (1 << 24)
  534. #define DC_HPD1_CONTROL 0x6024
  535. #define DC_HPD2_CONTROL 0x6030
  536. #define DC_HPD3_CONTROL 0x603c
  537. #define DC_HPD4_CONTROL 0x6048
  538. #define DC_HPD5_CONTROL 0x6054
  539. #define DC_HPD6_CONTROL 0x6060
  540. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  541. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  542. # define DC_HPDx_EN (1 << 28)
  543. /* PCIE link stuff */
  544. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  545. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  546. # define LC_LINK_WIDTH_SHIFT 0
  547. # define LC_LINK_WIDTH_MASK 0x7
  548. # define LC_LINK_WIDTH_X0 0
  549. # define LC_LINK_WIDTH_X1 1
  550. # define LC_LINK_WIDTH_X2 2
  551. # define LC_LINK_WIDTH_X4 3
  552. # define LC_LINK_WIDTH_X8 4
  553. # define LC_LINK_WIDTH_X16 6
  554. # define LC_LINK_WIDTH_RD_SHIFT 4
  555. # define LC_LINK_WIDTH_RD_MASK 0x70
  556. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  557. # define LC_RECONFIG_NOW (1 << 8)
  558. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  559. # define LC_RENEGOTIATE_EN (1 << 10)
  560. # define LC_SHORT_RECONFIG_EN (1 << 11)
  561. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  562. # define LC_UPCONFIGURE_DIS (1 << 13)
  563. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  564. # define LC_GEN2_EN_STRAP (1 << 0)
  565. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  566. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  567. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  568. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  569. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  570. # define LC_CURRENT_DATA_RATE (1 << 11)
  571. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  572. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  573. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  574. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  575. #define MM_CFGREGS_CNTL 0x544c
  576. # define MM_WR_TO_CFG_EN (1 << 3)
  577. #define LINK_CNTL2 0x88 /* F0 */
  578. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  579. # define SELECTABLE_DEEMPHASIS (1 << 6)
  580. /*
  581. * PM4
  582. */
  583. #define PACKET_TYPE0 0
  584. #define PACKET_TYPE1 1
  585. #define PACKET_TYPE2 2
  586. #define PACKET_TYPE3 3
  587. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  588. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  589. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  590. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  591. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  592. (((reg) >> 2) & 0xFFFF) | \
  593. ((n) & 0x3FFF) << 16)
  594. #define CP_PACKET2 0x80000000
  595. #define PACKET2_PAD_SHIFT 0
  596. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  597. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  598. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  599. (((op) & 0xFF) << 8) | \
  600. ((n) & 0x3FFF) << 16)
  601. /* Packet 3 types */
  602. #define PACKET3_NOP 0x10
  603. #define PACKET3_SET_BASE 0x11
  604. #define PACKET3_CLEAR_STATE 0x12
  605. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  606. #define PACKET3_DISPATCH_DIRECT 0x15
  607. #define PACKET3_DISPATCH_INDIRECT 0x16
  608. #define PACKET3_INDIRECT_BUFFER_END 0x17
  609. #define PACKET3_MODE_CONTROL 0x18
  610. #define PACKET3_SET_PREDICATION 0x20
  611. #define PACKET3_REG_RMW 0x21
  612. #define PACKET3_COND_EXEC 0x22
  613. #define PACKET3_PRED_EXEC 0x23
  614. #define PACKET3_DRAW_INDIRECT 0x24
  615. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  616. #define PACKET3_INDEX_BASE 0x26
  617. #define PACKET3_DRAW_INDEX_2 0x27
  618. #define PACKET3_CONTEXT_CONTROL 0x28
  619. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  620. #define PACKET3_INDEX_TYPE 0x2A
  621. #define PACKET3_DRAW_INDEX 0x2B
  622. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  623. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  624. #define PACKET3_NUM_INSTANCES 0x2F
  625. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  626. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  627. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  628. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  629. #define PACKET3_MEM_SEMAPHORE 0x39
  630. #define PACKET3_MPEG_INDEX 0x3A
  631. #define PACKET3_WAIT_REG_MEM 0x3C
  632. #define PACKET3_MEM_WRITE 0x3D
  633. #define PACKET3_INDIRECT_BUFFER 0x32
  634. #define PACKET3_SURFACE_SYNC 0x43
  635. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  636. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  637. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  638. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  639. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  640. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  641. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  642. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  643. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  644. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  645. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  646. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  647. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  648. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  649. # define PACKET3_TC_ACTION_ENA (1 << 23)
  650. # define PACKET3_VC_ACTION_ENA (1 << 24)
  651. # define PACKET3_CB_ACTION_ENA (1 << 25)
  652. # define PACKET3_DB_ACTION_ENA (1 << 26)
  653. # define PACKET3_SH_ACTION_ENA (1 << 27)
  654. # define PACKET3_SX_ACTION_ENA (1 << 28)
  655. #define PACKET3_ME_INITIALIZE 0x44
  656. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  657. #define PACKET3_COND_WRITE 0x45
  658. #define PACKET3_EVENT_WRITE 0x46
  659. #define PACKET3_EVENT_WRITE_EOP 0x47
  660. #define PACKET3_EVENT_WRITE_EOS 0x48
  661. #define PACKET3_PREAMBLE_CNTL 0x4A
  662. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  663. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  664. #define PACKET3_RB_OFFSET 0x4B
  665. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  666. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  667. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  668. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  669. #define PACKET3_ONE_REG_WRITE 0x57
  670. #define PACKET3_SET_CONFIG_REG 0x68
  671. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  672. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  673. #define PACKET3_SET_CONTEXT_REG 0x69
  674. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  675. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  676. #define PACKET3_SET_ALU_CONST 0x6A
  677. /* alu const buffers only; no reg file */
  678. #define PACKET3_SET_BOOL_CONST 0x6B
  679. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  680. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  681. #define PACKET3_SET_LOOP_CONST 0x6C
  682. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  683. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  684. #define PACKET3_SET_RESOURCE 0x6D
  685. #define PACKET3_SET_RESOURCE_START 0x00030000
  686. #define PACKET3_SET_RESOURCE_END 0x00038000
  687. #define PACKET3_SET_SAMPLER 0x6E
  688. #define PACKET3_SET_SAMPLER_START 0x0003c000
  689. #define PACKET3_SET_SAMPLER_END 0x0003c600
  690. #define PACKET3_SET_CTL_CONST 0x6F
  691. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  692. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  693. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  694. #define PACKET3_SET_ALU_CONST_VS 0x71
  695. #define PACKET3_SET_ALU_CONST_DI 0x72
  696. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  697. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  698. #define PACKET3_SET_APPEND_CNT 0x75
  699. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  700. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  701. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  702. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  703. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  704. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  705. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  706. #define SQ_CONST_MEM_BASE 0x8df8
  707. #define SQ_ESGS_RING_BASE 0x8c40
  708. #define SQ_ESGS_RING_SIZE 0x8c44
  709. #define SQ_GSVS_RING_BASE 0x8c48
  710. #define SQ_GSVS_RING_SIZE 0x8c4c
  711. #define SQ_ESTMP_RING_BASE 0x8c50
  712. #define SQ_ESTMP_RING_SIZE 0x8c54
  713. #define SQ_GSTMP_RING_BASE 0x8c58
  714. #define SQ_GSTMP_RING_SIZE 0x8c5c
  715. #define SQ_VSTMP_RING_BASE 0x8c60
  716. #define SQ_VSTMP_RING_SIZE 0x8c64
  717. #define SQ_PSTMP_RING_BASE 0x8c68
  718. #define SQ_PSTMP_RING_SIZE 0x8c6c
  719. #define SQ_LSTMP_RING_BASE 0x8e10
  720. #define SQ_LSTMP_RING_SIZE 0x8e14
  721. #define SQ_HSTMP_RING_BASE 0x8e18
  722. #define SQ_HSTMP_RING_SIZE 0x8e1c
  723. #define VGT_TF_RING_SIZE 0x8988
  724. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  725. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  726. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  727. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  728. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  729. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  730. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  731. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  732. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  733. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  734. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  735. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  736. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  737. #define SQ_GSVS_RING_OFFSET_2 0x28930
  738. #define SQ_GSVS_RING_OFFSET_3 0x28934
  739. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  740. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  741. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  742. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  743. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  744. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  745. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  746. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  747. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  748. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  749. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  750. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  751. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  752. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  753. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  754. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  755. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  756. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  757. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  758. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  759. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  760. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  761. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  762. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  763. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  764. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  765. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  766. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  767. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  768. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  769. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  770. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  771. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  772. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  773. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  774. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  775. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  776. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  777. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  778. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  779. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  780. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  781. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  782. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  783. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  784. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  785. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  786. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  787. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  788. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  789. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  790. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  791. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  792. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  793. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  794. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  795. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  796. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  797. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  798. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  799. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  800. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  801. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  802. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  803. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  804. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  805. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  806. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  807. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  808. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  809. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  810. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  811. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  812. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  813. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  814. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  815. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  816. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  817. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  818. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  819. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  820. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  821. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  822. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  823. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  824. #define VGT_PRIMITIVE_TYPE 0x8958
  825. #define DB_DEPTH_CONTROL 0x28800
  826. #define DB_DEPTH_VIEW 0x28008
  827. #define DB_HTILE_DATA_BASE 0x28014
  828. #define DB_Z_INFO 0x28040
  829. # define Z_ARRAY_MODE(x) ((x) << 4)
  830. #define DB_STENCIL_INFO 0x28044
  831. #define DB_Z_READ_BASE 0x28048
  832. #define DB_STENCIL_READ_BASE 0x2804c
  833. #define DB_Z_WRITE_BASE 0x28050
  834. #define DB_STENCIL_WRITE_BASE 0x28054
  835. #define DB_DEPTH_SIZE 0x28058
  836. #define SQ_PGM_START_PS 0x28840
  837. #define SQ_PGM_START_VS 0x2885c
  838. #define SQ_PGM_START_GS 0x28874
  839. #define SQ_PGM_START_ES 0x2888c
  840. #define SQ_PGM_START_FS 0x288a4
  841. #define SQ_PGM_START_HS 0x288b8
  842. #define SQ_PGM_START_LS 0x288d0
  843. #define VGT_STRMOUT_CONFIG 0x28b94
  844. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  845. #define CB_TARGET_MASK 0x28238
  846. #define CB_SHADER_MASK 0x2823c
  847. #define GDS_ADDR_BASE 0x28720
  848. #define CB_IMMED0_BASE 0x28b9c
  849. #define CB_IMMED1_BASE 0x28ba0
  850. #define CB_IMMED2_BASE 0x28ba4
  851. #define CB_IMMED3_BASE 0x28ba8
  852. #define CB_IMMED4_BASE 0x28bac
  853. #define CB_IMMED5_BASE 0x28bb0
  854. #define CB_IMMED6_BASE 0x28bb4
  855. #define CB_IMMED7_BASE 0x28bb8
  856. #define CB_IMMED8_BASE 0x28bbc
  857. #define CB_IMMED9_BASE 0x28bc0
  858. #define CB_IMMED10_BASE 0x28bc4
  859. #define CB_IMMED11_BASE 0x28bc8
  860. /* all 12 CB blocks have these regs */
  861. #define CB_COLOR0_BASE 0x28c60
  862. #define CB_COLOR0_PITCH 0x28c64
  863. #define CB_COLOR0_SLICE 0x28c68
  864. #define CB_COLOR0_VIEW 0x28c6c
  865. #define CB_COLOR0_INFO 0x28c70
  866. # define CB_ARRAY_MODE(x) ((x) << 8)
  867. # define ARRAY_LINEAR_GENERAL 0
  868. # define ARRAY_LINEAR_ALIGNED 1
  869. # define ARRAY_1D_TILED_THIN1 2
  870. # define ARRAY_2D_TILED_THIN1 4
  871. #define CB_COLOR0_ATTRIB 0x28c74
  872. #define CB_COLOR0_DIM 0x28c78
  873. /* only CB0-7 blocks have these regs */
  874. #define CB_COLOR0_CMASK 0x28c7c
  875. #define CB_COLOR0_CMASK_SLICE 0x28c80
  876. #define CB_COLOR0_FMASK 0x28c84
  877. #define CB_COLOR0_FMASK_SLICE 0x28c88
  878. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  879. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  880. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  881. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  882. #define CB_COLOR1_BASE 0x28c9c
  883. #define CB_COLOR2_BASE 0x28cd8
  884. #define CB_COLOR3_BASE 0x28d14
  885. #define CB_COLOR4_BASE 0x28d50
  886. #define CB_COLOR5_BASE 0x28d8c
  887. #define CB_COLOR6_BASE 0x28dc8
  888. #define CB_COLOR7_BASE 0x28e04
  889. #define CB_COLOR8_BASE 0x28e40
  890. #define CB_COLOR9_BASE 0x28e5c
  891. #define CB_COLOR10_BASE 0x28e78
  892. #define CB_COLOR11_BASE 0x28e94
  893. #define CB_COLOR1_PITCH 0x28ca0
  894. #define CB_COLOR2_PITCH 0x28cdc
  895. #define CB_COLOR3_PITCH 0x28d18
  896. #define CB_COLOR4_PITCH 0x28d54
  897. #define CB_COLOR5_PITCH 0x28d90
  898. #define CB_COLOR6_PITCH 0x28dcc
  899. #define CB_COLOR7_PITCH 0x28e08
  900. #define CB_COLOR8_PITCH 0x28e44
  901. #define CB_COLOR9_PITCH 0x28e60
  902. #define CB_COLOR10_PITCH 0x28e7c
  903. #define CB_COLOR11_PITCH 0x28e98
  904. #define CB_COLOR1_SLICE 0x28ca4
  905. #define CB_COLOR2_SLICE 0x28ce0
  906. #define CB_COLOR3_SLICE 0x28d1c
  907. #define CB_COLOR4_SLICE 0x28d58
  908. #define CB_COLOR5_SLICE 0x28d94
  909. #define CB_COLOR6_SLICE 0x28dd0
  910. #define CB_COLOR7_SLICE 0x28e0c
  911. #define CB_COLOR8_SLICE 0x28e48
  912. #define CB_COLOR9_SLICE 0x28e64
  913. #define CB_COLOR10_SLICE 0x28e80
  914. #define CB_COLOR11_SLICE 0x28e9c
  915. #define CB_COLOR1_VIEW 0x28ca8
  916. #define CB_COLOR2_VIEW 0x28ce4
  917. #define CB_COLOR3_VIEW 0x28d20
  918. #define CB_COLOR4_VIEW 0x28d5c
  919. #define CB_COLOR5_VIEW 0x28d98
  920. #define CB_COLOR6_VIEW 0x28dd4
  921. #define CB_COLOR7_VIEW 0x28e10
  922. #define CB_COLOR8_VIEW 0x28e4c
  923. #define CB_COLOR9_VIEW 0x28e68
  924. #define CB_COLOR10_VIEW 0x28e84
  925. #define CB_COLOR11_VIEW 0x28ea0
  926. #define CB_COLOR1_INFO 0x28cac
  927. #define CB_COLOR2_INFO 0x28ce8
  928. #define CB_COLOR3_INFO 0x28d24
  929. #define CB_COLOR4_INFO 0x28d60
  930. #define CB_COLOR5_INFO 0x28d9c
  931. #define CB_COLOR6_INFO 0x28dd8
  932. #define CB_COLOR7_INFO 0x28e14
  933. #define CB_COLOR8_INFO 0x28e50
  934. #define CB_COLOR9_INFO 0x28e6c
  935. #define CB_COLOR10_INFO 0x28e88
  936. #define CB_COLOR11_INFO 0x28ea4
  937. #define CB_COLOR1_ATTRIB 0x28cb0
  938. #define CB_COLOR2_ATTRIB 0x28cec
  939. #define CB_COLOR3_ATTRIB 0x28d28
  940. #define CB_COLOR4_ATTRIB 0x28d64
  941. #define CB_COLOR5_ATTRIB 0x28da0
  942. #define CB_COLOR6_ATTRIB 0x28ddc
  943. #define CB_COLOR7_ATTRIB 0x28e18
  944. #define CB_COLOR8_ATTRIB 0x28e54
  945. #define CB_COLOR9_ATTRIB 0x28e70
  946. #define CB_COLOR10_ATTRIB 0x28e8c
  947. #define CB_COLOR11_ATTRIB 0x28ea8
  948. #define CB_COLOR1_DIM 0x28cb4
  949. #define CB_COLOR2_DIM 0x28cf0
  950. #define CB_COLOR3_DIM 0x28d2c
  951. #define CB_COLOR4_DIM 0x28d68
  952. #define CB_COLOR5_DIM 0x28da4
  953. #define CB_COLOR6_DIM 0x28de0
  954. #define CB_COLOR7_DIM 0x28e1c
  955. #define CB_COLOR8_DIM 0x28e58
  956. #define CB_COLOR9_DIM 0x28e74
  957. #define CB_COLOR10_DIM 0x28e90
  958. #define CB_COLOR11_DIM 0x28eac
  959. #define CB_COLOR1_CMASK 0x28cb8
  960. #define CB_COLOR2_CMASK 0x28cf4
  961. #define CB_COLOR3_CMASK 0x28d30
  962. #define CB_COLOR4_CMASK 0x28d6c
  963. #define CB_COLOR5_CMASK 0x28da8
  964. #define CB_COLOR6_CMASK 0x28de4
  965. #define CB_COLOR7_CMASK 0x28e20
  966. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  967. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  968. #define CB_COLOR3_CMASK_SLICE 0x28d34
  969. #define CB_COLOR4_CMASK_SLICE 0x28d70
  970. #define CB_COLOR5_CMASK_SLICE 0x28dac
  971. #define CB_COLOR6_CMASK_SLICE 0x28de8
  972. #define CB_COLOR7_CMASK_SLICE 0x28e24
  973. #define CB_COLOR1_FMASK 0x28cc0
  974. #define CB_COLOR2_FMASK 0x28cfc
  975. #define CB_COLOR3_FMASK 0x28d38
  976. #define CB_COLOR4_FMASK 0x28d74
  977. #define CB_COLOR5_FMASK 0x28db0
  978. #define CB_COLOR6_FMASK 0x28dec
  979. #define CB_COLOR7_FMASK 0x28e28
  980. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  981. #define CB_COLOR2_FMASK_SLICE 0x28d00
  982. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  983. #define CB_COLOR4_FMASK_SLICE 0x28d78
  984. #define CB_COLOR5_FMASK_SLICE 0x28db4
  985. #define CB_COLOR6_FMASK_SLICE 0x28df0
  986. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  987. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  988. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  989. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  990. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  991. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  992. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  993. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  994. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  995. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  996. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  997. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  998. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  999. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  1000. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  1001. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  1002. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  1003. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  1004. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  1005. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  1006. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  1007. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  1008. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  1009. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  1010. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  1011. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  1012. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  1013. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  1014. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  1015. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  1016. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  1017. # define TEX_ARRAY_MODE(x) ((x) << 28)
  1018. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  1019. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  1020. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  1021. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  1022. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  1023. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  1024. /* cayman 3D regs */
  1025. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B0
  1026. #define CAYMAN_DB_EQAA 0x28804
  1027. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  1028. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  1029. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  1030. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  1031. /* cayman packet3 addition */
  1032. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  1033. #endif