evergreen_blit_kms.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #define DI_PT_RECTLIST 0x11
  33. #define DI_INDEX_SIZE_16_BIT 0x0
  34. #define DI_SRC_SEL_AUTO_INDEX 0x2
  35. #define FMT_8 0x1
  36. #define FMT_5_6_5 0x8
  37. #define FMT_8_8_8_8 0x1a
  38. #define COLOR_8 0x1
  39. #define COLOR_5_6_5 0x8
  40. #define COLOR_8_8_8_8 0x1a
  41. /* emits 17 */
  42. static void
  43. set_render_target(struct radeon_device *rdev, int format,
  44. int w, int h, u64 gpu_addr)
  45. {
  46. u32 cb_color_info;
  47. int pitch, slice;
  48. h = ALIGN(h, 8);
  49. if (h < 8)
  50. h = 8;
  51. cb_color_info = ((format << 2) | (1 << 24) | (1 << 8));
  52. pitch = (w / 8) - 1;
  53. slice = ((w * h) / 64) - 1;
  54. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  55. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  56. radeon_ring_write(rdev, gpu_addr >> 8);
  57. radeon_ring_write(rdev, pitch);
  58. radeon_ring_write(rdev, slice);
  59. radeon_ring_write(rdev, 0);
  60. radeon_ring_write(rdev, cb_color_info);
  61. radeon_ring_write(rdev, (1 << 4));
  62. radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
  63. radeon_ring_write(rdev, 0);
  64. radeon_ring_write(rdev, 0);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, 0);
  67. radeon_ring_write(rdev, 0);
  68. radeon_ring_write(rdev, 0);
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, 0);
  71. }
  72. /* emits 5dw */
  73. static void
  74. cp_set_surface_sync(struct radeon_device *rdev,
  75. u32 sync_type, u32 size,
  76. u64 mc_addr)
  77. {
  78. u32 cp_coher_size;
  79. if (size == 0xffffffff)
  80. cp_coher_size = 0xffffffff;
  81. else
  82. cp_coher_size = ((size + 255) >> 8);
  83. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  84. radeon_ring_write(rdev, sync_type);
  85. radeon_ring_write(rdev, cp_coher_size);
  86. radeon_ring_write(rdev, mc_addr >> 8);
  87. radeon_ring_write(rdev, 10); /* poll interval */
  88. }
  89. /* emits 11dw + 1 surface sync = 16dw */
  90. static void
  91. set_shaders(struct radeon_device *rdev)
  92. {
  93. u64 gpu_addr;
  94. /* VS */
  95. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  96. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  97. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  98. radeon_ring_write(rdev, gpu_addr >> 8);
  99. radeon_ring_write(rdev, 2);
  100. radeon_ring_write(rdev, 0);
  101. /* PS */
  102. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  103. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  104. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  105. radeon_ring_write(rdev, gpu_addr >> 8);
  106. radeon_ring_write(rdev, 1);
  107. radeon_ring_write(rdev, 0);
  108. radeon_ring_write(rdev, 2);
  109. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  110. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  111. }
  112. /* emits 10 + 1 sync (5) = 15 */
  113. static void
  114. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  115. {
  116. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  117. /* high addr, stride */
  118. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  119. #ifdef __BIG_ENDIAN
  120. sq_vtx_constant_word2 |= (2 << 30);
  121. #endif
  122. /* xyzw swizzles */
  123. sq_vtx_constant_word3 = (0 << 3) | (1 << 6) | (2 << 9) | (3 << 12);
  124. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  125. radeon_ring_write(rdev, 0x580);
  126. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  127. radeon_ring_write(rdev, 48 - 1); /* size */
  128. radeon_ring_write(rdev, sq_vtx_constant_word2);
  129. radeon_ring_write(rdev, sq_vtx_constant_word3);
  130. radeon_ring_write(rdev, 0);
  131. radeon_ring_write(rdev, 0);
  132. radeon_ring_write(rdev, 0);
  133. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  134. if ((rdev->family == CHIP_CEDAR) ||
  135. (rdev->family == CHIP_PALM) ||
  136. (rdev->family == CHIP_CAICOS))
  137. cp_set_surface_sync(rdev,
  138. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  139. else
  140. cp_set_surface_sync(rdev,
  141. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  142. }
  143. /* emits 10 */
  144. static void
  145. set_tex_resource(struct radeon_device *rdev,
  146. int format, int w, int h, int pitch,
  147. u64 gpu_addr)
  148. {
  149. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  150. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  151. if (h < 1)
  152. h = 1;
  153. sq_tex_resource_word0 = (1 << 0); /* 2D */
  154. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  155. ((w - 1) << 18));
  156. sq_tex_resource_word1 = ((h - 1) << 0) | (1 << 28);
  157. /* xyzw swizzles */
  158. sq_tex_resource_word4 = (0 << 16) | (1 << 19) | (2 << 22) | (3 << 25);
  159. sq_tex_resource_word7 = format | (SQ_TEX_VTX_VALID_TEXTURE << 30);
  160. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  161. radeon_ring_write(rdev, 0);
  162. radeon_ring_write(rdev, sq_tex_resource_word0);
  163. radeon_ring_write(rdev, sq_tex_resource_word1);
  164. radeon_ring_write(rdev, gpu_addr >> 8);
  165. radeon_ring_write(rdev, gpu_addr >> 8);
  166. radeon_ring_write(rdev, sq_tex_resource_word4);
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, 0);
  169. radeon_ring_write(rdev, sq_tex_resource_word7);
  170. }
  171. /* emits 12 */
  172. static void
  173. set_scissors(struct radeon_device *rdev, int x1, int y1,
  174. int x2, int y2)
  175. {
  176. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  177. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  178. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  179. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  180. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  181. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  182. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  183. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  184. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  185. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  186. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  187. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  188. }
  189. /* emits 10 */
  190. static void
  191. draw_auto(struct radeon_device *rdev)
  192. {
  193. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  194. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  195. radeon_ring_write(rdev, DI_PT_RECTLIST);
  196. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  197. radeon_ring_write(rdev,
  198. #ifdef __BIG_ENDIAN
  199. (2 << 2) |
  200. #endif
  201. DI_INDEX_SIZE_16_BIT);
  202. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  203. radeon_ring_write(rdev, 1);
  204. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  205. radeon_ring_write(rdev, 3);
  206. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  207. }
  208. /* emits 36 */
  209. static void
  210. set_default_state(struct radeon_device *rdev)
  211. {
  212. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  213. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  214. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  215. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  216. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  217. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  218. int num_hs_threads, num_ls_threads;
  219. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  220. int num_hs_stack_entries, num_ls_stack_entries;
  221. u64 gpu_addr;
  222. int dwords;
  223. switch (rdev->family) {
  224. case CHIP_CEDAR:
  225. default:
  226. num_ps_gprs = 93;
  227. num_vs_gprs = 46;
  228. num_temp_gprs = 4;
  229. num_gs_gprs = 31;
  230. num_es_gprs = 31;
  231. num_hs_gprs = 23;
  232. num_ls_gprs = 23;
  233. num_ps_threads = 96;
  234. num_vs_threads = 16;
  235. num_gs_threads = 16;
  236. num_es_threads = 16;
  237. num_hs_threads = 16;
  238. num_ls_threads = 16;
  239. num_ps_stack_entries = 42;
  240. num_vs_stack_entries = 42;
  241. num_gs_stack_entries = 42;
  242. num_es_stack_entries = 42;
  243. num_hs_stack_entries = 42;
  244. num_ls_stack_entries = 42;
  245. break;
  246. case CHIP_REDWOOD:
  247. num_ps_gprs = 93;
  248. num_vs_gprs = 46;
  249. num_temp_gprs = 4;
  250. num_gs_gprs = 31;
  251. num_es_gprs = 31;
  252. num_hs_gprs = 23;
  253. num_ls_gprs = 23;
  254. num_ps_threads = 128;
  255. num_vs_threads = 20;
  256. num_gs_threads = 20;
  257. num_es_threads = 20;
  258. num_hs_threads = 20;
  259. num_ls_threads = 20;
  260. num_ps_stack_entries = 42;
  261. num_vs_stack_entries = 42;
  262. num_gs_stack_entries = 42;
  263. num_es_stack_entries = 42;
  264. num_hs_stack_entries = 42;
  265. num_ls_stack_entries = 42;
  266. break;
  267. case CHIP_JUNIPER:
  268. num_ps_gprs = 93;
  269. num_vs_gprs = 46;
  270. num_temp_gprs = 4;
  271. num_gs_gprs = 31;
  272. num_es_gprs = 31;
  273. num_hs_gprs = 23;
  274. num_ls_gprs = 23;
  275. num_ps_threads = 128;
  276. num_vs_threads = 20;
  277. num_gs_threads = 20;
  278. num_es_threads = 20;
  279. num_hs_threads = 20;
  280. num_ls_threads = 20;
  281. num_ps_stack_entries = 85;
  282. num_vs_stack_entries = 85;
  283. num_gs_stack_entries = 85;
  284. num_es_stack_entries = 85;
  285. num_hs_stack_entries = 85;
  286. num_ls_stack_entries = 85;
  287. break;
  288. case CHIP_CYPRESS:
  289. case CHIP_HEMLOCK:
  290. num_ps_gprs = 93;
  291. num_vs_gprs = 46;
  292. num_temp_gprs = 4;
  293. num_gs_gprs = 31;
  294. num_es_gprs = 31;
  295. num_hs_gprs = 23;
  296. num_ls_gprs = 23;
  297. num_ps_threads = 128;
  298. num_vs_threads = 20;
  299. num_gs_threads = 20;
  300. num_es_threads = 20;
  301. num_hs_threads = 20;
  302. num_ls_threads = 20;
  303. num_ps_stack_entries = 85;
  304. num_vs_stack_entries = 85;
  305. num_gs_stack_entries = 85;
  306. num_es_stack_entries = 85;
  307. num_hs_stack_entries = 85;
  308. num_ls_stack_entries = 85;
  309. break;
  310. case CHIP_PALM:
  311. num_ps_gprs = 93;
  312. num_vs_gprs = 46;
  313. num_temp_gprs = 4;
  314. num_gs_gprs = 31;
  315. num_es_gprs = 31;
  316. num_hs_gprs = 23;
  317. num_ls_gprs = 23;
  318. num_ps_threads = 96;
  319. num_vs_threads = 16;
  320. num_gs_threads = 16;
  321. num_es_threads = 16;
  322. num_hs_threads = 16;
  323. num_ls_threads = 16;
  324. num_ps_stack_entries = 42;
  325. num_vs_stack_entries = 42;
  326. num_gs_stack_entries = 42;
  327. num_es_stack_entries = 42;
  328. num_hs_stack_entries = 42;
  329. num_ls_stack_entries = 42;
  330. break;
  331. case CHIP_BARTS:
  332. num_ps_gprs = 93;
  333. num_vs_gprs = 46;
  334. num_temp_gprs = 4;
  335. num_gs_gprs = 31;
  336. num_es_gprs = 31;
  337. num_hs_gprs = 23;
  338. num_ls_gprs = 23;
  339. num_ps_threads = 128;
  340. num_vs_threads = 20;
  341. num_gs_threads = 20;
  342. num_es_threads = 20;
  343. num_hs_threads = 20;
  344. num_ls_threads = 20;
  345. num_ps_stack_entries = 85;
  346. num_vs_stack_entries = 85;
  347. num_gs_stack_entries = 85;
  348. num_es_stack_entries = 85;
  349. num_hs_stack_entries = 85;
  350. num_ls_stack_entries = 85;
  351. break;
  352. case CHIP_TURKS:
  353. num_ps_gprs = 93;
  354. num_vs_gprs = 46;
  355. num_temp_gprs = 4;
  356. num_gs_gprs = 31;
  357. num_es_gprs = 31;
  358. num_hs_gprs = 23;
  359. num_ls_gprs = 23;
  360. num_ps_threads = 128;
  361. num_vs_threads = 20;
  362. num_gs_threads = 20;
  363. num_es_threads = 20;
  364. num_hs_threads = 20;
  365. num_ls_threads = 20;
  366. num_ps_stack_entries = 42;
  367. num_vs_stack_entries = 42;
  368. num_gs_stack_entries = 42;
  369. num_es_stack_entries = 42;
  370. num_hs_stack_entries = 42;
  371. num_ls_stack_entries = 42;
  372. break;
  373. case CHIP_CAICOS:
  374. num_ps_gprs = 93;
  375. num_vs_gprs = 46;
  376. num_temp_gprs = 4;
  377. num_gs_gprs = 31;
  378. num_es_gprs = 31;
  379. num_hs_gprs = 23;
  380. num_ls_gprs = 23;
  381. num_ps_threads = 128;
  382. num_vs_threads = 10;
  383. num_gs_threads = 10;
  384. num_es_threads = 10;
  385. num_hs_threads = 10;
  386. num_ls_threads = 10;
  387. num_ps_stack_entries = 42;
  388. num_vs_stack_entries = 42;
  389. num_gs_stack_entries = 42;
  390. num_es_stack_entries = 42;
  391. num_hs_stack_entries = 42;
  392. num_ls_stack_entries = 42;
  393. break;
  394. }
  395. if ((rdev->family == CHIP_CEDAR) ||
  396. (rdev->family == CHIP_PALM) ||
  397. (rdev->family == CHIP_CAICOS))
  398. sq_config = 0;
  399. else
  400. sq_config = VC_ENABLE;
  401. sq_config |= (EXPORT_SRC_C |
  402. CS_PRIO(0) |
  403. LS_PRIO(0) |
  404. HS_PRIO(0) |
  405. PS_PRIO(0) |
  406. VS_PRIO(1) |
  407. GS_PRIO(2) |
  408. ES_PRIO(3));
  409. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  410. NUM_VS_GPRS(num_vs_gprs) |
  411. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  412. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  413. NUM_ES_GPRS(num_es_gprs));
  414. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  415. NUM_LS_GPRS(num_ls_gprs));
  416. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  417. NUM_VS_THREADS(num_vs_threads) |
  418. NUM_GS_THREADS(num_gs_threads) |
  419. NUM_ES_THREADS(num_es_threads));
  420. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  421. NUM_LS_THREADS(num_ls_threads));
  422. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  423. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  424. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  425. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  426. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  427. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  428. /* set clear context state */
  429. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  430. radeon_ring_write(rdev, 0);
  431. /* disable dyn gprs */
  432. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  433. radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  434. radeon_ring_write(rdev, 0);
  435. /* SQ config */
  436. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  437. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  438. radeon_ring_write(rdev, sq_config);
  439. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  440. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  441. radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
  442. radeon_ring_write(rdev, 0);
  443. radeon_ring_write(rdev, 0);
  444. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  445. radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
  446. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  447. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  448. radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
  449. /* CONTEXT_CONTROL */
  450. radeon_ring_write(rdev, 0xc0012800);
  451. radeon_ring_write(rdev, 0x80000000);
  452. radeon_ring_write(rdev, 0x80000000);
  453. /* SQ_VTX_BASE_VTX_LOC */
  454. radeon_ring_write(rdev, 0xc0026f00);
  455. radeon_ring_write(rdev, 0x00000000);
  456. radeon_ring_write(rdev, 0x00000000);
  457. radeon_ring_write(rdev, 0x00000000);
  458. /* SET_SAMPLER */
  459. radeon_ring_write(rdev, 0xc0036e00);
  460. radeon_ring_write(rdev, 0x00000000);
  461. radeon_ring_write(rdev, 0x00000012);
  462. radeon_ring_write(rdev, 0x00000000);
  463. radeon_ring_write(rdev, 0x00000000);
  464. /* set to DX10/11 mode */
  465. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  466. radeon_ring_write(rdev, 1);
  467. /* emit an IB pointing at default state */
  468. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  469. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  470. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  471. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  472. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  473. radeon_ring_write(rdev, dwords);
  474. }
  475. static inline uint32_t i2f(uint32_t input)
  476. {
  477. u32 result, i, exponent, fraction;
  478. if ((input & 0x3fff) == 0)
  479. result = 0; /* 0 is a special case */
  480. else {
  481. exponent = 140; /* exponent biased by 127; */
  482. fraction = (input & 0x3fff) << 10; /* cheat and only
  483. handle numbers below 2^^15 */
  484. for (i = 0; i < 14; i++) {
  485. if (fraction & 0x800000)
  486. break;
  487. else {
  488. fraction = fraction << 1; /* keep
  489. shifting left until top bit = 1 */
  490. exponent = exponent - 1;
  491. }
  492. }
  493. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  494. off top bit; assumed 1 */
  495. }
  496. return result;
  497. }
  498. int evergreen_blit_init(struct radeon_device *rdev)
  499. {
  500. u32 obj_size;
  501. int i, r, dwords;
  502. void *ptr;
  503. u32 packet2s[16];
  504. int num_packet2s = 0;
  505. /* pin copy shader into vram if already initialized */
  506. if (rdev->r600_blit.shader_obj)
  507. goto done;
  508. mutex_init(&rdev->r600_blit.mutex);
  509. rdev->r600_blit.state_offset = 0;
  510. rdev->r600_blit.state_len = evergreen_default_size;
  511. dwords = rdev->r600_blit.state_len;
  512. while (dwords & 0xf) {
  513. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  514. dwords++;
  515. }
  516. obj_size = dwords * 4;
  517. obj_size = ALIGN(obj_size, 256);
  518. rdev->r600_blit.vs_offset = obj_size;
  519. obj_size += evergreen_vs_size * 4;
  520. obj_size = ALIGN(obj_size, 256);
  521. rdev->r600_blit.ps_offset = obj_size;
  522. obj_size += evergreen_ps_size * 4;
  523. obj_size = ALIGN(obj_size, 256);
  524. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  525. &rdev->r600_blit.shader_obj);
  526. if (r) {
  527. DRM_ERROR("evergreen failed to allocate shader\n");
  528. return r;
  529. }
  530. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  531. obj_size,
  532. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  533. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  534. if (unlikely(r != 0))
  535. return r;
  536. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  537. if (r) {
  538. DRM_ERROR("failed to map blit object %d\n", r);
  539. return r;
  540. }
  541. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  542. evergreen_default_state, rdev->r600_blit.state_len * 4);
  543. if (num_packet2s)
  544. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  545. packet2s, num_packet2s * 4);
  546. for (i = 0; i < evergreen_vs_size; i++)
  547. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
  548. for (i = 0; i < evergreen_ps_size; i++)
  549. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
  550. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  551. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  552. done:
  553. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  554. if (unlikely(r != 0))
  555. return r;
  556. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  557. &rdev->r600_blit.shader_gpu_addr);
  558. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  559. if (r) {
  560. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  561. return r;
  562. }
  563. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  564. return 0;
  565. }
  566. void evergreen_blit_fini(struct radeon_device *rdev)
  567. {
  568. int r;
  569. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  570. if (rdev->r600_blit.shader_obj == NULL)
  571. return;
  572. /* If we can't reserve the bo, unref should be enough to destroy
  573. * it when it becomes idle.
  574. */
  575. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  576. if (!r) {
  577. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  578. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  579. }
  580. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  581. }
  582. static int evergreen_vb_ib_get(struct radeon_device *rdev)
  583. {
  584. int r;
  585. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  586. if (r) {
  587. DRM_ERROR("failed to get IB for vertex buffer\n");
  588. return r;
  589. }
  590. rdev->r600_blit.vb_total = 64*1024;
  591. rdev->r600_blit.vb_used = 0;
  592. return 0;
  593. }
  594. static void evergreen_vb_ib_put(struct radeon_device *rdev)
  595. {
  596. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  597. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  598. }
  599. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  600. {
  601. int r;
  602. int ring_size, line_size;
  603. int max_size;
  604. /* loops of emits + fence emit possible */
  605. int dwords_per_loop = 74, num_loops;
  606. r = evergreen_vb_ib_get(rdev);
  607. if (r)
  608. return r;
  609. /* 8 bpp vs 32 bpp for xfer unit */
  610. if (size_bytes & 3)
  611. line_size = 8192;
  612. else
  613. line_size = 8192 * 4;
  614. max_size = 8192 * line_size;
  615. /* major loops cover the max size transfer */
  616. num_loops = ((size_bytes + max_size) / max_size);
  617. /* minor loops cover the extra non aligned bits */
  618. num_loops += ((size_bytes % line_size) ? 1 : 0);
  619. /* calculate number of loops correctly */
  620. ring_size = num_loops * dwords_per_loop;
  621. /* set default + shaders */
  622. ring_size += 52; /* shaders + def state */
  623. ring_size += 10; /* fence emit for VB IB */
  624. ring_size += 5; /* done copy */
  625. ring_size += 10; /* fence emit for done copy */
  626. r = radeon_ring_lock(rdev, ring_size);
  627. if (r)
  628. return r;
  629. set_default_state(rdev); /* 36 */
  630. set_shaders(rdev); /* 16 */
  631. return 0;
  632. }
  633. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  634. {
  635. int r;
  636. if (rdev->r600_blit.vb_ib)
  637. evergreen_vb_ib_put(rdev);
  638. if (fence)
  639. r = radeon_fence_emit(rdev, fence);
  640. radeon_ring_unlock_commit(rdev);
  641. }
  642. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  643. u64 src_gpu_addr, u64 dst_gpu_addr,
  644. int size_bytes)
  645. {
  646. int max_bytes;
  647. u64 vb_gpu_addr;
  648. u32 *vb;
  649. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  650. size_bytes, rdev->r600_blit.vb_used);
  651. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  652. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  653. max_bytes = 8192;
  654. while (size_bytes) {
  655. int cur_size = size_bytes;
  656. int src_x = src_gpu_addr & 255;
  657. int dst_x = dst_gpu_addr & 255;
  658. int h = 1;
  659. src_gpu_addr = src_gpu_addr & ~255ULL;
  660. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  661. if (!src_x && !dst_x) {
  662. h = (cur_size / max_bytes);
  663. if (h > 8192)
  664. h = 8192;
  665. if (h == 0)
  666. h = 1;
  667. else
  668. cur_size = max_bytes;
  669. } else {
  670. if (cur_size > max_bytes)
  671. cur_size = max_bytes;
  672. if (cur_size > (max_bytes - dst_x))
  673. cur_size = (max_bytes - dst_x);
  674. if (cur_size > (max_bytes - src_x))
  675. cur_size = (max_bytes - src_x);
  676. }
  677. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  678. WARN_ON(1);
  679. }
  680. vb[0] = i2f(dst_x);
  681. vb[1] = 0;
  682. vb[2] = i2f(src_x);
  683. vb[3] = 0;
  684. vb[4] = i2f(dst_x);
  685. vb[5] = i2f(h);
  686. vb[6] = i2f(src_x);
  687. vb[7] = i2f(h);
  688. vb[8] = i2f(dst_x + cur_size);
  689. vb[9] = i2f(h);
  690. vb[10] = i2f(src_x + cur_size);
  691. vb[11] = i2f(h);
  692. /* src 10 */
  693. set_tex_resource(rdev, FMT_8,
  694. src_x + cur_size, h, src_x + cur_size,
  695. src_gpu_addr);
  696. /* 5 */
  697. cp_set_surface_sync(rdev,
  698. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  699. /* dst 17 */
  700. set_render_target(rdev, COLOR_8,
  701. dst_x + cur_size, h,
  702. dst_gpu_addr);
  703. /* scissors 12 */
  704. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  705. /* 15 */
  706. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  707. set_vtx_resource(rdev, vb_gpu_addr);
  708. /* draw 10 */
  709. draw_auto(rdev);
  710. /* 5 */
  711. cp_set_surface_sync(rdev,
  712. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  713. cur_size * h, dst_gpu_addr);
  714. vb += 12;
  715. rdev->r600_blit.vb_used += 12 * 4;
  716. src_gpu_addr += cur_size * h;
  717. dst_gpu_addr += cur_size * h;
  718. size_bytes -= cur_size * h;
  719. }
  720. } else {
  721. max_bytes = 8192 * 4;
  722. while (size_bytes) {
  723. int cur_size = size_bytes;
  724. int src_x = (src_gpu_addr & 255);
  725. int dst_x = (dst_gpu_addr & 255);
  726. int h = 1;
  727. src_gpu_addr = src_gpu_addr & ~255ULL;
  728. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  729. if (!src_x && !dst_x) {
  730. h = (cur_size / max_bytes);
  731. if (h > 8192)
  732. h = 8192;
  733. if (h == 0)
  734. h = 1;
  735. else
  736. cur_size = max_bytes;
  737. } else {
  738. if (cur_size > max_bytes)
  739. cur_size = max_bytes;
  740. if (cur_size > (max_bytes - dst_x))
  741. cur_size = (max_bytes - dst_x);
  742. if (cur_size > (max_bytes - src_x))
  743. cur_size = (max_bytes - src_x);
  744. }
  745. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  746. WARN_ON(1);
  747. }
  748. vb[0] = i2f(dst_x / 4);
  749. vb[1] = 0;
  750. vb[2] = i2f(src_x / 4);
  751. vb[3] = 0;
  752. vb[4] = i2f(dst_x / 4);
  753. vb[5] = i2f(h);
  754. vb[6] = i2f(src_x / 4);
  755. vb[7] = i2f(h);
  756. vb[8] = i2f((dst_x + cur_size) / 4);
  757. vb[9] = i2f(h);
  758. vb[10] = i2f((src_x + cur_size) / 4);
  759. vb[11] = i2f(h);
  760. /* src 10 */
  761. set_tex_resource(rdev, FMT_8_8_8_8,
  762. (src_x + cur_size) / 4,
  763. h, (src_x + cur_size) / 4,
  764. src_gpu_addr);
  765. /* 5 */
  766. cp_set_surface_sync(rdev,
  767. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  768. /* dst 17 */
  769. set_render_target(rdev, COLOR_8_8_8_8,
  770. (dst_x + cur_size) / 4, h,
  771. dst_gpu_addr);
  772. /* scissors 12 */
  773. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  774. /* Vertex buffer setup 15 */
  775. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  776. set_vtx_resource(rdev, vb_gpu_addr);
  777. /* draw 10 */
  778. draw_auto(rdev);
  779. /* 5 */
  780. cp_set_surface_sync(rdev,
  781. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  782. cur_size * h, dst_gpu_addr);
  783. /* 74 ring dwords per loop */
  784. vb += 12;
  785. rdev->r600_blit.vb_used += 12 * 4;
  786. src_gpu_addr += cur_size * h;
  787. dst_gpu_addr += cur_size * h;
  788. size_bytes -= cur_size * h;
  789. }
  790. }
  791. }