atombios_crtc.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  375. args.v3.ucSpreadSpectrumType = ss->type;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  390. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v2.ucEnable = enable;
  396. } else if (ASIC_IS_DCE4(rdev)) {
  397. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  398. args.v2.ucSpreadSpectrumType = ss->type;
  399. switch (pll_id) {
  400. case ATOM_PPLL1:
  401. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  402. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  403. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  404. break;
  405. case ATOM_PPLL2:
  406. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  407. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  408. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  409. break;
  410. case ATOM_DCPLL:
  411. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  412. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  413. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  414. break;
  415. case ATOM_PPLL_INVALID:
  416. return;
  417. }
  418. args.v2.ucEnable = enable;
  419. } else if (ASIC_IS_DCE3(rdev)) {
  420. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  421. args.v1.ucSpreadSpectrumType = ss->type;
  422. args.v1.ucSpreadSpectrumStep = ss->step;
  423. args.v1.ucSpreadSpectrumDelay = ss->delay;
  424. args.v1.ucSpreadSpectrumRange = ss->range;
  425. args.v1.ucPpll = pll_id;
  426. args.v1.ucEnable = enable;
  427. } else if (ASIC_IS_AVIVO(rdev)) {
  428. if (enable == ATOM_DISABLE) {
  429. atombios_disable_ss(crtc);
  430. return;
  431. }
  432. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  433. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  434. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  435. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  436. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  437. args.lvds_ss_2.ucEnable = enable;
  438. } else {
  439. if (enable == ATOM_DISABLE) {
  440. atombios_disable_ss(crtc);
  441. return;
  442. }
  443. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  444. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  445. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  446. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  447. args.lvds_ss.ucEnable = enable;
  448. }
  449. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  450. }
  451. union adjust_pixel_clock {
  452. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  453. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  454. };
  455. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  456. struct drm_display_mode *mode,
  457. struct radeon_pll *pll,
  458. bool ss_enabled,
  459. struct radeon_atom_ss *ss)
  460. {
  461. struct drm_device *dev = crtc->dev;
  462. struct radeon_device *rdev = dev->dev_private;
  463. struct drm_encoder *encoder = NULL;
  464. struct radeon_encoder *radeon_encoder = NULL;
  465. u32 adjusted_clock = mode->clock;
  466. int encoder_mode = 0;
  467. u32 dp_clock = mode->clock;
  468. int bpc = 8;
  469. /* reset the pll flags */
  470. pll->flags = 0;
  471. if (ASIC_IS_AVIVO(rdev)) {
  472. if ((rdev->family == CHIP_RS600) ||
  473. (rdev->family == CHIP_RS690) ||
  474. (rdev->family == CHIP_RS740))
  475. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  476. RADEON_PLL_PREFER_CLOSEST_LOWER);
  477. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  478. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  479. else
  480. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  481. } else {
  482. pll->flags |= RADEON_PLL_LEGACY;
  483. if (mode->clock > 200000) /* range limits??? */
  484. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  485. else
  486. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  487. }
  488. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  489. if (encoder->crtc == crtc) {
  490. radeon_encoder = to_radeon_encoder(encoder);
  491. encoder_mode = atombios_get_encoder_mode(encoder);
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  493. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  494. if (connector) {
  495. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  496. struct radeon_connector_atom_dig *dig_connector =
  497. radeon_connector->con_priv;
  498. dp_clock = dig_connector->dp_clock;
  499. }
  500. }
  501. /* use recommended ref_div for ss */
  502. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  503. if (ss_enabled) {
  504. if (ss->refdiv) {
  505. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  506. pll->flags |= RADEON_PLL_USE_REF_DIV;
  507. pll->reference_div = ss->refdiv;
  508. if (ASIC_IS_AVIVO(rdev))
  509. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  510. }
  511. }
  512. }
  513. if (ASIC_IS_AVIVO(rdev)) {
  514. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  515. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  516. adjusted_clock = mode->clock * 2;
  517. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  518. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  519. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  520. pll->flags |= RADEON_PLL_IS_LCD;
  521. } else {
  522. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  523. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  524. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  525. pll->flags |= RADEON_PLL_USE_REF_DIV;
  526. }
  527. break;
  528. }
  529. }
  530. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  531. * accordingly based on the encoder/transmitter to work around
  532. * special hw requirements.
  533. */
  534. if (ASIC_IS_DCE3(rdev)) {
  535. union adjust_pixel_clock args;
  536. u8 frev, crev;
  537. int index;
  538. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  539. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  540. &crev))
  541. return adjusted_clock;
  542. memset(&args, 0, sizeof(args));
  543. switch (frev) {
  544. case 1:
  545. switch (crev) {
  546. case 1:
  547. case 2:
  548. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  549. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  550. args.v1.ucEncodeMode = encoder_mode;
  551. if (ss_enabled)
  552. args.v1.ucConfig |=
  553. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  554. atom_execute_table(rdev->mode_info.atom_context,
  555. index, (uint32_t *)&args);
  556. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  557. break;
  558. case 3:
  559. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  560. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  561. args.v3.sInput.ucEncodeMode = encoder_mode;
  562. args.v3.sInput.ucDispPllConfig = 0;
  563. if (ss_enabled)
  564. args.v3.sInput.ucDispPllConfig |=
  565. DISPPLL_CONFIG_SS_ENABLE;
  566. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  567. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  568. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  569. args.v3.sInput.ucDispPllConfig |=
  570. DISPPLL_CONFIG_COHERENT_MODE;
  571. /* 16200 or 27000 */
  572. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  573. } else {
  574. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  575. /* deep color support */
  576. args.v3.sInput.usPixelClock =
  577. cpu_to_le16((mode->clock * bpc / 8) / 10);
  578. }
  579. if (dig->coherent_mode)
  580. args.v3.sInput.ucDispPllConfig |=
  581. DISPPLL_CONFIG_COHERENT_MODE;
  582. if (mode->clock > 165000)
  583. args.v3.sInput.ucDispPllConfig |=
  584. DISPPLL_CONFIG_DUAL_LINK;
  585. }
  586. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  587. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  588. args.v3.sInput.ucDispPllConfig |=
  589. DISPPLL_CONFIG_COHERENT_MODE;
  590. /* 16200 or 27000 */
  591. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  592. } else if (encoder_mode != ATOM_ENCODER_MODE_LVDS) {
  593. if (mode->clock > 165000)
  594. args.v3.sInput.ucDispPllConfig |=
  595. DISPPLL_CONFIG_DUAL_LINK;
  596. }
  597. }
  598. atom_execute_table(rdev->mode_info.atom_context,
  599. index, (uint32_t *)&args);
  600. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  601. if (args.v3.sOutput.ucRefDiv) {
  602. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  603. pll->flags |= RADEON_PLL_USE_REF_DIV;
  604. pll->reference_div = args.v3.sOutput.ucRefDiv;
  605. }
  606. if (args.v3.sOutput.ucPostDiv) {
  607. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  608. pll->flags |= RADEON_PLL_USE_POST_DIV;
  609. pll->post_div = args.v3.sOutput.ucPostDiv;
  610. }
  611. break;
  612. default:
  613. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  614. return adjusted_clock;
  615. }
  616. break;
  617. default:
  618. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  619. return adjusted_clock;
  620. }
  621. }
  622. return adjusted_clock;
  623. }
  624. union set_pixel_clock {
  625. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  626. PIXEL_CLOCK_PARAMETERS v1;
  627. PIXEL_CLOCK_PARAMETERS_V2 v2;
  628. PIXEL_CLOCK_PARAMETERS_V3 v3;
  629. PIXEL_CLOCK_PARAMETERS_V5 v5;
  630. PIXEL_CLOCK_PARAMETERS_V6 v6;
  631. };
  632. /* on DCE5, make sure the voltage is high enough to support the
  633. * required disp clk.
  634. */
  635. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  636. u32 dispclk)
  637. {
  638. struct drm_device *dev = crtc->dev;
  639. struct radeon_device *rdev = dev->dev_private;
  640. u8 frev, crev;
  641. int index;
  642. union set_pixel_clock args;
  643. memset(&args, 0, sizeof(args));
  644. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  645. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  646. &crev))
  647. return;
  648. switch (frev) {
  649. case 1:
  650. switch (crev) {
  651. case 5:
  652. /* if the default dcpll clock is specified,
  653. * SetPixelClock provides the dividers
  654. */
  655. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  656. args.v5.usPixelClock = cpu_to_le16(dispclk);
  657. args.v5.ucPpll = ATOM_DCPLL;
  658. break;
  659. case 6:
  660. /* if the default dcpll clock is specified,
  661. * SetPixelClock provides the dividers
  662. */
  663. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  664. args.v6.ucPpll = ATOM_DCPLL;
  665. break;
  666. default:
  667. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  668. return;
  669. }
  670. break;
  671. default:
  672. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  673. return;
  674. }
  675. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  676. }
  677. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  678. int crtc_id,
  679. int pll_id,
  680. u32 encoder_mode,
  681. u32 encoder_id,
  682. u32 clock,
  683. u32 ref_div,
  684. u32 fb_div,
  685. u32 frac_fb_div,
  686. u32 post_div)
  687. {
  688. struct drm_device *dev = crtc->dev;
  689. struct radeon_device *rdev = dev->dev_private;
  690. u8 frev, crev;
  691. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  692. union set_pixel_clock args;
  693. memset(&args, 0, sizeof(args));
  694. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  695. &crev))
  696. return;
  697. switch (frev) {
  698. case 1:
  699. switch (crev) {
  700. case 1:
  701. if (clock == ATOM_DISABLE)
  702. return;
  703. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  704. args.v1.usRefDiv = cpu_to_le16(ref_div);
  705. args.v1.usFbDiv = cpu_to_le16(fb_div);
  706. args.v1.ucFracFbDiv = frac_fb_div;
  707. args.v1.ucPostDiv = post_div;
  708. args.v1.ucPpll = pll_id;
  709. args.v1.ucCRTC = crtc_id;
  710. args.v1.ucRefDivSrc = 1;
  711. break;
  712. case 2:
  713. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  714. args.v2.usRefDiv = cpu_to_le16(ref_div);
  715. args.v2.usFbDiv = cpu_to_le16(fb_div);
  716. args.v2.ucFracFbDiv = frac_fb_div;
  717. args.v2.ucPostDiv = post_div;
  718. args.v2.ucPpll = pll_id;
  719. args.v2.ucCRTC = crtc_id;
  720. args.v2.ucRefDivSrc = 1;
  721. break;
  722. case 3:
  723. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  724. args.v3.usRefDiv = cpu_to_le16(ref_div);
  725. args.v3.usFbDiv = cpu_to_le16(fb_div);
  726. args.v3.ucFracFbDiv = frac_fb_div;
  727. args.v3.ucPostDiv = post_div;
  728. args.v3.ucPpll = pll_id;
  729. args.v3.ucMiscInfo = (pll_id << 2);
  730. args.v3.ucTransmitterId = encoder_id;
  731. args.v3.ucEncoderMode = encoder_mode;
  732. break;
  733. case 5:
  734. args.v5.ucCRTC = crtc_id;
  735. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  736. args.v5.ucRefDiv = ref_div;
  737. args.v5.usFbDiv = cpu_to_le16(fb_div);
  738. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  739. args.v5.ucPostDiv = post_div;
  740. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  741. args.v5.ucTransmitterID = encoder_id;
  742. args.v5.ucEncoderMode = encoder_mode;
  743. args.v5.ucPpll = pll_id;
  744. break;
  745. case 6:
  746. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  747. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  748. args.v6.ucRefDiv = ref_div;
  749. args.v6.usFbDiv = cpu_to_le16(fb_div);
  750. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  751. args.v6.ucPostDiv = post_div;
  752. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  753. args.v6.ucTransmitterID = encoder_id;
  754. args.v6.ucEncoderMode = encoder_mode;
  755. args.v6.ucPpll = pll_id;
  756. break;
  757. default:
  758. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  759. return;
  760. }
  761. break;
  762. default:
  763. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  764. return;
  765. }
  766. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  767. }
  768. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  769. {
  770. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  771. struct drm_device *dev = crtc->dev;
  772. struct radeon_device *rdev = dev->dev_private;
  773. struct drm_encoder *encoder = NULL;
  774. struct radeon_encoder *radeon_encoder = NULL;
  775. u32 pll_clock = mode->clock;
  776. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  777. struct radeon_pll *pll;
  778. u32 adjusted_clock;
  779. int encoder_mode = 0;
  780. struct radeon_atom_ss ss;
  781. bool ss_enabled = false;
  782. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  783. if (encoder->crtc == crtc) {
  784. radeon_encoder = to_radeon_encoder(encoder);
  785. encoder_mode = atombios_get_encoder_mode(encoder);
  786. break;
  787. }
  788. }
  789. if (!radeon_encoder)
  790. return;
  791. switch (radeon_crtc->pll_id) {
  792. case ATOM_PPLL1:
  793. pll = &rdev->clock.p1pll;
  794. break;
  795. case ATOM_PPLL2:
  796. pll = &rdev->clock.p2pll;
  797. break;
  798. case ATOM_DCPLL:
  799. case ATOM_PPLL_INVALID:
  800. default:
  801. pll = &rdev->clock.dcpll;
  802. break;
  803. }
  804. if (radeon_encoder->active_device &
  805. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  806. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  807. struct drm_connector *connector =
  808. radeon_get_connector_for_encoder(encoder);
  809. struct radeon_connector *radeon_connector =
  810. to_radeon_connector(connector);
  811. struct radeon_connector_atom_dig *dig_connector =
  812. radeon_connector->con_priv;
  813. int dp_clock;
  814. switch (encoder_mode) {
  815. case ATOM_ENCODER_MODE_DP:
  816. /* DP/eDP */
  817. dp_clock = dig_connector->dp_clock / 10;
  818. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  819. if (ASIC_IS_DCE4(rdev))
  820. ss_enabled =
  821. radeon_atombios_get_asic_ss_info(rdev, &ss,
  822. dig->lcd_ss_id,
  823. dp_clock);
  824. else
  825. ss_enabled =
  826. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  827. dig->lcd_ss_id);
  828. } else {
  829. if (ASIC_IS_DCE4(rdev))
  830. ss_enabled =
  831. radeon_atombios_get_asic_ss_info(rdev, &ss,
  832. ASIC_INTERNAL_SS_ON_DP,
  833. dp_clock);
  834. else {
  835. if (dp_clock == 16200) {
  836. ss_enabled =
  837. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  838. ATOM_DP_SS_ID2);
  839. if (!ss_enabled)
  840. ss_enabled =
  841. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  842. ATOM_DP_SS_ID1);
  843. } else
  844. ss_enabled =
  845. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  846. ATOM_DP_SS_ID1);
  847. }
  848. }
  849. break;
  850. case ATOM_ENCODER_MODE_LVDS:
  851. if (ASIC_IS_DCE4(rdev))
  852. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  853. dig->lcd_ss_id,
  854. mode->clock / 10);
  855. else
  856. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  857. dig->lcd_ss_id);
  858. break;
  859. case ATOM_ENCODER_MODE_DVI:
  860. if (ASIC_IS_DCE4(rdev))
  861. ss_enabled =
  862. radeon_atombios_get_asic_ss_info(rdev, &ss,
  863. ASIC_INTERNAL_SS_ON_TMDS,
  864. mode->clock / 10);
  865. break;
  866. case ATOM_ENCODER_MODE_HDMI:
  867. if (ASIC_IS_DCE4(rdev))
  868. ss_enabled =
  869. radeon_atombios_get_asic_ss_info(rdev, &ss,
  870. ASIC_INTERNAL_SS_ON_HDMI,
  871. mode->clock / 10);
  872. break;
  873. default:
  874. break;
  875. }
  876. }
  877. /* adjust pixel clock as needed */
  878. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  879. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  880. /* TV seems to prefer the legacy algo on some boards */
  881. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  882. &ref_div, &post_div);
  883. else if (ASIC_IS_AVIVO(rdev))
  884. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  885. &ref_div, &post_div);
  886. else
  887. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  888. &ref_div, &post_div);
  889. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  890. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  891. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  892. ref_div, fb_div, frac_fb_div, post_div);
  893. if (ss_enabled) {
  894. /* calculate ss amount and step size */
  895. if (ASIC_IS_DCE4(rdev)) {
  896. u32 step_size;
  897. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  898. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  899. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  900. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  901. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  902. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  903. (125 * 25 * pll->reference_freq / 100);
  904. else
  905. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  906. (125 * 25 * pll->reference_freq / 100);
  907. ss.step = step_size;
  908. }
  909. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  910. }
  911. }
  912. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  913. struct drm_framebuffer *fb,
  914. int x, int y, int atomic)
  915. {
  916. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  917. struct drm_device *dev = crtc->dev;
  918. struct radeon_device *rdev = dev->dev_private;
  919. struct radeon_framebuffer *radeon_fb;
  920. struct drm_framebuffer *target_fb;
  921. struct drm_gem_object *obj;
  922. struct radeon_bo *rbo;
  923. uint64_t fb_location;
  924. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  925. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  926. int r;
  927. /* no fb bound */
  928. if (!atomic && !crtc->fb) {
  929. DRM_DEBUG_KMS("No FB bound\n");
  930. return 0;
  931. }
  932. if (atomic) {
  933. radeon_fb = to_radeon_framebuffer(fb);
  934. target_fb = fb;
  935. }
  936. else {
  937. radeon_fb = to_radeon_framebuffer(crtc->fb);
  938. target_fb = crtc->fb;
  939. }
  940. /* If atomic, assume fb object is pinned & idle & fenced and
  941. * just update base pointers
  942. */
  943. obj = radeon_fb->obj;
  944. rbo = gem_to_radeon_bo(obj);
  945. r = radeon_bo_reserve(rbo, false);
  946. if (unlikely(r != 0))
  947. return r;
  948. if (atomic)
  949. fb_location = radeon_bo_gpu_offset(rbo);
  950. else {
  951. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  952. if (unlikely(r != 0)) {
  953. radeon_bo_unreserve(rbo);
  954. return -EINVAL;
  955. }
  956. }
  957. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  958. radeon_bo_unreserve(rbo);
  959. switch (target_fb->bits_per_pixel) {
  960. case 8:
  961. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  962. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  963. break;
  964. case 15:
  965. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  966. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  967. break;
  968. case 16:
  969. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  970. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  971. #ifdef __BIG_ENDIAN
  972. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  973. #endif
  974. break;
  975. case 24:
  976. case 32:
  977. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  978. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  979. #ifdef __BIG_ENDIAN
  980. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  981. #endif
  982. break;
  983. default:
  984. DRM_ERROR("Unsupported screen depth %d\n",
  985. target_fb->bits_per_pixel);
  986. return -EINVAL;
  987. }
  988. if (tiling_flags & RADEON_TILING_MACRO)
  989. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  990. else if (tiling_flags & RADEON_TILING_MICRO)
  991. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  992. switch (radeon_crtc->crtc_id) {
  993. case 0:
  994. WREG32(AVIVO_D1VGA_CONTROL, 0);
  995. break;
  996. case 1:
  997. WREG32(AVIVO_D2VGA_CONTROL, 0);
  998. break;
  999. case 2:
  1000. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1001. break;
  1002. case 3:
  1003. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1004. break;
  1005. case 4:
  1006. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1007. break;
  1008. case 5:
  1009. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1010. break;
  1011. default:
  1012. break;
  1013. }
  1014. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1015. upper_32_bits(fb_location));
  1016. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1017. upper_32_bits(fb_location));
  1018. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1019. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1020. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1021. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1022. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1023. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1024. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1025. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1026. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1027. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1028. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1029. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1030. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1031. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1032. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1033. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1034. crtc->mode.vdisplay);
  1035. x &= ~3;
  1036. y &= ~1;
  1037. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1038. (x << 16) | y);
  1039. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1040. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1041. if (!atomic && fb && fb != crtc->fb) {
  1042. radeon_fb = to_radeon_framebuffer(fb);
  1043. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1044. r = radeon_bo_reserve(rbo, false);
  1045. if (unlikely(r != 0))
  1046. return r;
  1047. radeon_bo_unpin(rbo);
  1048. radeon_bo_unreserve(rbo);
  1049. }
  1050. /* Bytes per pixel may have changed */
  1051. radeon_bandwidth_update(rdev);
  1052. return 0;
  1053. }
  1054. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1055. struct drm_framebuffer *fb,
  1056. int x, int y, int atomic)
  1057. {
  1058. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1059. struct drm_device *dev = crtc->dev;
  1060. struct radeon_device *rdev = dev->dev_private;
  1061. struct radeon_framebuffer *radeon_fb;
  1062. struct drm_gem_object *obj;
  1063. struct radeon_bo *rbo;
  1064. struct drm_framebuffer *target_fb;
  1065. uint64_t fb_location;
  1066. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1067. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1068. int r;
  1069. /* no fb bound */
  1070. if (!atomic && !crtc->fb) {
  1071. DRM_DEBUG_KMS("No FB bound\n");
  1072. return 0;
  1073. }
  1074. if (atomic) {
  1075. radeon_fb = to_radeon_framebuffer(fb);
  1076. target_fb = fb;
  1077. }
  1078. else {
  1079. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1080. target_fb = crtc->fb;
  1081. }
  1082. obj = radeon_fb->obj;
  1083. rbo = gem_to_radeon_bo(obj);
  1084. r = radeon_bo_reserve(rbo, false);
  1085. if (unlikely(r != 0))
  1086. return r;
  1087. /* If atomic, assume fb object is pinned & idle & fenced and
  1088. * just update base pointers
  1089. */
  1090. if (atomic)
  1091. fb_location = radeon_bo_gpu_offset(rbo);
  1092. else {
  1093. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1094. if (unlikely(r != 0)) {
  1095. radeon_bo_unreserve(rbo);
  1096. return -EINVAL;
  1097. }
  1098. }
  1099. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1100. radeon_bo_unreserve(rbo);
  1101. switch (target_fb->bits_per_pixel) {
  1102. case 8:
  1103. fb_format =
  1104. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1105. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1106. break;
  1107. case 15:
  1108. fb_format =
  1109. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1110. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1111. break;
  1112. case 16:
  1113. fb_format =
  1114. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1115. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1116. #ifdef __BIG_ENDIAN
  1117. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1118. #endif
  1119. break;
  1120. case 24:
  1121. case 32:
  1122. fb_format =
  1123. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1124. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1125. #ifdef __BIG_ENDIAN
  1126. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1127. #endif
  1128. break;
  1129. default:
  1130. DRM_ERROR("Unsupported screen depth %d\n",
  1131. target_fb->bits_per_pixel);
  1132. return -EINVAL;
  1133. }
  1134. if (rdev->family >= CHIP_R600) {
  1135. if (tiling_flags & RADEON_TILING_MACRO)
  1136. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1137. else if (tiling_flags & RADEON_TILING_MICRO)
  1138. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1139. } else {
  1140. if (tiling_flags & RADEON_TILING_MACRO)
  1141. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1142. if (tiling_flags & RADEON_TILING_MICRO)
  1143. fb_format |= AVIVO_D1GRPH_TILED;
  1144. }
  1145. if (radeon_crtc->crtc_id == 0)
  1146. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1147. else
  1148. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1149. if (rdev->family >= CHIP_RV770) {
  1150. if (radeon_crtc->crtc_id) {
  1151. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1152. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1153. } else {
  1154. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1155. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1156. }
  1157. }
  1158. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1159. (u32) fb_location);
  1160. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1161. radeon_crtc->crtc_offset, (u32) fb_location);
  1162. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1163. if (rdev->family >= CHIP_R600)
  1164. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1165. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1166. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1167. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1168. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1169. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1170. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1171. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1172. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1173. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1174. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1175. crtc->mode.vdisplay);
  1176. x &= ~3;
  1177. y &= ~1;
  1178. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1179. (x << 16) | y);
  1180. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1181. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1182. if (!atomic && fb && fb != crtc->fb) {
  1183. radeon_fb = to_radeon_framebuffer(fb);
  1184. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1185. r = radeon_bo_reserve(rbo, false);
  1186. if (unlikely(r != 0))
  1187. return r;
  1188. radeon_bo_unpin(rbo);
  1189. radeon_bo_unreserve(rbo);
  1190. }
  1191. /* Bytes per pixel may have changed */
  1192. radeon_bandwidth_update(rdev);
  1193. return 0;
  1194. }
  1195. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1196. struct drm_framebuffer *old_fb)
  1197. {
  1198. struct drm_device *dev = crtc->dev;
  1199. struct radeon_device *rdev = dev->dev_private;
  1200. if (ASIC_IS_DCE4(rdev))
  1201. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1202. else if (ASIC_IS_AVIVO(rdev))
  1203. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1204. else
  1205. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1206. }
  1207. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1208. struct drm_framebuffer *fb,
  1209. int x, int y, enum mode_set_atomic state)
  1210. {
  1211. struct drm_device *dev = crtc->dev;
  1212. struct radeon_device *rdev = dev->dev_private;
  1213. if (ASIC_IS_DCE4(rdev))
  1214. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1215. else if (ASIC_IS_AVIVO(rdev))
  1216. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1217. else
  1218. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1219. }
  1220. /* properly set additional regs when using atombios */
  1221. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1222. {
  1223. struct drm_device *dev = crtc->dev;
  1224. struct radeon_device *rdev = dev->dev_private;
  1225. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1226. u32 disp_merge_cntl;
  1227. switch (radeon_crtc->crtc_id) {
  1228. case 0:
  1229. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1230. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1231. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1232. break;
  1233. case 1:
  1234. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1235. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1236. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1237. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1238. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1239. break;
  1240. }
  1241. }
  1242. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1243. {
  1244. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1245. struct drm_device *dev = crtc->dev;
  1246. struct radeon_device *rdev = dev->dev_private;
  1247. struct drm_encoder *test_encoder;
  1248. struct drm_crtc *test_crtc;
  1249. uint32_t pll_in_use = 0;
  1250. if (ASIC_IS_DCE4(rdev)) {
  1251. /* if crtc is driving DP and we have an ext clock, use that */
  1252. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1253. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1254. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1255. if (rdev->clock.dp_extclk)
  1256. return ATOM_PPLL_INVALID;
  1257. }
  1258. }
  1259. }
  1260. /* otherwise, pick one of the plls */
  1261. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1262. struct radeon_crtc *radeon_test_crtc;
  1263. if (crtc == test_crtc)
  1264. continue;
  1265. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1266. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1267. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1268. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1269. }
  1270. if (!(pll_in_use & 1))
  1271. return ATOM_PPLL1;
  1272. return ATOM_PPLL2;
  1273. } else
  1274. return radeon_crtc->crtc_id;
  1275. }
  1276. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1277. struct drm_display_mode *mode,
  1278. struct drm_display_mode *adjusted_mode,
  1279. int x, int y, struct drm_framebuffer *old_fb)
  1280. {
  1281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1282. struct drm_device *dev = crtc->dev;
  1283. struct radeon_device *rdev = dev->dev_private;
  1284. struct drm_encoder *encoder;
  1285. bool is_tvcv = false;
  1286. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1287. /* find tv std */
  1288. if (encoder->crtc == crtc) {
  1289. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1290. if (radeon_encoder->active_device &
  1291. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1292. is_tvcv = true;
  1293. }
  1294. }
  1295. /* always set DCPLL */
  1296. if (ASIC_IS_DCE4(rdev)) {
  1297. struct radeon_atom_ss ss;
  1298. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1299. ASIC_INTERNAL_SS_ON_DCPLL,
  1300. rdev->clock.default_dispclk);
  1301. if (ss_enabled)
  1302. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1303. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1304. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1305. if (ss_enabled)
  1306. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1307. }
  1308. atombios_crtc_set_pll(crtc, adjusted_mode);
  1309. if (ASIC_IS_DCE4(rdev))
  1310. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1311. else if (ASIC_IS_AVIVO(rdev)) {
  1312. if (is_tvcv)
  1313. atombios_crtc_set_timing(crtc, adjusted_mode);
  1314. else
  1315. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1316. } else {
  1317. atombios_crtc_set_timing(crtc, adjusted_mode);
  1318. if (radeon_crtc->crtc_id == 0)
  1319. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1320. radeon_legacy_atom_fixup(crtc);
  1321. }
  1322. atombios_crtc_set_base(crtc, x, y, old_fb);
  1323. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1324. atombios_scaler_setup(crtc);
  1325. return 0;
  1326. }
  1327. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1328. struct drm_display_mode *mode,
  1329. struct drm_display_mode *adjusted_mode)
  1330. {
  1331. struct drm_device *dev = crtc->dev;
  1332. struct radeon_device *rdev = dev->dev_private;
  1333. /* adjust pm to upcoming mode change */
  1334. radeon_pm_compute_clocks(rdev);
  1335. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1336. return false;
  1337. return true;
  1338. }
  1339. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1340. {
  1341. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1342. /* pick pll */
  1343. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1344. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1345. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1346. }
  1347. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1348. {
  1349. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1350. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1351. }
  1352. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1353. {
  1354. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1355. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1356. switch (radeon_crtc->pll_id) {
  1357. case ATOM_PPLL1:
  1358. case ATOM_PPLL2:
  1359. /* disable the ppll */
  1360. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1361. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1362. break;
  1363. default:
  1364. break;
  1365. }
  1366. radeon_crtc->pll_id = -1;
  1367. }
  1368. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1369. .dpms = atombios_crtc_dpms,
  1370. .mode_fixup = atombios_crtc_mode_fixup,
  1371. .mode_set = atombios_crtc_mode_set,
  1372. .mode_set_base = atombios_crtc_set_base,
  1373. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1374. .prepare = atombios_crtc_prepare,
  1375. .commit = atombios_crtc_commit,
  1376. .load_lut = radeon_crtc_load_lut,
  1377. .disable = atombios_crtc_disable,
  1378. };
  1379. void radeon_atombios_init_crtc(struct drm_device *dev,
  1380. struct radeon_crtc *radeon_crtc)
  1381. {
  1382. struct radeon_device *rdev = dev->dev_private;
  1383. if (ASIC_IS_DCE4(rdev)) {
  1384. switch (radeon_crtc->crtc_id) {
  1385. case 0:
  1386. default:
  1387. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1388. break;
  1389. case 1:
  1390. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1391. break;
  1392. case 2:
  1393. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1394. break;
  1395. case 3:
  1396. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1397. break;
  1398. case 4:
  1399. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1400. break;
  1401. case 5:
  1402. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1403. break;
  1404. }
  1405. } else {
  1406. if (radeon_crtc->crtc_id == 1)
  1407. radeon_crtc->crtc_offset =
  1408. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1409. else
  1410. radeon_crtc->crtc_offset = 0;
  1411. }
  1412. radeon_crtc->pll_id = -1;
  1413. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1414. }