nouveau_bios.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright 2007-2008 Nouveau Project
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #ifndef __NOUVEAU_BIOS_H__
  24. #define __NOUVEAU_BIOS_H__
  25. #include "nvreg.h"
  26. #include "nouveau_i2c.h"
  27. #define DCB_MAX_NUM_ENTRIES 16
  28. #define DCB_MAX_NUM_I2C_ENTRIES 16
  29. #define DCB_MAX_NUM_GPIO_ENTRIES 32
  30. #define DCB_MAX_NUM_CONNECTOR_ENTRIES 16
  31. #define DCB_LOC_ON_CHIP 0
  32. #define ROM16(x) le16_to_cpu(*(uint16_t *)&(x))
  33. #define ROM32(x) le32_to_cpu(*(uint32_t *)&(x))
  34. #define ROMPTR(bios, x) (ROM16(x) ? &(bios)->data[ROM16(x)] : NULL)
  35. struct bit_entry {
  36. uint8_t id;
  37. uint8_t version;
  38. uint16_t length;
  39. uint16_t offset;
  40. uint8_t *data;
  41. };
  42. int bit_table(struct drm_device *, u8 id, struct bit_entry *);
  43. struct dcb_i2c_entry {
  44. uint32_t entry;
  45. uint8_t port_type;
  46. uint8_t read, write;
  47. struct nouveau_i2c_chan *chan;
  48. };
  49. enum dcb_gpio_tag {
  50. DCB_GPIO_TVDAC0 = 0xc,
  51. DCB_GPIO_TVDAC1 = 0x2d,
  52. };
  53. struct dcb_gpio_entry {
  54. enum dcb_gpio_tag tag;
  55. int line;
  56. bool invert;
  57. uint32_t entry;
  58. uint8_t state_default;
  59. uint8_t state[2];
  60. };
  61. struct dcb_gpio_table {
  62. int entries;
  63. struct dcb_gpio_entry entry[DCB_MAX_NUM_GPIO_ENTRIES];
  64. };
  65. enum dcb_connector_type {
  66. DCB_CONNECTOR_VGA = 0x00,
  67. DCB_CONNECTOR_TV_0 = 0x10,
  68. DCB_CONNECTOR_TV_1 = 0x11,
  69. DCB_CONNECTOR_TV_3 = 0x13,
  70. DCB_CONNECTOR_DVI_I = 0x30,
  71. DCB_CONNECTOR_DVI_D = 0x31,
  72. DCB_CONNECTOR_LVDS = 0x40,
  73. DCB_CONNECTOR_DP = 0x46,
  74. DCB_CONNECTOR_eDP = 0x47,
  75. DCB_CONNECTOR_HDMI_0 = 0x60,
  76. DCB_CONNECTOR_HDMI_1 = 0x61,
  77. DCB_CONNECTOR_NONE = 0xff
  78. };
  79. struct dcb_connector_table_entry {
  80. uint8_t index;
  81. uint32_t entry;
  82. enum dcb_connector_type type;
  83. uint8_t index2;
  84. uint8_t gpio_tag;
  85. void *drm;
  86. };
  87. struct dcb_connector_table {
  88. int entries;
  89. struct dcb_connector_table_entry entry[DCB_MAX_NUM_CONNECTOR_ENTRIES];
  90. };
  91. enum dcb_type {
  92. OUTPUT_ANALOG = 0,
  93. OUTPUT_TV = 1,
  94. OUTPUT_TMDS = 2,
  95. OUTPUT_LVDS = 3,
  96. OUTPUT_DP = 6,
  97. OUTPUT_EOL = 14, /* DCB 4.0+, appears to be end-of-list */
  98. OUTPUT_ANY = -1
  99. };
  100. struct dcb_entry {
  101. int index; /* may not be raw dcb index if merging has happened */
  102. enum dcb_type type;
  103. uint8_t i2c_index;
  104. uint8_t heads;
  105. uint8_t connector;
  106. uint8_t bus;
  107. uint8_t location;
  108. uint8_t or;
  109. bool duallink_possible;
  110. union {
  111. struct sor_conf {
  112. int link;
  113. } sorconf;
  114. struct {
  115. int maxfreq;
  116. } crtconf;
  117. struct {
  118. struct sor_conf sor;
  119. bool use_straps_for_mode;
  120. bool use_acpi_for_edid;
  121. bool use_power_scripts;
  122. } lvdsconf;
  123. struct {
  124. bool has_component_output;
  125. } tvconf;
  126. struct {
  127. struct sor_conf sor;
  128. int link_nr;
  129. int link_bw;
  130. } dpconf;
  131. struct {
  132. struct sor_conf sor;
  133. int slave_addr;
  134. } tmdsconf;
  135. };
  136. bool i2c_upper_default;
  137. };
  138. struct dcb_table {
  139. uint8_t version;
  140. int entries;
  141. struct dcb_entry entry[DCB_MAX_NUM_ENTRIES];
  142. uint8_t *i2c_table;
  143. uint8_t i2c_default_indices;
  144. struct dcb_i2c_entry i2c[DCB_MAX_NUM_I2C_ENTRIES];
  145. uint16_t gpio_table_ptr;
  146. struct dcb_gpio_table gpio;
  147. uint16_t connector_table_ptr;
  148. struct dcb_connector_table connector;
  149. };
  150. enum nouveau_or {
  151. OUTPUT_A = (1 << 0),
  152. OUTPUT_B = (1 << 1),
  153. OUTPUT_C = (1 << 2)
  154. };
  155. enum LVDS_script {
  156. /* Order *does* matter here */
  157. LVDS_INIT = 1,
  158. LVDS_RESET,
  159. LVDS_BACKLIGHT_ON,
  160. LVDS_BACKLIGHT_OFF,
  161. LVDS_PANEL_ON,
  162. LVDS_PANEL_OFF
  163. };
  164. /* these match types in pll limits table version 0x40,
  165. * nouveau uses them on all chipsets internally where a
  166. * specific pll needs to be referenced, but the exact
  167. * register isn't known.
  168. */
  169. enum pll_types {
  170. PLL_CORE = 0x01,
  171. PLL_SHADER = 0x02,
  172. PLL_UNK03 = 0x03,
  173. PLL_MEMORY = 0x04,
  174. PLL_UNK05 = 0x05,
  175. PLL_UNK40 = 0x40,
  176. PLL_UNK41 = 0x41,
  177. PLL_UNK42 = 0x42,
  178. PLL_VPLL0 = 0x80,
  179. PLL_VPLL1 = 0x81,
  180. PLL_MAX = 0xff
  181. };
  182. struct pll_lims {
  183. u32 reg;
  184. struct {
  185. int minfreq;
  186. int maxfreq;
  187. int min_inputfreq;
  188. int max_inputfreq;
  189. uint8_t min_m;
  190. uint8_t max_m;
  191. uint8_t min_n;
  192. uint8_t max_n;
  193. } vco1, vco2;
  194. uint8_t max_log2p;
  195. /*
  196. * for most pre nv50 cards setting a log2P of 7 (the common max_log2p
  197. * value) is no different to 6 (at least for vplls) so allowing the MNP
  198. * calc to use 7 causes the generated clock to be out by a factor of 2.
  199. * however, max_log2p cannot be fixed-up during parsing as the
  200. * unmodified max_log2p value is still needed for setting mplls, hence
  201. * an additional max_usable_log2p member
  202. */
  203. uint8_t max_usable_log2p;
  204. uint8_t log2p_bias;
  205. uint8_t min_p;
  206. uint8_t max_p;
  207. int refclk;
  208. };
  209. struct nvbios {
  210. struct drm_device *dev;
  211. enum {
  212. NVBIOS_BMP,
  213. NVBIOS_BIT
  214. } type;
  215. uint16_t offset;
  216. uint8_t chip_version;
  217. uint32_t dactestval;
  218. uint32_t tvdactestval;
  219. uint8_t digital_min_front_porch;
  220. bool fp_no_ddc;
  221. spinlock_t lock;
  222. uint8_t data[NV_PROM_SIZE];
  223. unsigned int length;
  224. bool execute;
  225. uint8_t major_version;
  226. uint8_t feature_byte;
  227. bool is_mobile;
  228. uint32_t fmaxvco, fminvco;
  229. bool old_style_init;
  230. uint16_t init_script_tbls_ptr;
  231. uint16_t extra_init_script_tbl_ptr;
  232. uint16_t macro_index_tbl_ptr;
  233. uint16_t macro_tbl_ptr;
  234. uint16_t condition_tbl_ptr;
  235. uint16_t io_condition_tbl_ptr;
  236. uint16_t io_flag_condition_tbl_ptr;
  237. uint16_t init_function_tbl_ptr;
  238. uint16_t pll_limit_tbl_ptr;
  239. uint16_t ram_restrict_tbl_ptr;
  240. uint8_t ram_restrict_group_count;
  241. uint16_t some_script_ptr; /* BIT I + 14 */
  242. uint16_t init96_tbl_ptr; /* BIT I + 16 */
  243. struct dcb_table dcb;
  244. struct {
  245. int crtchead;
  246. } state;
  247. struct {
  248. struct dcb_entry *output;
  249. uint16_t script_table_ptr;
  250. uint16_t dp_table_ptr;
  251. } display;
  252. struct {
  253. uint16_t fptablepointer; /* also used by tmds */
  254. uint16_t fpxlatetableptr;
  255. int xlatwidth;
  256. uint16_t lvdsmanufacturerpointer;
  257. uint16_t fpxlatemanufacturertableptr;
  258. uint16_t mode_ptr;
  259. uint16_t xlated_entry;
  260. bool power_off_for_reset;
  261. bool reset_after_pclk_change;
  262. bool dual_link;
  263. bool link_c_increment;
  264. bool if_is_24bit;
  265. int duallink_transition_clk;
  266. uint8_t strapless_is_24bit;
  267. uint8_t *edid;
  268. /* will need resetting after suspend */
  269. int last_script_invoc;
  270. bool lvds_init_run;
  271. } fp;
  272. struct {
  273. uint16_t output0_script_ptr;
  274. uint16_t output1_script_ptr;
  275. } tmds;
  276. struct {
  277. uint16_t mem_init_tbl_ptr;
  278. uint16_t sdr_seq_tbl_ptr;
  279. uint16_t ddr_seq_tbl_ptr;
  280. struct {
  281. uint8_t crt, tv, panel;
  282. } i2c_indices;
  283. uint16_t lvds_single_a_script_ptr;
  284. } legacy;
  285. };
  286. #endif