i915_suspend.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "intel_drv.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. u32 dpll_reg;
  34. if (HAS_PCH_SPLIT(dev))
  35. dpll_reg = (pipe == PIPE_A) ? _PCH_DPLL_A : _PCH_DPLL_B;
  36. else
  37. dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
  38. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  39. }
  40. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  41. {
  42. struct drm_i915_private *dev_priv = dev->dev_private;
  43. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  44. u32 *array;
  45. int i;
  46. if (!i915_pipe_enabled(dev, pipe))
  47. return;
  48. if (HAS_PCH_SPLIT(dev))
  49. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  50. if (pipe == PIPE_A)
  51. array = dev_priv->save_palette_a;
  52. else
  53. array = dev_priv->save_palette_b;
  54. for(i = 0; i < 256; i++)
  55. array[i] = I915_READ(reg + (i << 2));
  56. }
  57. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  58. {
  59. struct drm_i915_private *dev_priv = dev->dev_private;
  60. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  61. u32 *array;
  62. int i;
  63. if (!i915_pipe_enabled(dev, pipe))
  64. return;
  65. if (HAS_PCH_SPLIT(dev))
  66. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  67. if (pipe == PIPE_A)
  68. array = dev_priv->save_palette_a;
  69. else
  70. array = dev_priv->save_palette_b;
  71. for(i = 0; i < 256; i++)
  72. I915_WRITE(reg + (i << 2), array[i]);
  73. }
  74. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  75. {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. I915_WRITE8(index_port, reg);
  78. return I915_READ8(data_port);
  79. }
  80. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. I915_READ8(st01);
  84. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  85. return I915_READ8(VGA_AR_DATA_READ);
  86. }
  87. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  88. {
  89. struct drm_i915_private *dev_priv = dev->dev_private;
  90. I915_READ8(st01);
  91. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  92. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  93. }
  94. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. I915_WRITE8(index_port, reg);
  98. I915_WRITE8(data_port, val);
  99. }
  100. static void i915_save_vga(struct drm_device *dev)
  101. {
  102. struct drm_i915_private *dev_priv = dev->dev_private;
  103. int i;
  104. u16 cr_index, cr_data, st01;
  105. /* VGA color palette registers */
  106. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  107. /* MSR bits */
  108. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  109. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  110. cr_index = VGA_CR_INDEX_CGA;
  111. cr_data = VGA_CR_DATA_CGA;
  112. st01 = VGA_ST01_CGA;
  113. } else {
  114. cr_index = VGA_CR_INDEX_MDA;
  115. cr_data = VGA_CR_DATA_MDA;
  116. st01 = VGA_ST01_MDA;
  117. }
  118. /* CRT controller regs */
  119. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  120. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  121. (~0x80));
  122. for (i = 0; i <= 0x24; i++)
  123. dev_priv->saveCR[i] =
  124. i915_read_indexed(dev, cr_index, cr_data, i);
  125. /* Make sure we don't turn off CR group 0 writes */
  126. dev_priv->saveCR[0x11] &= ~0x80;
  127. /* Attribute controller registers */
  128. I915_READ8(st01);
  129. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  130. for (i = 0; i <= 0x14; i++)
  131. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  132. I915_READ8(st01);
  133. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  134. I915_READ8(st01);
  135. /* Graphics controller registers */
  136. for (i = 0; i < 9; i++)
  137. dev_priv->saveGR[i] =
  138. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  139. dev_priv->saveGR[0x10] =
  140. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  141. dev_priv->saveGR[0x11] =
  142. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  143. dev_priv->saveGR[0x18] =
  144. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  145. /* Sequencer registers */
  146. for (i = 0; i < 8; i++)
  147. dev_priv->saveSR[i] =
  148. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  149. }
  150. static void i915_restore_vga(struct drm_device *dev)
  151. {
  152. struct drm_i915_private *dev_priv = dev->dev_private;
  153. int i;
  154. u16 cr_index, cr_data, st01;
  155. /* MSR bits */
  156. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  157. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  158. cr_index = VGA_CR_INDEX_CGA;
  159. cr_data = VGA_CR_DATA_CGA;
  160. st01 = VGA_ST01_CGA;
  161. } else {
  162. cr_index = VGA_CR_INDEX_MDA;
  163. cr_data = VGA_CR_DATA_MDA;
  164. st01 = VGA_ST01_MDA;
  165. }
  166. /* Sequencer registers, don't write SR07 */
  167. for (i = 0; i < 7; i++)
  168. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  169. dev_priv->saveSR[i]);
  170. /* CRT controller regs */
  171. /* Enable CR group 0 writes */
  172. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  173. for (i = 0; i <= 0x24; i++)
  174. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  175. /* Graphics controller regs */
  176. for (i = 0; i < 9; i++)
  177. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  178. dev_priv->saveGR[i]);
  179. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  180. dev_priv->saveGR[0x10]);
  181. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  182. dev_priv->saveGR[0x11]);
  183. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  184. dev_priv->saveGR[0x18]);
  185. /* Attribute controller registers */
  186. I915_READ8(st01); /* switch back to index mode */
  187. for (i = 0; i <= 0x14; i++)
  188. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  189. I915_READ8(st01); /* switch back to index mode */
  190. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  191. I915_READ8(st01);
  192. /* VGA color palette registers */
  193. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  194. }
  195. static void i915_save_modeset_reg(struct drm_device *dev)
  196. {
  197. struct drm_i915_private *dev_priv = dev->dev_private;
  198. int i;
  199. if (drm_core_check_feature(dev, DRIVER_MODESET))
  200. return;
  201. /* Cursor state */
  202. dev_priv->saveCURACNTR = I915_READ(_CURACNTR);
  203. dev_priv->saveCURAPOS = I915_READ(_CURAPOS);
  204. dev_priv->saveCURABASE = I915_READ(_CURABASE);
  205. dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);
  206. dev_priv->saveCURBPOS = I915_READ(_CURBPOS);
  207. dev_priv->saveCURBBASE = I915_READ(_CURBBASE);
  208. if (IS_GEN2(dev))
  209. dev_priv->saveCURSIZE = I915_READ(CURSIZE);
  210. if (HAS_PCH_SPLIT(dev)) {
  211. dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  212. dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  213. }
  214. /* Pipe & plane A info */
  215. dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);
  216. dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);
  217. if (HAS_PCH_SPLIT(dev)) {
  218. dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);
  219. dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);
  220. dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);
  221. } else {
  222. dev_priv->saveFPA0 = I915_READ(_FPA0);
  223. dev_priv->saveFPA1 = I915_READ(_FPA1);
  224. dev_priv->saveDPLL_A = I915_READ(_DPLL_A);
  225. }
  226. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  227. dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
  228. dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);
  229. dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);
  230. dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);
  231. dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);
  232. dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);
  233. dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);
  234. if (!HAS_PCH_SPLIT(dev))
  235. dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
  236. if (HAS_PCH_SPLIT(dev)) {
  237. dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
  238. dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
  239. dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
  240. dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
  241. dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
  242. dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
  243. dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
  244. dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
  245. dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
  246. dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);
  247. dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
  248. dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
  249. dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
  250. dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
  251. dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
  252. dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
  253. }
  254. dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);
  255. dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
  256. dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);
  257. dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);
  258. dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);
  259. if (INTEL_INFO(dev)->gen >= 4) {
  260. dev_priv->saveDSPASURF = I915_READ(_DSPASURF);
  261. dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
  262. }
  263. i915_save_palette(dev, PIPE_A);
  264. dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);
  265. /* Pipe & plane B info */
  266. dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);
  267. dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);
  268. if (HAS_PCH_SPLIT(dev)) {
  269. dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);
  270. dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);
  271. dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);
  272. } else {
  273. dev_priv->saveFPB0 = I915_READ(_FPB0);
  274. dev_priv->saveFPB1 = I915_READ(_FPB1);
  275. dev_priv->saveDPLL_B = I915_READ(_DPLL_B);
  276. }
  277. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  278. dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
  279. dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);
  280. dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);
  281. dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);
  282. dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);
  283. dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);
  284. dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);
  285. if (!HAS_PCH_SPLIT(dev))
  286. dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
  287. if (HAS_PCH_SPLIT(dev)) {
  288. dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
  289. dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
  290. dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
  291. dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
  292. dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
  293. dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
  294. dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
  295. dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
  296. dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
  297. dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);
  298. dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
  299. dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
  300. dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
  301. dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
  302. dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
  303. dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
  304. }
  305. dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);
  306. dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
  307. dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);
  308. dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);
  309. dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);
  310. if (INTEL_INFO(dev)->gen >= 4) {
  311. dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);
  312. dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
  313. }
  314. i915_save_palette(dev, PIPE_B);
  315. dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);
  316. /* Fences */
  317. switch (INTEL_INFO(dev)->gen) {
  318. case 6:
  319. for (i = 0; i < 16; i++)
  320. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  321. break;
  322. case 5:
  323. case 4:
  324. for (i = 0; i < 16; i++)
  325. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  326. break;
  327. case 3:
  328. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  329. for (i = 0; i < 8; i++)
  330. dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  331. case 2:
  332. for (i = 0; i < 8; i++)
  333. dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  334. break;
  335. }
  336. return;
  337. }
  338. static void i915_restore_modeset_reg(struct drm_device *dev)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. int dpll_a_reg, fpa0_reg, fpa1_reg;
  342. int dpll_b_reg, fpb0_reg, fpb1_reg;
  343. int i;
  344. if (drm_core_check_feature(dev, DRIVER_MODESET))
  345. return;
  346. /* Fences */
  347. switch (INTEL_INFO(dev)->gen) {
  348. case 6:
  349. for (i = 0; i < 16; i++)
  350. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);
  351. break;
  352. case 5:
  353. case 4:
  354. for (i = 0; i < 16; i++)
  355. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
  356. break;
  357. case 3:
  358. case 2:
  359. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  360. for (i = 0; i < 8; i++)
  361. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
  362. for (i = 0; i < 8; i++)
  363. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
  364. break;
  365. }
  366. if (HAS_PCH_SPLIT(dev)) {
  367. dpll_a_reg = _PCH_DPLL_A;
  368. dpll_b_reg = _PCH_DPLL_B;
  369. fpa0_reg = _PCH_FPA0;
  370. fpb0_reg = _PCH_FPB0;
  371. fpa1_reg = _PCH_FPA1;
  372. fpb1_reg = _PCH_FPB1;
  373. } else {
  374. dpll_a_reg = _DPLL_A;
  375. dpll_b_reg = _DPLL_B;
  376. fpa0_reg = _FPA0;
  377. fpb0_reg = _FPB0;
  378. fpa1_reg = _FPA1;
  379. fpb1_reg = _FPB1;
  380. }
  381. if (HAS_PCH_SPLIT(dev)) {
  382. I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);
  383. I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);
  384. }
  385. /* Pipe & plane A info */
  386. /* Prime the clock */
  387. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  388. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &
  389. ~DPLL_VCO_ENABLE);
  390. POSTING_READ(dpll_a_reg);
  391. udelay(150);
  392. }
  393. I915_WRITE(fpa0_reg, dev_priv->saveFPA0);
  394. I915_WRITE(fpa1_reg, dev_priv->saveFPA1);
  395. /* Actually enable it */
  396. I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);
  397. POSTING_READ(dpll_a_reg);
  398. udelay(150);
  399. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  400. I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  401. POSTING_READ(_DPLL_A_MD);
  402. }
  403. udelay(150);
  404. /* Restore mode */
  405. I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);
  406. I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);
  407. I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);
  408. I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);
  409. I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);
  410. I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);
  411. if (!HAS_PCH_SPLIT(dev))
  412. I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  413. if (HAS_PCH_SPLIT(dev)) {
  414. I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);
  415. I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);
  416. I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);
  417. I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);
  418. I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);
  419. I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);
  420. I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);
  421. I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);
  422. I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);
  423. I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);
  424. I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);
  425. I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);
  426. I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);
  427. I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);
  428. I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);
  429. I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);
  430. }
  431. /* Restore plane info */
  432. I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);
  433. I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);
  434. I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);
  435. I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);
  436. I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  437. if (INTEL_INFO(dev)->gen >= 4) {
  438. I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);
  439. I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  440. }
  441. I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);
  442. i915_restore_palette(dev, PIPE_A);
  443. /* Enable the plane */
  444. I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);
  445. I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
  446. /* Pipe & plane B info */
  447. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  448. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &
  449. ~DPLL_VCO_ENABLE);
  450. POSTING_READ(dpll_b_reg);
  451. udelay(150);
  452. }
  453. I915_WRITE(fpb0_reg, dev_priv->saveFPB0);
  454. I915_WRITE(fpb1_reg, dev_priv->saveFPB1);
  455. /* Actually enable it */
  456. I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);
  457. POSTING_READ(dpll_b_reg);
  458. udelay(150);
  459. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  460. I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  461. POSTING_READ(_DPLL_B_MD);
  462. }
  463. udelay(150);
  464. /* Restore mode */
  465. I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);
  466. I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);
  467. I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);
  468. I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);
  469. I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);
  470. I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);
  471. if (!HAS_PCH_SPLIT(dev))
  472. I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  473. if (HAS_PCH_SPLIT(dev)) {
  474. I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);
  475. I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);
  476. I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);
  477. I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);
  478. I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);
  479. I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);
  480. I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);
  481. I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);
  482. I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);
  483. I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);
  484. I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);
  485. I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);
  486. I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);
  487. I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);
  488. I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);
  489. I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);
  490. }
  491. /* Restore plane info */
  492. I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);
  493. I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);
  494. I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);
  495. I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);
  496. I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  497. if (INTEL_INFO(dev)->gen >= 4) {
  498. I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);
  499. I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  500. }
  501. I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);
  502. i915_restore_palette(dev, PIPE_B);
  503. /* Enable the plane */
  504. I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);
  505. I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
  506. /* Cursor state */
  507. I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);
  508. I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);
  509. I915_WRITE(_CURABASE, dev_priv->saveCURABASE);
  510. I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);
  511. I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);
  512. I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);
  513. if (IS_GEN2(dev))
  514. I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
  515. return;
  516. }
  517. void i915_save_display(struct drm_device *dev)
  518. {
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. /* Display arbitration control */
  521. dev_priv->saveDSPARB = I915_READ(DSPARB);
  522. /* This is only meaningful in non-KMS mode */
  523. /* Don't save them in KMS mode */
  524. i915_save_modeset_reg(dev);
  525. /* CRT state */
  526. if (HAS_PCH_SPLIT(dev)) {
  527. dev_priv->saveADPA = I915_READ(PCH_ADPA);
  528. } else {
  529. dev_priv->saveADPA = I915_READ(ADPA);
  530. }
  531. /* LVDS state */
  532. if (HAS_PCH_SPLIT(dev)) {
  533. dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  534. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  535. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  536. dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  537. dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  538. dev_priv->saveLVDS = I915_READ(PCH_LVDS);
  539. } else {
  540. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  541. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  542. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  543. dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  544. if (INTEL_INFO(dev)->gen >= 4)
  545. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  546. if (IS_MOBILE(dev) && !IS_I830(dev))
  547. dev_priv->saveLVDS = I915_READ(LVDS);
  548. }
  549. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  550. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  551. if (HAS_PCH_SPLIT(dev)) {
  552. dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  553. dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  554. dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  555. } else {
  556. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  557. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  558. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  559. }
  560. /* Display Port state */
  561. if (SUPPORTS_INTEGRATED_DP(dev)) {
  562. dev_priv->saveDP_B = I915_READ(DP_B);
  563. dev_priv->saveDP_C = I915_READ(DP_C);
  564. dev_priv->saveDP_D = I915_READ(DP_D);
  565. dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  566. dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  567. dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  568. dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  569. dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  570. dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  571. dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  572. dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  573. }
  574. /* FIXME: save TV & SDVO state */
  575. /* Only save FBC state on the platform that supports FBC */
  576. if (I915_HAS_FBC(dev)) {
  577. if (HAS_PCH_SPLIT(dev)) {
  578. dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  579. } else if (IS_GM45(dev)) {
  580. dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  581. } else {
  582. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  583. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  584. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  585. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  586. }
  587. }
  588. /* VGA state */
  589. dev_priv->saveVGA0 = I915_READ(VGA0);
  590. dev_priv->saveVGA1 = I915_READ(VGA1);
  591. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  592. if (HAS_PCH_SPLIT(dev))
  593. dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);
  594. else
  595. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  596. i915_save_vga(dev);
  597. }
  598. void i915_restore_display(struct drm_device *dev)
  599. {
  600. struct drm_i915_private *dev_priv = dev->dev_private;
  601. /* Display arbitration */
  602. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  603. /* Display port ratios (must be done before clock is set) */
  604. if (SUPPORTS_INTEGRATED_DP(dev)) {
  605. I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
  606. I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
  607. I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
  608. I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
  609. I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
  610. I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
  611. I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
  612. I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
  613. }
  614. /* This is only meaningful in non-KMS mode */
  615. /* Don't restore them in KMS mode */
  616. i915_restore_modeset_reg(dev);
  617. /* CRT state */
  618. if (HAS_PCH_SPLIT(dev))
  619. I915_WRITE(PCH_ADPA, dev_priv->saveADPA);
  620. else
  621. I915_WRITE(ADPA, dev_priv->saveADPA);
  622. /* LVDS state */
  623. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  624. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  625. if (HAS_PCH_SPLIT(dev)) {
  626. I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);
  627. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  628. I915_WRITE(LVDS, dev_priv->saveLVDS);
  629. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  630. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  631. if (HAS_PCH_SPLIT(dev)) {
  632. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);
  633. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);
  634. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);
  635. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);
  636. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  637. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  638. I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);
  639. I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);
  640. I915_WRITE(RSTDBYCTL,
  641. dev_priv->saveMCHBAR_RENDER_STANDBY);
  642. } else {
  643. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  644. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  645. I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);
  646. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  647. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  648. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  649. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  650. }
  651. /* Display Port state */
  652. if (SUPPORTS_INTEGRATED_DP(dev)) {
  653. I915_WRITE(DP_B, dev_priv->saveDP_B);
  654. I915_WRITE(DP_C, dev_priv->saveDP_C);
  655. I915_WRITE(DP_D, dev_priv->saveDP_D);
  656. }
  657. /* FIXME: restore TV & SDVO state */
  658. /* only restore FBC info on the platform that supports FBC*/
  659. if (I915_HAS_FBC(dev)) {
  660. if (HAS_PCH_SPLIT(dev)) {
  661. ironlake_disable_fbc(dev);
  662. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  663. } else if (IS_GM45(dev)) {
  664. g4x_disable_fbc(dev);
  665. I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);
  666. } else {
  667. i8xx_disable_fbc(dev);
  668. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  669. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  670. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  671. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  672. }
  673. }
  674. /* VGA state */
  675. if (HAS_PCH_SPLIT(dev))
  676. I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);
  677. else
  678. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  679. I915_WRITE(VGA0, dev_priv->saveVGA0);
  680. I915_WRITE(VGA1, dev_priv->saveVGA1);
  681. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  682. POSTING_READ(VGA_PD);
  683. udelay(150);
  684. i915_restore_vga(dev);
  685. }
  686. int i915_save_state(struct drm_device *dev)
  687. {
  688. struct drm_i915_private *dev_priv = dev->dev_private;
  689. int i;
  690. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  691. /* Hardware status page */
  692. dev_priv->saveHWS = I915_READ(HWS_PGA);
  693. i915_save_display(dev);
  694. /* Interrupt state */
  695. if (HAS_PCH_SPLIT(dev)) {
  696. dev_priv->saveDEIER = I915_READ(DEIER);
  697. dev_priv->saveDEIMR = I915_READ(DEIMR);
  698. dev_priv->saveGTIER = I915_READ(GTIER);
  699. dev_priv->saveGTIMR = I915_READ(GTIMR);
  700. dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  701. dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  702. dev_priv->saveMCHBAR_RENDER_STANDBY =
  703. I915_READ(RSTDBYCTL);
  704. } else {
  705. dev_priv->saveIER = I915_READ(IER);
  706. dev_priv->saveIMR = I915_READ(IMR);
  707. }
  708. if (IS_IRONLAKE_M(dev))
  709. ironlake_disable_drps(dev);
  710. if (IS_GEN6(dev))
  711. gen6_disable_rps(dev);
  712. /* Cache mode state */
  713. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  714. /* Memory Arbitration state */
  715. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  716. /* Scratch space */
  717. for (i = 0; i < 16; i++) {
  718. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  719. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  720. }
  721. for (i = 0; i < 3; i++)
  722. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  723. return 0;
  724. }
  725. int i915_restore_state(struct drm_device *dev)
  726. {
  727. struct drm_i915_private *dev_priv = dev->dev_private;
  728. int i;
  729. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  730. /* Hardware status page */
  731. I915_WRITE(HWS_PGA, dev_priv->saveHWS);
  732. i915_restore_display(dev);
  733. /* Interrupt state */
  734. if (HAS_PCH_SPLIT(dev)) {
  735. I915_WRITE(DEIER, dev_priv->saveDEIER);
  736. I915_WRITE(DEIMR, dev_priv->saveDEIMR);
  737. I915_WRITE(GTIER, dev_priv->saveGTIER);
  738. I915_WRITE(GTIMR, dev_priv->saveGTIMR);
  739. I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);
  740. I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);
  741. } else {
  742. I915_WRITE(IER, dev_priv->saveIER);
  743. I915_WRITE(IMR, dev_priv->saveIMR);
  744. }
  745. /* Clock gating state */
  746. intel_enable_clock_gating(dev);
  747. if (IS_IRONLAKE_M(dev)) {
  748. ironlake_enable_drps(dev);
  749. intel_init_emon(dev);
  750. }
  751. if (IS_GEN6(dev))
  752. gen6_enable_rps(dev_priv);
  753. /* Cache mode state */
  754. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  755. /* Memory arbitration state */
  756. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  757. for (i = 0; i < 16; i++) {
  758. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  759. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);
  760. }
  761. for (i = 0; i < 3; i++)
  762. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  763. intel_i2c_reset(dev);
  764. return 0;
  765. }