omap-sham.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <plat/cpu.h>
  38. #include <plat/dma.h>
  39. #include <mach/irqs.h>
  40. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  41. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  42. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_DIGCNT 0x14
  45. #define SHA_REG_CTRL 0x18
  46. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  47. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  48. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  49. #define SHA_REG_CTRL_ALGO (1 << 2)
  50. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  51. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  52. #define SHA_REG_REV 0x5C
  53. #define SHA_REG_REV_MAJOR 0xF0
  54. #define SHA_REG_REV_MINOR 0x0F
  55. #define SHA_REG_MASK 0x60
  56. #define SHA_REG_MASK_DMA_EN (1 << 3)
  57. #define SHA_REG_MASK_IT_EN (1 << 2)
  58. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  59. #define SHA_REG_AUTOIDLE (1 << 0)
  60. #define SHA_REG_SYSSTATUS 0x64
  61. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT_INTERVAL HZ
  63. #define FLAGS_FINUP 0x0002
  64. #define FLAGS_FINAL 0x0004
  65. #define FLAGS_SG 0x0008
  66. #define FLAGS_SHA1 0x0010
  67. #define FLAGS_DMA_ACTIVE 0x0020
  68. #define FLAGS_OUTPUT_READY 0x0040
  69. #define FLAGS_CLEAN 0x0080
  70. #define FLAGS_INIT 0x0100
  71. #define FLAGS_CPU 0x0200
  72. #define FLAGS_HMAC 0x0400
  73. #define FLAGS_ERROR 0x0800
  74. #define FLAGS_BUSY 0x1000
  75. #define OP_UPDATE 1
  76. #define OP_FINAL 2
  77. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  78. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  79. #define BUFLEN PAGE_SIZE
  80. struct omap_sham_dev;
  81. struct omap_sham_reqctx {
  82. struct omap_sham_dev *dd;
  83. unsigned long flags;
  84. unsigned long op;
  85. u8 digest[SHA1_DIGEST_SIZE] OMAP_ALIGNED;
  86. size_t digcnt;
  87. size_t bufcnt;
  88. size_t buflen;
  89. dma_addr_t dma_addr;
  90. /* walk state */
  91. struct scatterlist *sg;
  92. unsigned int offset; /* offset in current sg */
  93. unsigned int total; /* total request */
  94. u8 buffer[0] OMAP_ALIGNED;
  95. };
  96. struct omap_sham_hmac_ctx {
  97. struct crypto_shash *shash;
  98. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  99. u8 opad[SHA1_MD5_BLOCK_SIZE];
  100. };
  101. struct omap_sham_ctx {
  102. struct omap_sham_dev *dd;
  103. unsigned long flags;
  104. /* fallback stuff */
  105. struct crypto_shash *fallback;
  106. struct omap_sham_hmac_ctx base[0];
  107. };
  108. #define OMAP_SHAM_QUEUE_LENGTH 1
  109. struct omap_sham_dev {
  110. struct list_head list;
  111. unsigned long phys_base;
  112. struct device *dev;
  113. void __iomem *io_base;
  114. int irq;
  115. struct clk *iclk;
  116. spinlock_t lock;
  117. int err;
  118. int dma;
  119. int dma_lch;
  120. struct tasklet_struct done_task;
  121. struct tasklet_struct queue_task;
  122. unsigned long flags;
  123. struct crypto_queue queue;
  124. struct ahash_request *req;
  125. };
  126. struct omap_sham_drv {
  127. struct list_head dev_list;
  128. spinlock_t lock;
  129. unsigned long flags;
  130. };
  131. static struct omap_sham_drv sham = {
  132. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  133. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  134. };
  135. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  136. {
  137. return __raw_readl(dd->io_base + offset);
  138. }
  139. static inline void omap_sham_write(struct omap_sham_dev *dd,
  140. u32 offset, u32 value)
  141. {
  142. __raw_writel(value, dd->io_base + offset);
  143. }
  144. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  145. u32 value, u32 mask)
  146. {
  147. u32 val;
  148. val = omap_sham_read(dd, address);
  149. val &= ~mask;
  150. val |= value;
  151. omap_sham_write(dd, address, val);
  152. }
  153. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  154. {
  155. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  156. while (!(omap_sham_read(dd, offset) & bit)) {
  157. if (time_is_before_jiffies(timeout))
  158. return -ETIMEDOUT;
  159. }
  160. return 0;
  161. }
  162. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  163. {
  164. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  165. u32 *hash = (u32 *)ctx->digest;
  166. int i;
  167. /* MD5 is almost unused. So copy sha1 size to reduce code */
  168. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++) {
  169. if (out)
  170. hash[i] = omap_sham_read(ctx->dd,
  171. SHA_REG_DIGEST(i));
  172. else
  173. omap_sham_write(ctx->dd,
  174. SHA_REG_DIGEST(i), hash[i]);
  175. }
  176. }
  177. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  178. {
  179. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  180. u32 *in = (u32 *)ctx->digest;
  181. u32 *hash = (u32 *)req->result;
  182. int i;
  183. if (!hash)
  184. return;
  185. if (likely(ctx->flags & FLAGS_SHA1)) {
  186. /* SHA1 results are in big endian */
  187. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  188. hash[i] = be32_to_cpu(in[i]);
  189. } else {
  190. /* MD5 results are in little endian */
  191. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  192. hash[i] = le32_to_cpu(in[i]);
  193. }
  194. }
  195. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  196. {
  197. clk_enable(dd->iclk);
  198. if (!(dd->flags & FLAGS_INIT)) {
  199. omap_sham_write_mask(dd, SHA_REG_MASK,
  200. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  201. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  202. SHA_REG_SYSSTATUS_RESETDONE))
  203. return -ETIMEDOUT;
  204. dd->flags |= FLAGS_INIT;
  205. dd->err = 0;
  206. }
  207. return 0;
  208. }
  209. static void omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  210. int final, int dma)
  211. {
  212. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  213. u32 val = length << 5, mask;
  214. if (likely(ctx->digcnt))
  215. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  216. omap_sham_write_mask(dd, SHA_REG_MASK,
  217. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  218. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  219. /*
  220. * Setting ALGO_CONST only for the first iteration
  221. * and CLOSE_HASH only for the last one.
  222. */
  223. if (ctx->flags & FLAGS_SHA1)
  224. val |= SHA_REG_CTRL_ALGO;
  225. if (!ctx->digcnt)
  226. val |= SHA_REG_CTRL_ALGO_CONST;
  227. if (final)
  228. val |= SHA_REG_CTRL_CLOSE_HASH;
  229. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  230. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  231. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  232. }
  233. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  234. size_t length, int final)
  235. {
  236. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  237. int count, len32;
  238. const u32 *buffer = (const u32 *)buf;
  239. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  240. ctx->digcnt, length, final);
  241. omap_sham_write_ctrl(dd, length, final, 0);
  242. /* should be non-zero before next lines to disable clocks later */
  243. ctx->digcnt += length;
  244. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  245. return -ETIMEDOUT;
  246. if (final)
  247. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  248. len32 = DIV_ROUND_UP(length, sizeof(u32));
  249. for (count = 0; count < len32; count++)
  250. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  251. return -EINPROGRESS;
  252. }
  253. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  254. size_t length, int final)
  255. {
  256. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  257. int len32;
  258. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  259. ctx->digcnt, length, final);
  260. len32 = DIV_ROUND_UP(length, sizeof(u32));
  261. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  262. 1, OMAP_DMA_SYNC_PACKET, dd->dma,
  263. OMAP_DMA_DST_SYNC_PREFETCH);
  264. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  265. dma_addr, 0, 0);
  266. omap_sham_write_ctrl(dd, length, final, 1);
  267. ctx->digcnt += length;
  268. if (final)
  269. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  270. dd->flags |= FLAGS_DMA_ACTIVE;
  271. omap_start_dma(dd->dma_lch);
  272. return -EINPROGRESS;
  273. }
  274. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  275. const u8 *data, size_t length)
  276. {
  277. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  278. count = min(count, ctx->total);
  279. if (count <= 0)
  280. return 0;
  281. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  282. ctx->bufcnt += count;
  283. return count;
  284. }
  285. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  286. {
  287. size_t count;
  288. while (ctx->sg) {
  289. count = omap_sham_append_buffer(ctx,
  290. sg_virt(ctx->sg) + ctx->offset,
  291. ctx->sg->length - ctx->offset);
  292. if (!count)
  293. break;
  294. ctx->offset += count;
  295. ctx->total -= count;
  296. if (ctx->offset == ctx->sg->length) {
  297. ctx->sg = sg_next(ctx->sg);
  298. if (ctx->sg)
  299. ctx->offset = 0;
  300. else
  301. ctx->total = 0;
  302. }
  303. }
  304. return 0;
  305. }
  306. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  307. struct omap_sham_reqctx *ctx,
  308. size_t length, int final)
  309. {
  310. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  311. DMA_TO_DEVICE);
  312. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  313. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  314. return -EINVAL;
  315. }
  316. ctx->flags &= ~FLAGS_SG;
  317. /* next call does not fail... so no unmap in the case of error */
  318. return omap_sham_xmit_dma(dd, ctx->dma_addr, length, final);
  319. }
  320. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  321. {
  322. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  323. unsigned int final;
  324. size_t count;
  325. omap_sham_append_sg(ctx);
  326. final = (ctx->flags & FLAGS_FINUP) && !ctx->total;
  327. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  328. ctx->bufcnt, ctx->digcnt, final);
  329. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  330. count = ctx->bufcnt;
  331. ctx->bufcnt = 0;
  332. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  333. }
  334. return 0;
  335. }
  336. /* Start address alignment */
  337. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  338. /* SHA1 block size alignment */
  339. #define SG_SA(sg) (IS_ALIGNED(sg->length, SHA1_MD5_BLOCK_SIZE))
  340. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  341. {
  342. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  343. unsigned int length, final, tail;
  344. struct scatterlist *sg;
  345. if (!ctx->total)
  346. return 0;
  347. if (ctx->bufcnt || ctx->offset)
  348. return omap_sham_update_dma_slow(dd);
  349. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  350. ctx->digcnt, ctx->bufcnt, ctx->total);
  351. sg = ctx->sg;
  352. if (!SG_AA(sg))
  353. return omap_sham_update_dma_slow(dd);
  354. if (!sg_is_last(sg) && !SG_SA(sg))
  355. /* size is not SHA1_BLOCK_SIZE aligned */
  356. return omap_sham_update_dma_slow(dd);
  357. length = min(ctx->total, sg->length);
  358. if (sg_is_last(sg)) {
  359. if (!(ctx->flags & FLAGS_FINUP)) {
  360. /* not last sg must be SHA1_MD5_BLOCK_SIZE aligned */
  361. tail = length & (SHA1_MD5_BLOCK_SIZE - 1);
  362. /* without finup() we need one block to close hash */
  363. if (!tail)
  364. tail = SHA1_MD5_BLOCK_SIZE;
  365. length -= tail;
  366. }
  367. }
  368. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  369. dev_err(dd->dev, "dma_map_sg error\n");
  370. return -EINVAL;
  371. }
  372. ctx->flags |= FLAGS_SG;
  373. ctx->total -= length;
  374. ctx->offset = length; /* offset where to start slow */
  375. final = (ctx->flags & FLAGS_FINUP) && !ctx->total;
  376. /* next call does not fail... so no unmap in the case of error */
  377. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final);
  378. }
  379. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  380. {
  381. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  382. int bufcnt;
  383. omap_sham_append_sg(ctx);
  384. bufcnt = ctx->bufcnt;
  385. ctx->bufcnt = 0;
  386. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  387. }
  388. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  389. {
  390. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  391. omap_stop_dma(dd->dma_lch);
  392. if (ctx->flags & FLAGS_SG) {
  393. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  394. if (ctx->sg->length == ctx->offset) {
  395. ctx->sg = sg_next(ctx->sg);
  396. if (ctx->sg)
  397. ctx->offset = 0;
  398. }
  399. } else {
  400. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  401. DMA_TO_DEVICE);
  402. }
  403. return 0;
  404. }
  405. static void omap_sham_cleanup(struct ahash_request *req)
  406. {
  407. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  408. struct omap_sham_dev *dd = ctx->dd;
  409. unsigned long flags;
  410. spin_lock_irqsave(&dd->lock, flags);
  411. if (ctx->flags & FLAGS_CLEAN) {
  412. spin_unlock_irqrestore(&dd->lock, flags);
  413. return;
  414. }
  415. ctx->flags |= FLAGS_CLEAN;
  416. spin_unlock_irqrestore(&dd->lock, flags);
  417. if (ctx->digcnt)
  418. omap_sham_copy_ready_hash(req);
  419. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  420. }
  421. static int omap_sham_init(struct ahash_request *req)
  422. {
  423. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  424. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  425. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  426. struct omap_sham_dev *dd = NULL, *tmp;
  427. spin_lock_bh(&sham.lock);
  428. if (!tctx->dd) {
  429. list_for_each_entry(tmp, &sham.dev_list, list) {
  430. dd = tmp;
  431. break;
  432. }
  433. tctx->dd = dd;
  434. } else {
  435. dd = tctx->dd;
  436. }
  437. spin_unlock_bh(&sham.lock);
  438. ctx->dd = dd;
  439. ctx->flags = 0;
  440. dev_dbg(dd->dev, "init: digest size: %d\n",
  441. crypto_ahash_digestsize(tfm));
  442. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  443. ctx->flags |= FLAGS_SHA1;
  444. ctx->bufcnt = 0;
  445. ctx->digcnt = 0;
  446. ctx->buflen = BUFLEN;
  447. if (tctx->flags & FLAGS_HMAC) {
  448. struct omap_sham_hmac_ctx *bctx = tctx->base;
  449. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  450. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  451. ctx->flags |= FLAGS_HMAC;
  452. }
  453. return 0;
  454. }
  455. static int omap_sham_update_req(struct omap_sham_dev *dd)
  456. {
  457. struct ahash_request *req = dd->req;
  458. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  459. int err;
  460. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  461. ctx->total, ctx->digcnt, (ctx->flags & FLAGS_FINUP) != 0);
  462. if (ctx->flags & FLAGS_CPU)
  463. err = omap_sham_update_cpu(dd);
  464. else
  465. err = omap_sham_update_dma_start(dd);
  466. /* wait for dma completion before can take more data */
  467. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  468. return err;
  469. }
  470. static int omap_sham_final_req(struct omap_sham_dev *dd)
  471. {
  472. struct ahash_request *req = dd->req;
  473. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  474. int err = 0, use_dma = 1;
  475. if (ctx->bufcnt <= 64)
  476. /* faster to handle last block with cpu */
  477. use_dma = 0;
  478. if (use_dma)
  479. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  480. else
  481. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  482. ctx->bufcnt = 0;
  483. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  484. return err;
  485. }
  486. static int omap_sham_finish_req_hmac(struct ahash_request *req)
  487. {
  488. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  489. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  490. struct omap_sham_hmac_ctx *bctx = tctx->base;
  491. int bs = crypto_shash_blocksize(bctx->shash);
  492. int ds = crypto_shash_digestsize(bctx->shash);
  493. struct {
  494. struct shash_desc shash;
  495. char ctx[crypto_shash_descsize(bctx->shash)];
  496. } desc;
  497. desc.shash.tfm = bctx->shash;
  498. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  499. return crypto_shash_init(&desc.shash) ?:
  500. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  501. crypto_shash_finup(&desc.shash, ctx->digest, ds, ctx->digest);
  502. }
  503. static void omap_sham_finish_req(struct ahash_request *req, int err)
  504. {
  505. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  506. struct omap_sham_dev *dd = ctx->dd;
  507. if (!err) {
  508. omap_sham_copy_hash(ctx->dd->req, 1);
  509. if (ctx->flags & FLAGS_HMAC)
  510. err = omap_sham_finish_req_hmac(req);
  511. } else {
  512. ctx->flags |= FLAGS_ERROR;
  513. }
  514. if ((ctx->flags & FLAGS_FINAL) || err)
  515. omap_sham_cleanup(req);
  516. clk_disable(dd->iclk);
  517. dd->flags &= ~FLAGS_BUSY;
  518. if (req->base.complete)
  519. req->base.complete(&req->base, err);
  520. }
  521. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  522. struct ahash_request *req)
  523. {
  524. struct crypto_async_request *async_req, *backlog;
  525. struct omap_sham_reqctx *ctx;
  526. struct ahash_request *prev_req;
  527. unsigned long flags;
  528. int err = 0, ret = 0;
  529. spin_lock_irqsave(&dd->lock, flags);
  530. if (req)
  531. ret = ahash_enqueue_request(&dd->queue, req);
  532. if (dd->flags & FLAGS_BUSY) {
  533. spin_unlock_irqrestore(&dd->lock, flags);
  534. return ret;
  535. }
  536. backlog = crypto_get_backlog(&dd->queue);
  537. async_req = crypto_dequeue_request(&dd->queue);
  538. if (async_req)
  539. dd->flags |= FLAGS_BUSY;
  540. spin_unlock_irqrestore(&dd->lock, flags);
  541. if (!async_req)
  542. return ret;
  543. if (backlog)
  544. backlog->complete(backlog, -EINPROGRESS);
  545. req = ahash_request_cast(async_req);
  546. prev_req = dd->req;
  547. dd->req = req;
  548. ctx = ahash_request_ctx(req);
  549. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  550. ctx->op, req->nbytes);
  551. err = omap_sham_hw_init(dd);
  552. if (err)
  553. goto err1;
  554. omap_set_dma_dest_params(dd->dma_lch, 0,
  555. OMAP_DMA_AMODE_CONSTANT,
  556. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  557. omap_set_dma_dest_burst_mode(dd->dma_lch,
  558. OMAP_DMA_DATA_BURST_16);
  559. omap_set_dma_src_burst_mode(dd->dma_lch,
  560. OMAP_DMA_DATA_BURST_4);
  561. if (ctx->digcnt)
  562. /* request has changed - restore hash */
  563. omap_sham_copy_hash(req, 0);
  564. if (ctx->op == OP_UPDATE) {
  565. err = omap_sham_update_req(dd);
  566. if (err != -EINPROGRESS && (ctx->flags & FLAGS_FINUP))
  567. /* no final() after finup() */
  568. err = omap_sham_final_req(dd);
  569. } else if (ctx->op == OP_FINAL) {
  570. err = omap_sham_final_req(dd);
  571. }
  572. err1:
  573. if (err != -EINPROGRESS) {
  574. /* done_task will not finish it, so do it here */
  575. omap_sham_finish_req(req, err);
  576. tasklet_schedule(&dd->queue_task);
  577. }
  578. dev_dbg(dd->dev, "exit, err: %d\n", err);
  579. return ret;
  580. }
  581. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  582. {
  583. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  584. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  585. struct omap_sham_dev *dd = tctx->dd;
  586. ctx->op = op;
  587. return omap_sham_handle_queue(dd, req);
  588. }
  589. static int omap_sham_update(struct ahash_request *req)
  590. {
  591. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  592. if (!req->nbytes)
  593. return 0;
  594. ctx->total = req->nbytes;
  595. ctx->sg = req->src;
  596. ctx->offset = 0;
  597. if (ctx->flags & FLAGS_FINUP) {
  598. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  599. /*
  600. * OMAP HW accel works only with buffers >= 9
  601. * will switch to bypass in final()
  602. * final has the same request and data
  603. */
  604. omap_sham_append_sg(ctx);
  605. return 0;
  606. } else if (ctx->bufcnt + ctx->total <= SHA1_MD5_BLOCK_SIZE) {
  607. /*
  608. * faster to use CPU for short transfers
  609. */
  610. ctx->flags |= FLAGS_CPU;
  611. }
  612. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  613. omap_sham_append_sg(ctx);
  614. return 0;
  615. }
  616. return omap_sham_enqueue(req, OP_UPDATE);
  617. }
  618. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  619. const u8 *data, unsigned int len, u8 *out)
  620. {
  621. struct {
  622. struct shash_desc shash;
  623. char ctx[crypto_shash_descsize(shash)];
  624. } desc;
  625. desc.shash.tfm = shash;
  626. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  627. return crypto_shash_digest(&desc.shash, data, len, out);
  628. }
  629. static int omap_sham_final_shash(struct ahash_request *req)
  630. {
  631. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  632. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  633. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  634. ctx->buffer, ctx->bufcnt, req->result);
  635. }
  636. static int omap_sham_final(struct ahash_request *req)
  637. {
  638. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  639. int err = 0;
  640. ctx->flags |= FLAGS_FINUP;
  641. if (!(ctx->flags & FLAGS_ERROR)) {
  642. /* OMAP HW accel works only with buffers >= 9 */
  643. /* HMAC is always >= 9 because of ipad */
  644. if ((ctx->digcnt + ctx->bufcnt) < 9)
  645. err = omap_sham_final_shash(req);
  646. else if (ctx->bufcnt)
  647. return omap_sham_enqueue(req, OP_FINAL);
  648. }
  649. omap_sham_cleanup(req);
  650. return err;
  651. }
  652. static int omap_sham_finup(struct ahash_request *req)
  653. {
  654. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  655. int err1, err2;
  656. ctx->flags |= FLAGS_FINUP;
  657. err1 = omap_sham_update(req);
  658. if (err1 == -EINPROGRESS)
  659. return err1;
  660. /*
  661. * final() has to be always called to cleanup resources
  662. * even if udpate() failed, except EINPROGRESS
  663. */
  664. err2 = omap_sham_final(req);
  665. return err1 ?: err2;
  666. }
  667. static int omap_sham_digest(struct ahash_request *req)
  668. {
  669. return omap_sham_init(req) ?: omap_sham_finup(req);
  670. }
  671. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  672. unsigned int keylen)
  673. {
  674. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  675. struct omap_sham_hmac_ctx *bctx = tctx->base;
  676. int bs = crypto_shash_blocksize(bctx->shash);
  677. int ds = crypto_shash_digestsize(bctx->shash);
  678. int err, i;
  679. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  680. if (err)
  681. return err;
  682. if (keylen > bs) {
  683. err = omap_sham_shash_digest(bctx->shash,
  684. crypto_shash_get_flags(bctx->shash),
  685. key, keylen, bctx->ipad);
  686. if (err)
  687. return err;
  688. keylen = ds;
  689. } else {
  690. memcpy(bctx->ipad, key, keylen);
  691. }
  692. memset(bctx->ipad + keylen, 0, bs - keylen);
  693. memcpy(bctx->opad, bctx->ipad, bs);
  694. for (i = 0; i < bs; i++) {
  695. bctx->ipad[i] ^= 0x36;
  696. bctx->opad[i] ^= 0x5c;
  697. }
  698. return err;
  699. }
  700. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  701. {
  702. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  703. const char *alg_name = crypto_tfm_alg_name(tfm);
  704. pr_info("enter\n");
  705. /* Allocate a fallback and abort if it failed. */
  706. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  707. CRYPTO_ALG_NEED_FALLBACK);
  708. if (IS_ERR(tctx->fallback)) {
  709. pr_err("omap-sham: fallback driver '%s' "
  710. "could not be loaded.\n", alg_name);
  711. return PTR_ERR(tctx->fallback);
  712. }
  713. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  714. sizeof(struct omap_sham_reqctx) + BUFLEN);
  715. if (alg_base) {
  716. struct omap_sham_hmac_ctx *bctx = tctx->base;
  717. tctx->flags |= FLAGS_HMAC;
  718. bctx->shash = crypto_alloc_shash(alg_base, 0,
  719. CRYPTO_ALG_NEED_FALLBACK);
  720. if (IS_ERR(bctx->shash)) {
  721. pr_err("omap-sham: base driver '%s' "
  722. "could not be loaded.\n", alg_base);
  723. crypto_free_shash(tctx->fallback);
  724. return PTR_ERR(bctx->shash);
  725. }
  726. }
  727. return 0;
  728. }
  729. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  730. {
  731. return omap_sham_cra_init_alg(tfm, NULL);
  732. }
  733. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  734. {
  735. return omap_sham_cra_init_alg(tfm, "sha1");
  736. }
  737. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  738. {
  739. return omap_sham_cra_init_alg(tfm, "md5");
  740. }
  741. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  742. {
  743. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  744. crypto_free_shash(tctx->fallback);
  745. tctx->fallback = NULL;
  746. if (tctx->flags & FLAGS_HMAC) {
  747. struct omap_sham_hmac_ctx *bctx = tctx->base;
  748. crypto_free_shash(bctx->shash);
  749. }
  750. }
  751. static struct ahash_alg algs[] = {
  752. {
  753. .init = omap_sham_init,
  754. .update = omap_sham_update,
  755. .final = omap_sham_final,
  756. .finup = omap_sham_finup,
  757. .digest = omap_sham_digest,
  758. .halg.digestsize = SHA1_DIGEST_SIZE,
  759. .halg.base = {
  760. .cra_name = "sha1",
  761. .cra_driver_name = "omap-sha1",
  762. .cra_priority = 100,
  763. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  764. CRYPTO_ALG_ASYNC |
  765. CRYPTO_ALG_NEED_FALLBACK,
  766. .cra_blocksize = SHA1_BLOCK_SIZE,
  767. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  768. .cra_alignmask = 0,
  769. .cra_module = THIS_MODULE,
  770. .cra_init = omap_sham_cra_init,
  771. .cra_exit = omap_sham_cra_exit,
  772. }
  773. },
  774. {
  775. .init = omap_sham_init,
  776. .update = omap_sham_update,
  777. .final = omap_sham_final,
  778. .finup = omap_sham_finup,
  779. .digest = omap_sham_digest,
  780. .halg.digestsize = MD5_DIGEST_SIZE,
  781. .halg.base = {
  782. .cra_name = "md5",
  783. .cra_driver_name = "omap-md5",
  784. .cra_priority = 100,
  785. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  786. CRYPTO_ALG_ASYNC |
  787. CRYPTO_ALG_NEED_FALLBACK,
  788. .cra_blocksize = SHA1_BLOCK_SIZE,
  789. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  790. .cra_alignmask = OMAP_ALIGN_MASK,
  791. .cra_module = THIS_MODULE,
  792. .cra_init = omap_sham_cra_init,
  793. .cra_exit = omap_sham_cra_exit,
  794. }
  795. },
  796. {
  797. .init = omap_sham_init,
  798. .update = omap_sham_update,
  799. .final = omap_sham_final,
  800. .finup = omap_sham_finup,
  801. .digest = omap_sham_digest,
  802. .setkey = omap_sham_setkey,
  803. .halg.digestsize = SHA1_DIGEST_SIZE,
  804. .halg.base = {
  805. .cra_name = "hmac(sha1)",
  806. .cra_driver_name = "omap-hmac-sha1",
  807. .cra_priority = 100,
  808. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  809. CRYPTO_ALG_ASYNC |
  810. CRYPTO_ALG_NEED_FALLBACK,
  811. .cra_blocksize = SHA1_BLOCK_SIZE,
  812. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  813. sizeof(struct omap_sham_hmac_ctx),
  814. .cra_alignmask = OMAP_ALIGN_MASK,
  815. .cra_module = THIS_MODULE,
  816. .cra_init = omap_sham_cra_sha1_init,
  817. .cra_exit = omap_sham_cra_exit,
  818. }
  819. },
  820. {
  821. .init = omap_sham_init,
  822. .update = omap_sham_update,
  823. .final = omap_sham_final,
  824. .finup = omap_sham_finup,
  825. .digest = omap_sham_digest,
  826. .setkey = omap_sham_setkey,
  827. .halg.digestsize = MD5_DIGEST_SIZE,
  828. .halg.base = {
  829. .cra_name = "hmac(md5)",
  830. .cra_driver_name = "omap-hmac-md5",
  831. .cra_priority = 100,
  832. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  833. CRYPTO_ALG_ASYNC |
  834. CRYPTO_ALG_NEED_FALLBACK,
  835. .cra_blocksize = SHA1_BLOCK_SIZE,
  836. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  837. sizeof(struct omap_sham_hmac_ctx),
  838. .cra_alignmask = OMAP_ALIGN_MASK,
  839. .cra_module = THIS_MODULE,
  840. .cra_init = omap_sham_cra_md5_init,
  841. .cra_exit = omap_sham_cra_exit,
  842. }
  843. }
  844. };
  845. static void omap_sham_done_task(unsigned long data)
  846. {
  847. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  848. struct ahash_request *req = dd->req;
  849. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  850. int ready = 0, err = 0;
  851. if (ctx->flags & FLAGS_OUTPUT_READY) {
  852. ctx->flags &= ~FLAGS_OUTPUT_READY;
  853. ready = 1;
  854. }
  855. if (dd->flags & FLAGS_DMA_ACTIVE) {
  856. dd->flags &= ~FLAGS_DMA_ACTIVE;
  857. omap_sham_update_dma_stop(dd);
  858. if (!dd->err)
  859. err = omap_sham_update_dma_start(dd);
  860. }
  861. err = dd->err ? : err;
  862. if (err != -EINPROGRESS && (ready || err)) {
  863. dev_dbg(dd->dev, "update done: err: %d\n", err);
  864. /* finish curent request */
  865. omap_sham_finish_req(req, err);
  866. /* start new request */
  867. omap_sham_handle_queue(dd, NULL);
  868. }
  869. }
  870. static void omap_sham_queue_task(unsigned long data)
  871. {
  872. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  873. omap_sham_handle_queue(dd, NULL);
  874. }
  875. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  876. {
  877. struct omap_sham_dev *dd = dev_id;
  878. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  879. if (!ctx) {
  880. dev_err(dd->dev, "unknown interrupt.\n");
  881. return IRQ_HANDLED;
  882. }
  883. if (unlikely(ctx->flags & FLAGS_FINAL))
  884. /* final -> allow device to go to power-saving mode */
  885. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  886. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  887. SHA_REG_CTRL_OUTPUT_READY);
  888. omap_sham_read(dd, SHA_REG_CTRL);
  889. ctx->flags |= FLAGS_OUTPUT_READY;
  890. dd->err = 0;
  891. tasklet_schedule(&dd->done_task);
  892. return IRQ_HANDLED;
  893. }
  894. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  895. {
  896. struct omap_sham_dev *dd = data;
  897. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  898. pr_err("omap-sham DMA error status: 0x%hx\n", ch_status);
  899. dd->err = -EIO;
  900. dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
  901. }
  902. tasklet_schedule(&dd->done_task);
  903. }
  904. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  905. {
  906. int err;
  907. dd->dma_lch = -1;
  908. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  909. omap_sham_dma_callback, dd, &dd->dma_lch);
  910. if (err) {
  911. dev_err(dd->dev, "Unable to request DMA channel\n");
  912. return err;
  913. }
  914. return 0;
  915. }
  916. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  917. {
  918. if (dd->dma_lch >= 0) {
  919. omap_free_dma(dd->dma_lch);
  920. dd->dma_lch = -1;
  921. }
  922. }
  923. static int __devinit omap_sham_probe(struct platform_device *pdev)
  924. {
  925. struct omap_sham_dev *dd;
  926. struct device *dev = &pdev->dev;
  927. struct resource *res;
  928. int err, i, j;
  929. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  930. if (dd == NULL) {
  931. dev_err(dev, "unable to alloc data struct.\n");
  932. err = -ENOMEM;
  933. goto data_err;
  934. }
  935. dd->dev = dev;
  936. platform_set_drvdata(pdev, dd);
  937. INIT_LIST_HEAD(&dd->list);
  938. spin_lock_init(&dd->lock);
  939. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  940. tasklet_init(&dd->queue_task, omap_sham_queue_task, (unsigned long)dd);
  941. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  942. dd->irq = -1;
  943. /* Get the base address */
  944. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  945. if (!res) {
  946. dev_err(dev, "no MEM resource info\n");
  947. err = -ENODEV;
  948. goto res_err;
  949. }
  950. dd->phys_base = res->start;
  951. /* Get the DMA */
  952. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  953. if (!res) {
  954. dev_err(dev, "no DMA resource info\n");
  955. err = -ENODEV;
  956. goto res_err;
  957. }
  958. dd->dma = res->start;
  959. /* Get the IRQ */
  960. dd->irq = platform_get_irq(pdev, 0);
  961. if (dd->irq < 0) {
  962. dev_err(dev, "no IRQ resource info\n");
  963. err = dd->irq;
  964. goto res_err;
  965. }
  966. err = request_irq(dd->irq, omap_sham_irq,
  967. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  968. if (err) {
  969. dev_err(dev, "unable to request irq.\n");
  970. goto res_err;
  971. }
  972. err = omap_sham_dma_init(dd);
  973. if (err)
  974. goto dma_err;
  975. /* Initializing the clock */
  976. dd->iclk = clk_get(dev, "ick");
  977. if (IS_ERR(dd->iclk)) {
  978. dev_err(dev, "clock intialization failed.\n");
  979. err = PTR_ERR(dd->iclk);
  980. goto clk_err;
  981. }
  982. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  983. if (!dd->io_base) {
  984. dev_err(dev, "can't ioremap\n");
  985. err = -ENOMEM;
  986. goto io_err;
  987. }
  988. clk_enable(dd->iclk);
  989. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  990. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  991. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  992. clk_disable(dd->iclk);
  993. spin_lock(&sham.lock);
  994. list_add_tail(&dd->list, &sham.dev_list);
  995. spin_unlock(&sham.lock);
  996. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  997. err = crypto_register_ahash(&algs[i]);
  998. if (err)
  999. goto err_algs;
  1000. }
  1001. return 0;
  1002. err_algs:
  1003. for (j = 0; j < i; j++)
  1004. crypto_unregister_ahash(&algs[j]);
  1005. iounmap(dd->io_base);
  1006. io_err:
  1007. clk_put(dd->iclk);
  1008. clk_err:
  1009. omap_sham_dma_cleanup(dd);
  1010. dma_err:
  1011. if (dd->irq >= 0)
  1012. free_irq(dd->irq, dd);
  1013. res_err:
  1014. kfree(dd);
  1015. dd = NULL;
  1016. data_err:
  1017. dev_err(dev, "initialization failed.\n");
  1018. return err;
  1019. }
  1020. static int __devexit omap_sham_remove(struct platform_device *pdev)
  1021. {
  1022. static struct omap_sham_dev *dd;
  1023. int i;
  1024. dd = platform_get_drvdata(pdev);
  1025. if (!dd)
  1026. return -ENODEV;
  1027. spin_lock(&sham.lock);
  1028. list_del(&dd->list);
  1029. spin_unlock(&sham.lock);
  1030. for (i = 0; i < ARRAY_SIZE(algs); i++)
  1031. crypto_unregister_ahash(&algs[i]);
  1032. tasklet_kill(&dd->done_task);
  1033. tasklet_kill(&dd->queue_task);
  1034. iounmap(dd->io_base);
  1035. clk_put(dd->iclk);
  1036. omap_sham_dma_cleanup(dd);
  1037. if (dd->irq >= 0)
  1038. free_irq(dd->irq, dd);
  1039. kfree(dd);
  1040. dd = NULL;
  1041. return 0;
  1042. }
  1043. static struct platform_driver omap_sham_driver = {
  1044. .probe = omap_sham_probe,
  1045. .remove = omap_sham_remove,
  1046. .driver = {
  1047. .name = "omap-sham",
  1048. .owner = THIS_MODULE,
  1049. },
  1050. };
  1051. static int __init omap_sham_mod_init(void)
  1052. {
  1053. pr_info("loading %s driver\n", "omap-sham");
  1054. if (!cpu_class_is_omap2() ||
  1055. omap_type() != OMAP2_DEVICE_TYPE_SEC) {
  1056. pr_err("Unsupported cpu\n");
  1057. return -ENODEV;
  1058. }
  1059. return platform_driver_register(&omap_sham_driver);
  1060. }
  1061. static void __exit omap_sham_mod_exit(void)
  1062. {
  1063. platform_driver_unregister(&omap_sham_driver);
  1064. }
  1065. module_init(omap_sham_mod_init);
  1066. module_exit(omap_sham_mod_exit);
  1067. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1068. MODULE_LICENSE("GPL v2");
  1069. MODULE_AUTHOR("Dmitry Kasatkin");