intel-gtt.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. phys_addr_t gma_bus_addr;
  66. u32 PGETBL_save;
  67. u32 __iomem *gtt; /* I915G */
  68. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  69. int num_dcache_entries;
  70. void __iomem *i9xx_flush_page;
  71. char *i81x_gtt_table;
  72. struct resource ifp_resource;
  73. int resource_valid;
  74. struct page *scratch_page;
  75. dma_addr_t scratch_page_dma;
  76. } intel_private;
  77. #define INTEL_GTT_GEN intel_private.driver->gen
  78. #define IS_G33 intel_private.driver->is_g33
  79. #define IS_PINEVIEW intel_private.driver->is_pineview
  80. #define IS_IRONLAKE intel_private.driver->is_ironlake
  81. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  82. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  83. struct scatterlist **sg_list, int *num_sg)
  84. {
  85. struct sg_table st;
  86. struct scatterlist *sg;
  87. int i;
  88. if (*sg_list)
  89. return 0; /* already mapped (for e.g. resume */
  90. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  91. if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
  92. goto err;
  93. *sg_list = sg = st.sgl;
  94. for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
  95. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  96. *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
  97. num_entries, PCI_DMA_BIDIRECTIONAL);
  98. if (unlikely(!*num_sg))
  99. goto err;
  100. return 0;
  101. err:
  102. sg_free_table(&st);
  103. return -ENOMEM;
  104. }
  105. EXPORT_SYMBOL(intel_gtt_map_memory);
  106. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  107. {
  108. struct sg_table st;
  109. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  110. pci_unmap_sg(intel_private.pcidev, sg_list,
  111. num_sg, PCI_DMA_BIDIRECTIONAL);
  112. st.sgl = sg_list;
  113. st.orig_nents = st.nents = num_sg;
  114. sg_free_table(&st);
  115. }
  116. EXPORT_SYMBOL(intel_gtt_unmap_memory);
  117. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  118. {
  119. return;
  120. }
  121. /* Exists to support ARGB cursors */
  122. static struct page *i8xx_alloc_pages(void)
  123. {
  124. struct page *page;
  125. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  126. if (page == NULL)
  127. return NULL;
  128. if (set_pages_uc(page, 4) < 0) {
  129. set_pages_wb(page, 4);
  130. __free_pages(page, 2);
  131. return NULL;
  132. }
  133. get_page(page);
  134. atomic_inc(&agp_bridge->current_memory_agp);
  135. return page;
  136. }
  137. static void i8xx_destroy_pages(struct page *page)
  138. {
  139. if (page == NULL)
  140. return;
  141. set_pages_wb(page, 4);
  142. put_page(page);
  143. __free_pages(page, 2);
  144. atomic_dec(&agp_bridge->current_memory_agp);
  145. }
  146. #define I810_GTT_ORDER 4
  147. static int i810_setup(void)
  148. {
  149. u32 reg_addr;
  150. char *gtt_table;
  151. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  152. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  153. if (gtt_table == NULL)
  154. return -ENOMEM;
  155. intel_private.i81x_gtt_table = gtt_table;
  156. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  157. reg_addr &= 0xfff80000;
  158. intel_private.registers = ioremap(reg_addr, KB(64));
  159. if (!intel_private.registers)
  160. return -ENOMEM;
  161. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  162. intel_private.registers+I810_PGETBL_CTL);
  163. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  164. if ((readl(intel_private.registers+I810_DRAM_CTL)
  165. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  166. dev_info(&intel_private.pcidev->dev,
  167. "detected 4MB dedicated video ram\n");
  168. intel_private.num_dcache_entries = 1024;
  169. }
  170. return 0;
  171. }
  172. static void i810_cleanup(void)
  173. {
  174. writel(0, intel_private.registers+I810_PGETBL_CTL);
  175. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  176. }
  177. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  178. int type)
  179. {
  180. int i;
  181. if ((pg_start + mem->page_count)
  182. > intel_private.num_dcache_entries)
  183. return -EINVAL;
  184. if (!mem->is_flushed)
  185. global_cache_flush();
  186. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  187. dma_addr_t addr = i << PAGE_SHIFT;
  188. intel_private.driver->write_entry(addr,
  189. i, type);
  190. }
  191. readl(intel_private.gtt+i-1);
  192. return 0;
  193. }
  194. /*
  195. * The i810/i830 requires a physical address to program its mouse
  196. * pointer into hardware.
  197. * However the Xserver still writes to it through the agp aperture.
  198. */
  199. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  200. {
  201. struct agp_memory *new;
  202. struct page *page;
  203. switch (pg_count) {
  204. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  205. break;
  206. case 4:
  207. /* kludge to get 4 physical pages for ARGB cursor */
  208. page = i8xx_alloc_pages();
  209. break;
  210. default:
  211. return NULL;
  212. }
  213. if (page == NULL)
  214. return NULL;
  215. new = agp_create_memory(pg_count);
  216. if (new == NULL)
  217. return NULL;
  218. new->pages[0] = page;
  219. if (pg_count == 4) {
  220. /* kludge to get 4 physical pages for ARGB cursor */
  221. new->pages[1] = new->pages[0] + 1;
  222. new->pages[2] = new->pages[1] + 1;
  223. new->pages[3] = new->pages[2] + 1;
  224. }
  225. new->page_count = pg_count;
  226. new->num_scratch_pages = pg_count;
  227. new->type = AGP_PHYS_MEMORY;
  228. new->physical = page_to_phys(new->pages[0]);
  229. return new;
  230. }
  231. static void intel_i810_free_by_type(struct agp_memory *curr)
  232. {
  233. agp_free_key(curr->key);
  234. if (curr->type == AGP_PHYS_MEMORY) {
  235. if (curr->page_count == 4)
  236. i8xx_destroy_pages(curr->pages[0]);
  237. else {
  238. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  239. AGP_PAGE_DESTROY_UNMAP);
  240. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  241. AGP_PAGE_DESTROY_FREE);
  242. }
  243. agp_free_page_array(curr);
  244. }
  245. kfree(curr);
  246. }
  247. static int intel_gtt_setup_scratch_page(void)
  248. {
  249. struct page *page;
  250. dma_addr_t dma_addr;
  251. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  252. if (page == NULL)
  253. return -ENOMEM;
  254. get_page(page);
  255. set_pages_uc(page, 1);
  256. if (intel_private.base.needs_dmar) {
  257. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  258. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  259. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  260. return -EINVAL;
  261. intel_private.scratch_page_dma = dma_addr;
  262. } else
  263. intel_private.scratch_page_dma = page_to_phys(page);
  264. intel_private.scratch_page = page;
  265. return 0;
  266. }
  267. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  268. unsigned int flags)
  269. {
  270. u32 pte_flags = I810_PTE_VALID;
  271. switch (flags) {
  272. case AGP_DCACHE_MEMORY:
  273. pte_flags |= I810_PTE_LOCAL;
  274. break;
  275. case AGP_USER_CACHED_MEMORY:
  276. pte_flags |= I830_PTE_SYSTEM_CACHED;
  277. break;
  278. }
  279. writel(addr | pte_flags, intel_private.gtt + entry);
  280. }
  281. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  282. {32, 8192, 3},
  283. {64, 16384, 4},
  284. {128, 32768, 5},
  285. {256, 65536, 6},
  286. {512, 131072, 7},
  287. };
  288. static unsigned int intel_gtt_stolen_size(void)
  289. {
  290. u16 gmch_ctrl;
  291. u8 rdct;
  292. int local = 0;
  293. static const int ddt[4] = { 0, 16, 32, 64 };
  294. unsigned int stolen_size = 0;
  295. if (INTEL_GTT_GEN == 1)
  296. return 0; /* no stolen mem on i81x */
  297. pci_read_config_word(intel_private.bridge_dev,
  298. I830_GMCH_CTRL, &gmch_ctrl);
  299. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  300. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  301. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  302. case I830_GMCH_GMS_STOLEN_512:
  303. stolen_size = KB(512);
  304. break;
  305. case I830_GMCH_GMS_STOLEN_1024:
  306. stolen_size = MB(1);
  307. break;
  308. case I830_GMCH_GMS_STOLEN_8192:
  309. stolen_size = MB(8);
  310. break;
  311. case I830_GMCH_GMS_LOCAL:
  312. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  313. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  314. MB(ddt[I830_RDRAM_DDT(rdct)]);
  315. local = 1;
  316. break;
  317. default:
  318. stolen_size = 0;
  319. break;
  320. }
  321. } else if (INTEL_GTT_GEN == 6) {
  322. /*
  323. * SandyBridge has new memory control reg at 0x50.w
  324. */
  325. u16 snb_gmch_ctl;
  326. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  327. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  328. case SNB_GMCH_GMS_STOLEN_32M:
  329. stolen_size = MB(32);
  330. break;
  331. case SNB_GMCH_GMS_STOLEN_64M:
  332. stolen_size = MB(64);
  333. break;
  334. case SNB_GMCH_GMS_STOLEN_96M:
  335. stolen_size = MB(96);
  336. break;
  337. case SNB_GMCH_GMS_STOLEN_128M:
  338. stolen_size = MB(128);
  339. break;
  340. case SNB_GMCH_GMS_STOLEN_160M:
  341. stolen_size = MB(160);
  342. break;
  343. case SNB_GMCH_GMS_STOLEN_192M:
  344. stolen_size = MB(192);
  345. break;
  346. case SNB_GMCH_GMS_STOLEN_224M:
  347. stolen_size = MB(224);
  348. break;
  349. case SNB_GMCH_GMS_STOLEN_256M:
  350. stolen_size = MB(256);
  351. break;
  352. case SNB_GMCH_GMS_STOLEN_288M:
  353. stolen_size = MB(288);
  354. break;
  355. case SNB_GMCH_GMS_STOLEN_320M:
  356. stolen_size = MB(320);
  357. break;
  358. case SNB_GMCH_GMS_STOLEN_352M:
  359. stolen_size = MB(352);
  360. break;
  361. case SNB_GMCH_GMS_STOLEN_384M:
  362. stolen_size = MB(384);
  363. break;
  364. case SNB_GMCH_GMS_STOLEN_416M:
  365. stolen_size = MB(416);
  366. break;
  367. case SNB_GMCH_GMS_STOLEN_448M:
  368. stolen_size = MB(448);
  369. break;
  370. case SNB_GMCH_GMS_STOLEN_480M:
  371. stolen_size = MB(480);
  372. break;
  373. case SNB_GMCH_GMS_STOLEN_512M:
  374. stolen_size = MB(512);
  375. break;
  376. }
  377. } else {
  378. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  379. case I855_GMCH_GMS_STOLEN_1M:
  380. stolen_size = MB(1);
  381. break;
  382. case I855_GMCH_GMS_STOLEN_4M:
  383. stolen_size = MB(4);
  384. break;
  385. case I855_GMCH_GMS_STOLEN_8M:
  386. stolen_size = MB(8);
  387. break;
  388. case I855_GMCH_GMS_STOLEN_16M:
  389. stolen_size = MB(16);
  390. break;
  391. case I855_GMCH_GMS_STOLEN_32M:
  392. stolen_size = MB(32);
  393. break;
  394. case I915_GMCH_GMS_STOLEN_48M:
  395. stolen_size = MB(48);
  396. break;
  397. case I915_GMCH_GMS_STOLEN_64M:
  398. stolen_size = MB(64);
  399. break;
  400. case G33_GMCH_GMS_STOLEN_128M:
  401. stolen_size = MB(128);
  402. break;
  403. case G33_GMCH_GMS_STOLEN_256M:
  404. stolen_size = MB(256);
  405. break;
  406. case INTEL_GMCH_GMS_STOLEN_96M:
  407. stolen_size = MB(96);
  408. break;
  409. case INTEL_GMCH_GMS_STOLEN_160M:
  410. stolen_size = MB(160);
  411. break;
  412. case INTEL_GMCH_GMS_STOLEN_224M:
  413. stolen_size = MB(224);
  414. break;
  415. case INTEL_GMCH_GMS_STOLEN_352M:
  416. stolen_size = MB(352);
  417. break;
  418. default:
  419. stolen_size = 0;
  420. break;
  421. }
  422. }
  423. if (stolen_size > 0) {
  424. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  425. stolen_size / KB(1), local ? "local" : "stolen");
  426. } else {
  427. dev_info(&intel_private.bridge_dev->dev,
  428. "no pre-allocated video memory detected\n");
  429. stolen_size = 0;
  430. }
  431. return stolen_size;
  432. }
  433. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  434. {
  435. u32 pgetbl_ctl, pgetbl_ctl2;
  436. /* ensure that ppgtt is disabled */
  437. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  438. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  439. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  440. /* write the new ggtt size */
  441. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  442. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  443. pgetbl_ctl |= size_flag;
  444. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  445. }
  446. static unsigned int i965_gtt_total_entries(void)
  447. {
  448. int size;
  449. u32 pgetbl_ctl;
  450. u16 gmch_ctl;
  451. pci_read_config_word(intel_private.bridge_dev,
  452. I830_GMCH_CTRL, &gmch_ctl);
  453. if (INTEL_GTT_GEN == 5) {
  454. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  455. case G4x_GMCH_SIZE_1M:
  456. case G4x_GMCH_SIZE_VT_1M:
  457. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  458. break;
  459. case G4x_GMCH_SIZE_VT_1_5M:
  460. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  461. break;
  462. case G4x_GMCH_SIZE_2M:
  463. case G4x_GMCH_SIZE_VT_2M:
  464. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  465. break;
  466. }
  467. }
  468. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  469. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  470. case I965_PGETBL_SIZE_128KB:
  471. size = KB(128);
  472. break;
  473. case I965_PGETBL_SIZE_256KB:
  474. size = KB(256);
  475. break;
  476. case I965_PGETBL_SIZE_512KB:
  477. size = KB(512);
  478. break;
  479. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  480. case I965_PGETBL_SIZE_1MB:
  481. size = KB(1024);
  482. break;
  483. case I965_PGETBL_SIZE_2MB:
  484. size = KB(2048);
  485. break;
  486. case I965_PGETBL_SIZE_1_5MB:
  487. size = KB(1024 + 512);
  488. break;
  489. default:
  490. dev_info(&intel_private.pcidev->dev,
  491. "unknown page table size, assuming 512KB\n");
  492. size = KB(512);
  493. }
  494. return size/4;
  495. }
  496. static unsigned int intel_gtt_total_entries(void)
  497. {
  498. int size;
  499. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  500. return i965_gtt_total_entries();
  501. else if (INTEL_GTT_GEN == 6) {
  502. u16 snb_gmch_ctl;
  503. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  504. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  505. default:
  506. case SNB_GTT_SIZE_0M:
  507. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  508. size = MB(0);
  509. break;
  510. case SNB_GTT_SIZE_1M:
  511. size = MB(1);
  512. break;
  513. case SNB_GTT_SIZE_2M:
  514. size = MB(2);
  515. break;
  516. }
  517. return size/4;
  518. } else {
  519. /* On previous hardware, the GTT size was just what was
  520. * required to map the aperture.
  521. */
  522. return intel_private.base.gtt_mappable_entries;
  523. }
  524. }
  525. static unsigned int intel_gtt_mappable_entries(void)
  526. {
  527. unsigned int aperture_size;
  528. if (INTEL_GTT_GEN == 1) {
  529. u32 smram_miscc;
  530. pci_read_config_dword(intel_private.bridge_dev,
  531. I810_SMRAM_MISCC, &smram_miscc);
  532. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  533. == I810_GFX_MEM_WIN_32M)
  534. aperture_size = MB(32);
  535. else
  536. aperture_size = MB(64);
  537. } else if (INTEL_GTT_GEN == 2) {
  538. u16 gmch_ctrl;
  539. pci_read_config_word(intel_private.bridge_dev,
  540. I830_GMCH_CTRL, &gmch_ctrl);
  541. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  542. aperture_size = MB(64);
  543. else
  544. aperture_size = MB(128);
  545. } else {
  546. /* 9xx supports large sizes, just look at the length */
  547. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  548. }
  549. return aperture_size >> PAGE_SHIFT;
  550. }
  551. static void intel_gtt_teardown_scratch_page(void)
  552. {
  553. set_pages_wb(intel_private.scratch_page, 1);
  554. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  555. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  556. put_page(intel_private.scratch_page);
  557. __free_page(intel_private.scratch_page);
  558. }
  559. static void intel_gtt_cleanup(void)
  560. {
  561. intel_private.driver->cleanup();
  562. iounmap(intel_private.gtt);
  563. iounmap(intel_private.registers);
  564. intel_gtt_teardown_scratch_page();
  565. }
  566. static int intel_gtt_init(void)
  567. {
  568. u32 gtt_map_size;
  569. int ret;
  570. ret = intel_private.driver->setup();
  571. if (ret != 0)
  572. return ret;
  573. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  574. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  575. /* save the PGETBL reg for resume */
  576. intel_private.PGETBL_save =
  577. readl(intel_private.registers+I810_PGETBL_CTL)
  578. & ~I810_PGETBL_ENABLED;
  579. /* we only ever restore the register when enabling the PGTBL... */
  580. if (HAS_PGTBL_EN)
  581. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  582. dev_info(&intel_private.bridge_dev->dev,
  583. "detected gtt size: %dK total, %dK mappable\n",
  584. intel_private.base.gtt_total_entries * 4,
  585. intel_private.base.gtt_mappable_entries * 4);
  586. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  587. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  588. gtt_map_size);
  589. if (!intel_private.gtt) {
  590. intel_private.driver->cleanup();
  591. iounmap(intel_private.registers);
  592. return -ENOMEM;
  593. }
  594. global_cache_flush(); /* FIXME: ? */
  595. intel_private.base.stolen_size = intel_gtt_stolen_size();
  596. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  597. ret = intel_gtt_setup_scratch_page();
  598. if (ret != 0) {
  599. intel_gtt_cleanup();
  600. return ret;
  601. }
  602. return 0;
  603. }
  604. static int intel_fake_agp_fetch_size(void)
  605. {
  606. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  607. unsigned int aper_size;
  608. int i;
  609. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  610. / MB(1);
  611. for (i = 0; i < num_sizes; i++) {
  612. if (aper_size == intel_fake_agp_sizes[i].size) {
  613. agp_bridge->current_size =
  614. (void *) (intel_fake_agp_sizes + i);
  615. return aper_size;
  616. }
  617. }
  618. return 0;
  619. }
  620. static void i830_cleanup(void)
  621. {
  622. }
  623. /* The chipset_flush interface needs to get data that has already been
  624. * flushed out of the CPU all the way out to main memory, because the GPU
  625. * doesn't snoop those buffers.
  626. *
  627. * The 8xx series doesn't have the same lovely interface for flushing the
  628. * chipset write buffers that the later chips do. According to the 865
  629. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  630. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  631. * that it'll push whatever was in there out. It appears to work.
  632. */
  633. static void i830_chipset_flush(void)
  634. {
  635. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  636. /* Forcibly evict everything from the CPU write buffers.
  637. * clflush appears to be insufficient.
  638. */
  639. wbinvd_on_all_cpus();
  640. /* Now we've only seen documents for this magic bit on 855GM,
  641. * we hope it exists for the other gen2 chipsets...
  642. *
  643. * Also works as advertised on my 845G.
  644. */
  645. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  646. intel_private.registers+I830_HIC);
  647. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  648. if (time_after(jiffies, timeout))
  649. break;
  650. udelay(50);
  651. }
  652. }
  653. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  654. unsigned int flags)
  655. {
  656. u32 pte_flags = I810_PTE_VALID;
  657. if (flags == AGP_USER_CACHED_MEMORY)
  658. pte_flags |= I830_PTE_SYSTEM_CACHED;
  659. writel(addr | pte_flags, intel_private.gtt + entry);
  660. }
  661. static bool intel_enable_gtt(void)
  662. {
  663. u32 gma_addr;
  664. u8 __iomem *reg;
  665. if (INTEL_GTT_GEN <= 2)
  666. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  667. &gma_addr);
  668. else
  669. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  670. &gma_addr);
  671. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  672. if (INTEL_GTT_GEN >= 6)
  673. return true;
  674. if (INTEL_GTT_GEN == 2) {
  675. u16 gmch_ctrl;
  676. pci_read_config_word(intel_private.bridge_dev,
  677. I830_GMCH_CTRL, &gmch_ctrl);
  678. gmch_ctrl |= I830_GMCH_ENABLED;
  679. pci_write_config_word(intel_private.bridge_dev,
  680. I830_GMCH_CTRL, gmch_ctrl);
  681. pci_read_config_word(intel_private.bridge_dev,
  682. I830_GMCH_CTRL, &gmch_ctrl);
  683. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  684. dev_err(&intel_private.pcidev->dev,
  685. "failed to enable the GTT: GMCH_CTRL=%x\n",
  686. gmch_ctrl);
  687. return false;
  688. }
  689. }
  690. /* On the resume path we may be adjusting the PGTBL value, so
  691. * be paranoid and flush all chipset write buffers...
  692. */
  693. if (INTEL_GTT_GEN >= 3)
  694. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  695. reg = intel_private.registers+I810_PGETBL_CTL;
  696. writel(intel_private.PGETBL_save, reg);
  697. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  698. dev_err(&intel_private.pcidev->dev,
  699. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  700. readl(reg), intel_private.PGETBL_save);
  701. return false;
  702. }
  703. if (INTEL_GTT_GEN >= 3)
  704. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  705. return true;
  706. }
  707. static int i830_setup(void)
  708. {
  709. u32 reg_addr;
  710. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  711. reg_addr &= 0xfff80000;
  712. intel_private.registers = ioremap(reg_addr, KB(64));
  713. if (!intel_private.registers)
  714. return -ENOMEM;
  715. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  716. return 0;
  717. }
  718. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  719. {
  720. agp_bridge->gatt_table_real = NULL;
  721. agp_bridge->gatt_table = NULL;
  722. agp_bridge->gatt_bus_addr = 0;
  723. return 0;
  724. }
  725. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  726. {
  727. return 0;
  728. }
  729. static int intel_fake_agp_configure(void)
  730. {
  731. if (!intel_enable_gtt())
  732. return -EIO;
  733. intel_private.clear_fake_agp = true;
  734. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  735. return 0;
  736. }
  737. static bool i830_check_flags(unsigned int flags)
  738. {
  739. switch (flags) {
  740. case 0:
  741. case AGP_PHYS_MEMORY:
  742. case AGP_USER_CACHED_MEMORY:
  743. case AGP_USER_MEMORY:
  744. return true;
  745. }
  746. return false;
  747. }
  748. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  749. unsigned int sg_len,
  750. unsigned int pg_start,
  751. unsigned int flags)
  752. {
  753. struct scatterlist *sg;
  754. unsigned int len, m;
  755. int i, j;
  756. j = pg_start;
  757. /* sg may merge pages, but we have to separate
  758. * per-page addr for GTT */
  759. for_each_sg(sg_list, sg, sg_len, i) {
  760. len = sg_dma_len(sg) >> PAGE_SHIFT;
  761. for (m = 0; m < len; m++) {
  762. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  763. intel_private.driver->write_entry(addr,
  764. j, flags);
  765. j++;
  766. }
  767. }
  768. readl(intel_private.gtt+j-1);
  769. }
  770. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  771. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  772. struct page **pages, unsigned int flags)
  773. {
  774. int i, j;
  775. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  776. dma_addr_t addr = page_to_phys(pages[i]);
  777. intel_private.driver->write_entry(addr,
  778. j, flags);
  779. }
  780. readl(intel_private.gtt+j-1);
  781. }
  782. EXPORT_SYMBOL(intel_gtt_insert_pages);
  783. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  784. off_t pg_start, int type)
  785. {
  786. int ret = -EINVAL;
  787. if (intel_private.clear_fake_agp) {
  788. int start = intel_private.base.stolen_size / PAGE_SIZE;
  789. int end = intel_private.base.gtt_mappable_entries;
  790. intel_gtt_clear_range(start, end - start);
  791. intel_private.clear_fake_agp = false;
  792. }
  793. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  794. return i810_insert_dcache_entries(mem, pg_start, type);
  795. if (mem->page_count == 0)
  796. goto out;
  797. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  798. goto out_err;
  799. if (type != mem->type)
  800. goto out_err;
  801. if (!intel_private.driver->check_flags(type))
  802. goto out_err;
  803. if (!mem->is_flushed)
  804. global_cache_flush();
  805. if (intel_private.base.needs_dmar) {
  806. ret = intel_gtt_map_memory(mem->pages, mem->page_count,
  807. &mem->sg_list, &mem->num_sg);
  808. if (ret != 0)
  809. return ret;
  810. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  811. pg_start, type);
  812. } else
  813. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  814. type);
  815. out:
  816. ret = 0;
  817. out_err:
  818. mem->is_flushed = true;
  819. return ret;
  820. }
  821. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  822. {
  823. unsigned int i;
  824. for (i = first_entry; i < (first_entry + num_entries); i++) {
  825. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  826. i, 0);
  827. }
  828. readl(intel_private.gtt+i-1);
  829. }
  830. EXPORT_SYMBOL(intel_gtt_clear_range);
  831. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  832. off_t pg_start, int type)
  833. {
  834. if (mem->page_count == 0)
  835. return 0;
  836. intel_gtt_clear_range(pg_start, mem->page_count);
  837. if (intel_private.base.needs_dmar) {
  838. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  839. mem->sg_list = NULL;
  840. mem->num_sg = 0;
  841. }
  842. return 0;
  843. }
  844. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  845. int type)
  846. {
  847. struct agp_memory *new;
  848. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  849. if (pg_count != intel_private.num_dcache_entries)
  850. return NULL;
  851. new = agp_create_memory(1);
  852. if (new == NULL)
  853. return NULL;
  854. new->type = AGP_DCACHE_MEMORY;
  855. new->page_count = pg_count;
  856. new->num_scratch_pages = 0;
  857. agp_free_page_array(new);
  858. return new;
  859. }
  860. if (type == AGP_PHYS_MEMORY)
  861. return alloc_agpphysmem_i8xx(pg_count, type);
  862. /* always return NULL for other allocation types for now */
  863. return NULL;
  864. }
  865. static int intel_alloc_chipset_flush_resource(void)
  866. {
  867. int ret;
  868. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  869. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  870. pcibios_align_resource, intel_private.bridge_dev);
  871. return ret;
  872. }
  873. static void intel_i915_setup_chipset_flush(void)
  874. {
  875. int ret;
  876. u32 temp;
  877. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  878. if (!(temp & 0x1)) {
  879. intel_alloc_chipset_flush_resource();
  880. intel_private.resource_valid = 1;
  881. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  882. } else {
  883. temp &= ~1;
  884. intel_private.resource_valid = 1;
  885. intel_private.ifp_resource.start = temp;
  886. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  887. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  888. /* some BIOSes reserve this area in a pnp some don't */
  889. if (ret)
  890. intel_private.resource_valid = 0;
  891. }
  892. }
  893. static void intel_i965_g33_setup_chipset_flush(void)
  894. {
  895. u32 temp_hi, temp_lo;
  896. int ret;
  897. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  898. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  899. if (!(temp_lo & 0x1)) {
  900. intel_alloc_chipset_flush_resource();
  901. intel_private.resource_valid = 1;
  902. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  903. upper_32_bits(intel_private.ifp_resource.start));
  904. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  905. } else {
  906. u64 l64;
  907. temp_lo &= ~0x1;
  908. l64 = ((u64)temp_hi << 32) | temp_lo;
  909. intel_private.resource_valid = 1;
  910. intel_private.ifp_resource.start = l64;
  911. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  912. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  913. /* some BIOSes reserve this area in a pnp some don't */
  914. if (ret)
  915. intel_private.resource_valid = 0;
  916. }
  917. }
  918. static void intel_i9xx_setup_flush(void)
  919. {
  920. /* return if already configured */
  921. if (intel_private.ifp_resource.start)
  922. return;
  923. if (INTEL_GTT_GEN == 6)
  924. return;
  925. /* setup a resource for this object */
  926. intel_private.ifp_resource.name = "Intel Flush Page";
  927. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  928. /* Setup chipset flush for 915 */
  929. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  930. intel_i965_g33_setup_chipset_flush();
  931. } else {
  932. intel_i915_setup_chipset_flush();
  933. }
  934. if (intel_private.ifp_resource.start)
  935. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  936. if (!intel_private.i9xx_flush_page)
  937. dev_err(&intel_private.pcidev->dev,
  938. "can't ioremap flush page - no chipset flushing\n");
  939. }
  940. static void i9xx_cleanup(void)
  941. {
  942. if (intel_private.i9xx_flush_page)
  943. iounmap(intel_private.i9xx_flush_page);
  944. if (intel_private.resource_valid)
  945. release_resource(&intel_private.ifp_resource);
  946. intel_private.ifp_resource.start = 0;
  947. intel_private.resource_valid = 0;
  948. }
  949. static void i9xx_chipset_flush(void)
  950. {
  951. if (intel_private.i9xx_flush_page)
  952. writel(1, intel_private.i9xx_flush_page);
  953. }
  954. static void i965_write_entry(dma_addr_t addr,
  955. unsigned int entry,
  956. unsigned int flags)
  957. {
  958. u32 pte_flags;
  959. pte_flags = I810_PTE_VALID;
  960. if (flags == AGP_USER_CACHED_MEMORY)
  961. pte_flags |= I830_PTE_SYSTEM_CACHED;
  962. /* Shift high bits down */
  963. addr |= (addr >> 28) & 0xf0;
  964. writel(addr | pte_flags, intel_private.gtt + entry);
  965. }
  966. static bool gen6_check_flags(unsigned int flags)
  967. {
  968. return true;
  969. }
  970. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  971. unsigned int flags)
  972. {
  973. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  974. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  975. u32 pte_flags;
  976. if (type_mask == AGP_USER_MEMORY)
  977. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  978. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  979. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  980. if (gfdt)
  981. pte_flags |= GEN6_PTE_GFDT;
  982. } else { /* set 'normal'/'cached' to LLC by default */
  983. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  984. if (gfdt)
  985. pte_flags |= GEN6_PTE_GFDT;
  986. }
  987. /* gen6 has bit11-4 for physical addr bit39-32 */
  988. addr |= (addr >> 28) & 0xff0;
  989. writel(addr | pte_flags, intel_private.gtt + entry);
  990. }
  991. static void gen6_cleanup(void)
  992. {
  993. }
  994. static int i9xx_setup(void)
  995. {
  996. u32 reg_addr;
  997. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  998. reg_addr &= 0xfff80000;
  999. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1000. if (!intel_private.registers)
  1001. return -ENOMEM;
  1002. if (INTEL_GTT_GEN == 3) {
  1003. u32 gtt_addr;
  1004. pci_read_config_dword(intel_private.pcidev,
  1005. I915_PTEADDR, &gtt_addr);
  1006. intel_private.gtt_bus_addr = gtt_addr;
  1007. } else {
  1008. u32 gtt_offset;
  1009. switch (INTEL_GTT_GEN) {
  1010. case 5:
  1011. case 6:
  1012. gtt_offset = MB(2);
  1013. break;
  1014. case 4:
  1015. default:
  1016. gtt_offset = KB(512);
  1017. break;
  1018. }
  1019. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1020. }
  1021. intel_i9xx_setup_flush();
  1022. return 0;
  1023. }
  1024. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1025. .owner = THIS_MODULE,
  1026. .size_type = FIXED_APER_SIZE,
  1027. .aperture_sizes = intel_fake_agp_sizes,
  1028. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1029. .configure = intel_fake_agp_configure,
  1030. .fetch_size = intel_fake_agp_fetch_size,
  1031. .cleanup = intel_gtt_cleanup,
  1032. .agp_enable = intel_fake_agp_enable,
  1033. .cache_flush = global_cache_flush,
  1034. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1035. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1036. .insert_memory = intel_fake_agp_insert_entries,
  1037. .remove_memory = intel_fake_agp_remove_entries,
  1038. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1039. .free_by_type = intel_i810_free_by_type,
  1040. .agp_alloc_page = agp_generic_alloc_page,
  1041. .agp_alloc_pages = agp_generic_alloc_pages,
  1042. .agp_destroy_page = agp_generic_destroy_page,
  1043. .agp_destroy_pages = agp_generic_destroy_pages,
  1044. };
  1045. static const struct intel_gtt_driver i81x_gtt_driver = {
  1046. .gen = 1,
  1047. .has_pgtbl_enable = 1,
  1048. .dma_mask_size = 32,
  1049. .setup = i810_setup,
  1050. .cleanup = i810_cleanup,
  1051. .check_flags = i830_check_flags,
  1052. .write_entry = i810_write_entry,
  1053. };
  1054. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1055. .gen = 2,
  1056. .has_pgtbl_enable = 1,
  1057. .setup = i830_setup,
  1058. .cleanup = i830_cleanup,
  1059. .write_entry = i830_write_entry,
  1060. .dma_mask_size = 32,
  1061. .check_flags = i830_check_flags,
  1062. .chipset_flush = i830_chipset_flush,
  1063. };
  1064. static const struct intel_gtt_driver i915_gtt_driver = {
  1065. .gen = 3,
  1066. .has_pgtbl_enable = 1,
  1067. .setup = i9xx_setup,
  1068. .cleanup = i9xx_cleanup,
  1069. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1070. .write_entry = i830_write_entry,
  1071. .dma_mask_size = 32,
  1072. .check_flags = i830_check_flags,
  1073. .chipset_flush = i9xx_chipset_flush,
  1074. };
  1075. static const struct intel_gtt_driver g33_gtt_driver = {
  1076. .gen = 3,
  1077. .is_g33 = 1,
  1078. .setup = i9xx_setup,
  1079. .cleanup = i9xx_cleanup,
  1080. .write_entry = i965_write_entry,
  1081. .dma_mask_size = 36,
  1082. .check_flags = i830_check_flags,
  1083. .chipset_flush = i9xx_chipset_flush,
  1084. };
  1085. static const struct intel_gtt_driver pineview_gtt_driver = {
  1086. .gen = 3,
  1087. .is_pineview = 1, .is_g33 = 1,
  1088. .setup = i9xx_setup,
  1089. .cleanup = i9xx_cleanup,
  1090. .write_entry = i965_write_entry,
  1091. .dma_mask_size = 36,
  1092. .check_flags = i830_check_flags,
  1093. .chipset_flush = i9xx_chipset_flush,
  1094. };
  1095. static const struct intel_gtt_driver i965_gtt_driver = {
  1096. .gen = 4,
  1097. .has_pgtbl_enable = 1,
  1098. .setup = i9xx_setup,
  1099. .cleanup = i9xx_cleanup,
  1100. .write_entry = i965_write_entry,
  1101. .dma_mask_size = 36,
  1102. .check_flags = i830_check_flags,
  1103. .chipset_flush = i9xx_chipset_flush,
  1104. };
  1105. static const struct intel_gtt_driver g4x_gtt_driver = {
  1106. .gen = 5,
  1107. .setup = i9xx_setup,
  1108. .cleanup = i9xx_cleanup,
  1109. .write_entry = i965_write_entry,
  1110. .dma_mask_size = 36,
  1111. .check_flags = i830_check_flags,
  1112. .chipset_flush = i9xx_chipset_flush,
  1113. };
  1114. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1115. .gen = 5,
  1116. .is_ironlake = 1,
  1117. .setup = i9xx_setup,
  1118. .cleanup = i9xx_cleanup,
  1119. .write_entry = i965_write_entry,
  1120. .dma_mask_size = 36,
  1121. .check_flags = i830_check_flags,
  1122. .chipset_flush = i9xx_chipset_flush,
  1123. };
  1124. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1125. .gen = 6,
  1126. .setup = i9xx_setup,
  1127. .cleanup = gen6_cleanup,
  1128. .write_entry = gen6_write_entry,
  1129. .dma_mask_size = 40,
  1130. .check_flags = gen6_check_flags,
  1131. .chipset_flush = i9xx_chipset_flush,
  1132. };
  1133. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1134. * driver and gmch_driver must be non-null, and find_gmch will determine
  1135. * which one should be used if a gmch_chip_id is present.
  1136. */
  1137. static const struct intel_gtt_driver_description {
  1138. unsigned int gmch_chip_id;
  1139. char *name;
  1140. const struct intel_gtt_driver *gtt_driver;
  1141. } intel_gtt_chipsets[] = {
  1142. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1143. &i81x_gtt_driver},
  1144. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1145. &i81x_gtt_driver},
  1146. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1147. &i81x_gtt_driver},
  1148. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1149. &i81x_gtt_driver},
  1150. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1151. &i8xx_gtt_driver},
  1152. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1153. &i8xx_gtt_driver},
  1154. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1155. &i8xx_gtt_driver},
  1156. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1157. &i8xx_gtt_driver},
  1158. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1159. &i8xx_gtt_driver},
  1160. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1161. &i915_gtt_driver },
  1162. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1163. &i915_gtt_driver },
  1164. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1165. &i915_gtt_driver },
  1166. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1167. &i915_gtt_driver },
  1168. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1169. &i915_gtt_driver },
  1170. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1171. &i915_gtt_driver },
  1172. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1173. &i965_gtt_driver },
  1174. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1175. &i965_gtt_driver },
  1176. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1177. &i965_gtt_driver },
  1178. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1179. &i965_gtt_driver },
  1180. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1181. &i965_gtt_driver },
  1182. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1183. &i965_gtt_driver },
  1184. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1185. &g33_gtt_driver },
  1186. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1187. &g33_gtt_driver },
  1188. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1189. &g33_gtt_driver },
  1190. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1191. &pineview_gtt_driver },
  1192. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1193. &pineview_gtt_driver },
  1194. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1195. &g4x_gtt_driver },
  1196. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1197. &g4x_gtt_driver },
  1198. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1199. &g4x_gtt_driver },
  1200. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1201. &g4x_gtt_driver },
  1202. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1203. &g4x_gtt_driver },
  1204. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1205. &g4x_gtt_driver },
  1206. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1207. &g4x_gtt_driver },
  1208. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1209. "HD Graphics", &ironlake_gtt_driver },
  1210. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1211. "HD Graphics", &ironlake_gtt_driver },
  1212. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1213. "Sandybridge", &sandybridge_gtt_driver },
  1214. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1215. "Sandybridge", &sandybridge_gtt_driver },
  1216. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1217. "Sandybridge", &sandybridge_gtt_driver },
  1218. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1219. "Sandybridge", &sandybridge_gtt_driver },
  1220. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1221. "Sandybridge", &sandybridge_gtt_driver },
  1222. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1223. "Sandybridge", &sandybridge_gtt_driver },
  1224. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1225. "Sandybridge", &sandybridge_gtt_driver },
  1226. { 0, NULL, NULL }
  1227. };
  1228. static int find_gmch(u16 device)
  1229. {
  1230. struct pci_dev *gmch_device;
  1231. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1232. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1233. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1234. device, gmch_device);
  1235. }
  1236. if (!gmch_device)
  1237. return 0;
  1238. intel_private.pcidev = gmch_device;
  1239. return 1;
  1240. }
  1241. int intel_gmch_probe(struct pci_dev *pdev,
  1242. struct agp_bridge_data *bridge)
  1243. {
  1244. int i, mask;
  1245. intel_private.driver = NULL;
  1246. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1247. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1248. intel_private.driver =
  1249. intel_gtt_chipsets[i].gtt_driver;
  1250. break;
  1251. }
  1252. }
  1253. if (!intel_private.driver)
  1254. return 0;
  1255. bridge->driver = &intel_fake_agp_driver;
  1256. bridge->dev_private_data = &intel_private;
  1257. bridge->dev = pdev;
  1258. intel_private.bridge_dev = pci_dev_get(pdev);
  1259. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1260. mask = intel_private.driver->dma_mask_size;
  1261. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1262. dev_err(&intel_private.pcidev->dev,
  1263. "set gfx device dma mask %d-bit failed!\n", mask);
  1264. else
  1265. pci_set_consistent_dma_mask(intel_private.pcidev,
  1266. DMA_BIT_MASK(mask));
  1267. /*if (bridge->driver == &intel_810_driver)
  1268. return 1;*/
  1269. if (intel_gtt_init() != 0)
  1270. return 0;
  1271. return 1;
  1272. }
  1273. EXPORT_SYMBOL(intel_gmch_probe);
  1274. const struct intel_gtt *intel_gtt_get(void)
  1275. {
  1276. return &intel_private.base;
  1277. }
  1278. EXPORT_SYMBOL(intel_gtt_get);
  1279. void intel_gtt_chipset_flush(void)
  1280. {
  1281. if (intel_private.driver->chipset_flush)
  1282. intel_private.driver->chipset_flush();
  1283. }
  1284. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1285. void intel_gmch_remove(struct pci_dev *pdev)
  1286. {
  1287. if (intel_private.pcidev)
  1288. pci_dev_put(intel_private.pcidev);
  1289. if (intel_private.bridge_dev)
  1290. pci_dev_put(intel_private.bridge_dev);
  1291. }
  1292. EXPORT_SYMBOL(intel_gmch_remove);
  1293. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1294. MODULE_LICENSE("GPL and additional rights");