emulate.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  76. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  77. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  78. #define Undefined (1<<25) /* No Such Instruction */
  79. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  80. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  81. #define No64 (1<<28)
  82. /* Source 2 operand type */
  83. #define Src2None (0<<29)
  84. #define Src2CL (1<<29)
  85. #define Src2ImmByte (2<<29)
  86. #define Src2One (3<<29)
  87. #define Src2Imm (4<<29)
  88. #define Src2Mask (7<<29)
  89. #define X2(x...) x, x
  90. #define X3(x...) X2(x), x
  91. #define X4(x...) X2(x), X2(x)
  92. #define X5(x...) X4(x), x
  93. #define X6(x...) X4(x), X2(x)
  94. #define X7(x...) X4(x), X3(x)
  95. #define X8(x...) X4(x), X4(x)
  96. #define X16(x...) X8(x), X8(x)
  97. struct opcode {
  98. u32 flags;
  99. union {
  100. int (*execute)(struct x86_emulate_ctxt *ctxt);
  101. struct opcode *group;
  102. struct group_dual *gdual;
  103. } u;
  104. };
  105. struct group_dual {
  106. struct opcode mod012[8];
  107. struct opcode mod3[8];
  108. };
  109. /* EFLAGS bit definitions. */
  110. #define EFLG_ID (1<<21)
  111. #define EFLG_VIP (1<<20)
  112. #define EFLG_VIF (1<<19)
  113. #define EFLG_AC (1<<18)
  114. #define EFLG_VM (1<<17)
  115. #define EFLG_RF (1<<16)
  116. #define EFLG_IOPL (3<<12)
  117. #define EFLG_NT (1<<14)
  118. #define EFLG_OF (1<<11)
  119. #define EFLG_DF (1<<10)
  120. #define EFLG_IF (1<<9)
  121. #define EFLG_TF (1<<8)
  122. #define EFLG_SF (1<<7)
  123. #define EFLG_ZF (1<<6)
  124. #define EFLG_AF (1<<4)
  125. #define EFLG_PF (1<<2)
  126. #define EFLG_CF (1<<0)
  127. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  128. #define EFLG_RESERVED_ONE_MASK 2
  129. /*
  130. * Instruction emulation:
  131. * Most instructions are emulated directly via a fragment of inline assembly
  132. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  133. * any modified flags.
  134. */
  135. #if defined(CONFIG_X86_64)
  136. #define _LO32 "k" /* force 32-bit operand */
  137. #define _STK "%%rsp" /* stack pointer */
  138. #elif defined(__i386__)
  139. #define _LO32 "" /* force 32-bit operand */
  140. #define _STK "%%esp" /* stack pointer */
  141. #endif
  142. /*
  143. * These EFLAGS bits are restored from saved value during emulation, and
  144. * any changes are written back to the saved value after emulation.
  145. */
  146. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  147. /* Before executing instruction: restore necessary bits in EFLAGS. */
  148. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  149. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  150. "movl %"_sav",%"_LO32 _tmp"; " \
  151. "push %"_tmp"; " \
  152. "push %"_tmp"; " \
  153. "movl %"_msk",%"_LO32 _tmp"; " \
  154. "andl %"_LO32 _tmp",("_STK"); " \
  155. "pushf; " \
  156. "notl %"_LO32 _tmp"; " \
  157. "andl %"_LO32 _tmp",("_STK"); " \
  158. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  159. "pop %"_tmp"; " \
  160. "orl %"_LO32 _tmp",("_STK"); " \
  161. "popf; " \
  162. "pop %"_sav"; "
  163. /* After executing instruction: write-back necessary bits in EFLAGS. */
  164. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  165. /* _sav |= EFLAGS & _msk; */ \
  166. "pushf; " \
  167. "pop %"_tmp"; " \
  168. "andl %"_msk",%"_LO32 _tmp"; " \
  169. "orl %"_LO32 _tmp",%"_sav"; "
  170. #ifdef CONFIG_X86_64
  171. #define ON64(x) x
  172. #else
  173. #define ON64(x)
  174. #endif
  175. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  176. do { \
  177. __asm__ __volatile__ ( \
  178. _PRE_EFLAGS("0", "4", "2") \
  179. _op _suffix " %"_x"3,%1; " \
  180. _POST_EFLAGS("0", "4", "2") \
  181. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  182. "=&r" (_tmp) \
  183. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  184. } while (0)
  185. /* Raw emulation: instruction has two explicit operands. */
  186. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  187. do { \
  188. unsigned long _tmp; \
  189. \
  190. switch ((_dst).bytes) { \
  191. case 2: \
  192. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  193. break; \
  194. case 4: \
  195. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  196. break; \
  197. case 8: \
  198. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  199. break; \
  200. } \
  201. } while (0)
  202. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  203. do { \
  204. unsigned long _tmp; \
  205. switch ((_dst).bytes) { \
  206. case 1: \
  207. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  208. break; \
  209. default: \
  210. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  211. _wx, _wy, _lx, _ly, _qx, _qy); \
  212. break; \
  213. } \
  214. } while (0)
  215. /* Source operand is byte-sized and may be restricted to just %cl. */
  216. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  217. __emulate_2op(_op, _src, _dst, _eflags, \
  218. "b", "c", "b", "c", "b", "c", "b", "c")
  219. /* Source operand is byte, word, long or quad sized. */
  220. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  221. __emulate_2op(_op, _src, _dst, _eflags, \
  222. "b", "q", "w", "r", _LO32, "r", "", "r")
  223. /* Source operand is word, long or quad sized. */
  224. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  225. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  226. "w", "r", _LO32, "r", "", "r")
  227. /* Instruction has three operands and one operand is stored in ECX register */
  228. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  229. do { \
  230. unsigned long _tmp; \
  231. _type _clv = (_cl).val; \
  232. _type _srcv = (_src).val; \
  233. _type _dstv = (_dst).val; \
  234. \
  235. __asm__ __volatile__ ( \
  236. _PRE_EFLAGS("0", "5", "2") \
  237. _op _suffix " %4,%1 \n" \
  238. _POST_EFLAGS("0", "5", "2") \
  239. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  240. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  241. ); \
  242. \
  243. (_cl).val = (unsigned long) _clv; \
  244. (_src).val = (unsigned long) _srcv; \
  245. (_dst).val = (unsigned long) _dstv; \
  246. } while (0)
  247. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  248. do { \
  249. switch ((_dst).bytes) { \
  250. case 2: \
  251. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  252. "w", unsigned short); \
  253. break; \
  254. case 4: \
  255. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  256. "l", unsigned int); \
  257. break; \
  258. case 8: \
  259. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  260. "q", unsigned long)); \
  261. break; \
  262. } \
  263. } while (0)
  264. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  265. do { \
  266. unsigned long _tmp; \
  267. \
  268. __asm__ __volatile__ ( \
  269. _PRE_EFLAGS("0", "3", "2") \
  270. _op _suffix " %1; " \
  271. _POST_EFLAGS("0", "3", "2") \
  272. : "=m" (_eflags), "+m" ((_dst).val), \
  273. "=&r" (_tmp) \
  274. : "i" (EFLAGS_MASK)); \
  275. } while (0)
  276. /* Instruction has only one explicit operand (no source operand). */
  277. #define emulate_1op(_op, _dst, _eflags) \
  278. do { \
  279. switch ((_dst).bytes) { \
  280. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  281. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  282. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  283. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  284. } \
  285. } while (0)
  286. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  287. do { \
  288. unsigned long _tmp; \
  289. \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0", "4", "1") \
  292. _op _suffix " %5; " \
  293. _POST_EFLAGS("0", "4", "1") \
  294. : "=m" (_eflags), "=&r" (_tmp), \
  295. "+a" (_rax), "+d" (_rdx) \
  296. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  297. "a" (_rax), "d" (_rdx)); \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "5", "1") \
  305. "1: \n\t" \
  306. _op _suffix " %6; " \
  307. "2: \n\t" \
  308. _POST_EFLAGS("0", "5", "1") \
  309. ".pushsection .fixup,\"ax\" \n\t" \
  310. "3: movb $1, %4 \n\t" \
  311. "jmp 2b \n\t" \
  312. ".popsection \n\t" \
  313. _ASM_EXTABLE(1b, 3b) \
  314. : "=m" (_eflags), "=&r" (_tmp), \
  315. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  316. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  317. "a" (_rax), "d" (_rdx)); \
  318. } while (0)
  319. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  320. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  321. do { \
  322. switch((_src).bytes) { \
  323. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  324. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  325. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  326. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  327. } \
  328. } while (0)
  329. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  330. do { \
  331. switch((_src).bytes) { \
  332. case 1: \
  333. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  334. _eflags, "b", _ex); \
  335. break; \
  336. case 2: \
  337. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  338. _eflags, "w", _ex); \
  339. break; \
  340. case 4: \
  341. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  342. _eflags, "l", _ex); \
  343. break; \
  344. case 8: ON64( \
  345. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  346. _eflags, "q", _ex)); \
  347. break; \
  348. } \
  349. } while (0)
  350. /* Fetch next part of the instruction being emulated. */
  351. #define insn_fetch(_type, _size, _eip) \
  352. ({ unsigned long _x; \
  353. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  354. if (rc != X86EMUL_CONTINUE) \
  355. goto done; \
  356. (_eip) += (_size); \
  357. (_type)_x; \
  358. })
  359. #define insn_fetch_arr(_arr, _size, _eip) \
  360. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  361. if (rc != X86EMUL_CONTINUE) \
  362. goto done; \
  363. (_eip) += (_size); \
  364. })
  365. static inline unsigned long ad_mask(struct decode_cache *c)
  366. {
  367. return (1UL << (c->ad_bytes << 3)) - 1;
  368. }
  369. /* Access/update address held in a register, based on addressing mode. */
  370. static inline unsigned long
  371. address_mask(struct decode_cache *c, unsigned long reg)
  372. {
  373. if (c->ad_bytes == sizeof(unsigned long))
  374. return reg;
  375. else
  376. return reg & ad_mask(c);
  377. }
  378. static inline unsigned long
  379. register_address(struct decode_cache *c, unsigned long reg)
  380. {
  381. return address_mask(c, reg);
  382. }
  383. static inline void
  384. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  385. {
  386. if (c->ad_bytes == sizeof(unsigned long))
  387. *reg += inc;
  388. else
  389. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  390. }
  391. static inline void jmp_rel(struct decode_cache *c, int rel)
  392. {
  393. register_address_increment(c, &c->eip, rel);
  394. }
  395. static void set_seg_override(struct decode_cache *c, int seg)
  396. {
  397. c->has_seg_override = true;
  398. c->seg_override = seg;
  399. }
  400. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  401. struct x86_emulate_ops *ops, int seg)
  402. {
  403. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  404. return 0;
  405. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  406. }
  407. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  408. struct x86_emulate_ops *ops,
  409. struct decode_cache *c)
  410. {
  411. if (!c->has_seg_override)
  412. return 0;
  413. return c->seg_override;
  414. }
  415. static ulong linear(struct x86_emulate_ctxt *ctxt,
  416. struct segmented_address addr)
  417. {
  418. struct decode_cache *c = &ctxt->decode;
  419. ulong la;
  420. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  421. if (c->ad_bytes != 8)
  422. la &= (u32)-1;
  423. return la;
  424. }
  425. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  426. u32 error, bool valid)
  427. {
  428. ctxt->exception.vector = vec;
  429. ctxt->exception.error_code = error;
  430. ctxt->exception.error_code_valid = valid;
  431. return X86EMUL_PROPAGATE_FAULT;
  432. }
  433. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  434. {
  435. return emulate_exception(ctxt, GP_VECTOR, err, true);
  436. }
  437. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  438. {
  439. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  440. }
  441. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  442. {
  443. return emulate_exception(ctxt, TS_VECTOR, err, true);
  444. }
  445. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  446. {
  447. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  448. }
  449. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  450. struct x86_emulate_ops *ops,
  451. unsigned long eip, u8 *dest)
  452. {
  453. struct fetch_cache *fc = &ctxt->decode.fetch;
  454. int rc;
  455. int size, cur_size;
  456. if (eip == fc->end) {
  457. cur_size = fc->end - fc->start;
  458. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  459. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  460. size, ctxt->vcpu, &ctxt->exception);
  461. if (rc != X86EMUL_CONTINUE)
  462. return rc;
  463. fc->end += size;
  464. }
  465. *dest = fc->data[eip - fc->start];
  466. return X86EMUL_CONTINUE;
  467. }
  468. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  469. struct x86_emulate_ops *ops,
  470. unsigned long eip, void *dest, unsigned size)
  471. {
  472. int rc;
  473. /* x86 instructions are limited to 15 bytes. */
  474. if (eip + size - ctxt->eip > 15)
  475. return X86EMUL_UNHANDLEABLE;
  476. while (size--) {
  477. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  478. if (rc != X86EMUL_CONTINUE)
  479. return rc;
  480. }
  481. return X86EMUL_CONTINUE;
  482. }
  483. /*
  484. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  485. * pointer into the block that addresses the relevant register.
  486. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  487. */
  488. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  489. int highbyte_regs)
  490. {
  491. void *p;
  492. p = &regs[modrm_reg];
  493. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  494. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  495. return p;
  496. }
  497. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  498. struct x86_emulate_ops *ops,
  499. struct segmented_address addr,
  500. u16 *size, unsigned long *address, int op_bytes)
  501. {
  502. int rc;
  503. if (op_bytes == 2)
  504. op_bytes = 3;
  505. *address = 0;
  506. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  507. ctxt->vcpu, &ctxt->exception);
  508. if (rc != X86EMUL_CONTINUE)
  509. return rc;
  510. addr.ea += 2;
  511. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  512. ctxt->vcpu, &ctxt->exception);
  513. return rc;
  514. }
  515. static int test_cc(unsigned int condition, unsigned int flags)
  516. {
  517. int rc = 0;
  518. switch ((condition & 15) >> 1) {
  519. case 0: /* o */
  520. rc |= (flags & EFLG_OF);
  521. break;
  522. case 1: /* b/c/nae */
  523. rc |= (flags & EFLG_CF);
  524. break;
  525. case 2: /* z/e */
  526. rc |= (flags & EFLG_ZF);
  527. break;
  528. case 3: /* be/na */
  529. rc |= (flags & (EFLG_CF|EFLG_ZF));
  530. break;
  531. case 4: /* s */
  532. rc |= (flags & EFLG_SF);
  533. break;
  534. case 5: /* p/pe */
  535. rc |= (flags & EFLG_PF);
  536. break;
  537. case 7: /* le/ng */
  538. rc |= (flags & EFLG_ZF);
  539. /* fall through */
  540. case 6: /* l/nge */
  541. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  542. break;
  543. }
  544. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  545. return (!!rc ^ (condition & 1));
  546. }
  547. static void fetch_register_operand(struct operand *op)
  548. {
  549. switch (op->bytes) {
  550. case 1:
  551. op->val = *(u8 *)op->addr.reg;
  552. break;
  553. case 2:
  554. op->val = *(u16 *)op->addr.reg;
  555. break;
  556. case 4:
  557. op->val = *(u32 *)op->addr.reg;
  558. break;
  559. case 8:
  560. op->val = *(u64 *)op->addr.reg;
  561. break;
  562. }
  563. }
  564. static void decode_register_operand(struct operand *op,
  565. struct decode_cache *c,
  566. int inhibit_bytereg)
  567. {
  568. unsigned reg = c->modrm_reg;
  569. int highbyte_regs = c->rex_prefix == 0;
  570. if (!(c->d & ModRM))
  571. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  572. op->type = OP_REG;
  573. if ((c->d & ByteOp) && !inhibit_bytereg) {
  574. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  575. op->bytes = 1;
  576. } else {
  577. op->addr.reg = decode_register(reg, c->regs, 0);
  578. op->bytes = c->op_bytes;
  579. }
  580. fetch_register_operand(op);
  581. op->orig_val = op->val;
  582. }
  583. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  584. struct x86_emulate_ops *ops,
  585. struct operand *op)
  586. {
  587. struct decode_cache *c = &ctxt->decode;
  588. u8 sib;
  589. int index_reg = 0, base_reg = 0, scale;
  590. int rc = X86EMUL_CONTINUE;
  591. ulong modrm_ea = 0;
  592. if (c->rex_prefix) {
  593. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  594. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  595. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  596. }
  597. c->modrm = insn_fetch(u8, 1, c->eip);
  598. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  599. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  600. c->modrm_rm |= (c->modrm & 0x07);
  601. c->modrm_seg = VCPU_SREG_DS;
  602. if (c->modrm_mod == 3) {
  603. op->type = OP_REG;
  604. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  605. op->addr.reg = decode_register(c->modrm_rm,
  606. c->regs, c->d & ByteOp);
  607. fetch_register_operand(op);
  608. return rc;
  609. }
  610. op->type = OP_MEM;
  611. if (c->ad_bytes == 2) {
  612. unsigned bx = c->regs[VCPU_REGS_RBX];
  613. unsigned bp = c->regs[VCPU_REGS_RBP];
  614. unsigned si = c->regs[VCPU_REGS_RSI];
  615. unsigned di = c->regs[VCPU_REGS_RDI];
  616. /* 16-bit ModR/M decode. */
  617. switch (c->modrm_mod) {
  618. case 0:
  619. if (c->modrm_rm == 6)
  620. modrm_ea += insn_fetch(u16, 2, c->eip);
  621. break;
  622. case 1:
  623. modrm_ea += insn_fetch(s8, 1, c->eip);
  624. break;
  625. case 2:
  626. modrm_ea += insn_fetch(u16, 2, c->eip);
  627. break;
  628. }
  629. switch (c->modrm_rm) {
  630. case 0:
  631. modrm_ea += bx + si;
  632. break;
  633. case 1:
  634. modrm_ea += bx + di;
  635. break;
  636. case 2:
  637. modrm_ea += bp + si;
  638. break;
  639. case 3:
  640. modrm_ea += bp + di;
  641. break;
  642. case 4:
  643. modrm_ea += si;
  644. break;
  645. case 5:
  646. modrm_ea += di;
  647. break;
  648. case 6:
  649. if (c->modrm_mod != 0)
  650. modrm_ea += bp;
  651. break;
  652. case 7:
  653. modrm_ea += bx;
  654. break;
  655. }
  656. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  657. (c->modrm_rm == 6 && c->modrm_mod != 0))
  658. c->modrm_seg = VCPU_SREG_SS;
  659. modrm_ea = (u16)modrm_ea;
  660. } else {
  661. /* 32/64-bit ModR/M decode. */
  662. if ((c->modrm_rm & 7) == 4) {
  663. sib = insn_fetch(u8, 1, c->eip);
  664. index_reg |= (sib >> 3) & 7;
  665. base_reg |= sib & 7;
  666. scale = sib >> 6;
  667. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  668. modrm_ea += insn_fetch(s32, 4, c->eip);
  669. else
  670. modrm_ea += c->regs[base_reg];
  671. if (index_reg != 4)
  672. modrm_ea += c->regs[index_reg] << scale;
  673. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  674. if (ctxt->mode == X86EMUL_MODE_PROT64)
  675. c->rip_relative = 1;
  676. } else
  677. modrm_ea += c->regs[c->modrm_rm];
  678. switch (c->modrm_mod) {
  679. case 0:
  680. if (c->modrm_rm == 5)
  681. modrm_ea += insn_fetch(s32, 4, c->eip);
  682. break;
  683. case 1:
  684. modrm_ea += insn_fetch(s8, 1, c->eip);
  685. break;
  686. case 2:
  687. modrm_ea += insn_fetch(s32, 4, c->eip);
  688. break;
  689. }
  690. }
  691. op->addr.mem.ea = modrm_ea;
  692. done:
  693. return rc;
  694. }
  695. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops,
  697. struct operand *op)
  698. {
  699. struct decode_cache *c = &ctxt->decode;
  700. int rc = X86EMUL_CONTINUE;
  701. op->type = OP_MEM;
  702. switch (c->ad_bytes) {
  703. case 2:
  704. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  705. break;
  706. case 4:
  707. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  708. break;
  709. case 8:
  710. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  711. break;
  712. }
  713. done:
  714. return rc;
  715. }
  716. static void fetch_bit_operand(struct decode_cache *c)
  717. {
  718. long sv = 0, mask;
  719. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  720. mask = ~(c->dst.bytes * 8 - 1);
  721. if (c->src.bytes == 2)
  722. sv = (s16)c->src.val & (s16)mask;
  723. else if (c->src.bytes == 4)
  724. sv = (s32)c->src.val & (s32)mask;
  725. c->dst.addr.mem.ea += (sv >> 3);
  726. }
  727. /* only subword offset */
  728. c->src.val &= (c->dst.bytes << 3) - 1;
  729. }
  730. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  731. struct x86_emulate_ops *ops,
  732. unsigned long addr, void *dest, unsigned size)
  733. {
  734. int rc;
  735. struct read_cache *mc = &ctxt->decode.mem_read;
  736. while (size) {
  737. int n = min(size, 8u);
  738. size -= n;
  739. if (mc->pos < mc->end)
  740. goto read_cached;
  741. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  742. &ctxt->exception, ctxt->vcpu);
  743. if (rc != X86EMUL_CONTINUE)
  744. return rc;
  745. mc->end += n;
  746. read_cached:
  747. memcpy(dest, mc->data + mc->pos, n);
  748. mc->pos += n;
  749. dest += n;
  750. addr += n;
  751. }
  752. return X86EMUL_CONTINUE;
  753. }
  754. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  755. struct x86_emulate_ops *ops,
  756. unsigned int size, unsigned short port,
  757. void *dest)
  758. {
  759. struct read_cache *rc = &ctxt->decode.io_read;
  760. if (rc->pos == rc->end) { /* refill pio read ahead */
  761. struct decode_cache *c = &ctxt->decode;
  762. unsigned int in_page, n;
  763. unsigned int count = c->rep_prefix ?
  764. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  765. in_page = (ctxt->eflags & EFLG_DF) ?
  766. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  767. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  768. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  769. count);
  770. if (n == 0)
  771. n = 1;
  772. rc->pos = rc->end = 0;
  773. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  774. return 0;
  775. rc->end = n * size;
  776. }
  777. memcpy(dest, rc->data + rc->pos, size);
  778. rc->pos += size;
  779. return 1;
  780. }
  781. static u32 desc_limit_scaled(struct desc_struct *desc)
  782. {
  783. u32 limit = get_desc_limit(desc);
  784. return desc->g ? (limit << 12) | 0xfff : limit;
  785. }
  786. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  787. struct x86_emulate_ops *ops,
  788. u16 selector, struct desc_ptr *dt)
  789. {
  790. if (selector & 1 << 2) {
  791. struct desc_struct desc;
  792. memset (dt, 0, sizeof *dt);
  793. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  794. ctxt->vcpu))
  795. return;
  796. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  797. dt->address = get_desc_base(&desc);
  798. } else
  799. ops->get_gdt(dt, ctxt->vcpu);
  800. }
  801. /* allowed just for 8 bytes segments */
  802. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  803. struct x86_emulate_ops *ops,
  804. u16 selector, struct desc_struct *desc)
  805. {
  806. struct desc_ptr dt;
  807. u16 index = selector >> 3;
  808. int ret;
  809. ulong addr;
  810. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  811. if (dt.size < index * 8 + 7)
  812. return emulate_gp(ctxt, selector & 0xfffc);
  813. addr = dt.address + index * 8;
  814. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  815. &ctxt->exception);
  816. return ret;
  817. }
  818. /* allowed just for 8 bytes segments */
  819. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  820. struct x86_emulate_ops *ops,
  821. u16 selector, struct desc_struct *desc)
  822. {
  823. struct desc_ptr dt;
  824. u16 index = selector >> 3;
  825. ulong addr;
  826. int ret;
  827. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  828. if (dt.size < index * 8 + 7)
  829. return emulate_gp(ctxt, selector & 0xfffc);
  830. addr = dt.address + index * 8;
  831. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  832. &ctxt->exception);
  833. return ret;
  834. }
  835. /* Does not support long mode */
  836. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  837. struct x86_emulate_ops *ops,
  838. u16 selector, int seg)
  839. {
  840. struct desc_struct seg_desc;
  841. u8 dpl, rpl, cpl;
  842. unsigned err_vec = GP_VECTOR;
  843. u32 err_code = 0;
  844. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  845. int ret;
  846. memset(&seg_desc, 0, sizeof seg_desc);
  847. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  848. || ctxt->mode == X86EMUL_MODE_REAL) {
  849. /* set real mode segment descriptor */
  850. set_desc_base(&seg_desc, selector << 4);
  851. set_desc_limit(&seg_desc, 0xffff);
  852. seg_desc.type = 3;
  853. seg_desc.p = 1;
  854. seg_desc.s = 1;
  855. goto load;
  856. }
  857. /* NULL selector is not valid for TR, CS and SS */
  858. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  859. && null_selector)
  860. goto exception;
  861. /* TR should be in GDT only */
  862. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  863. goto exception;
  864. if (null_selector) /* for NULL selector skip all following checks */
  865. goto load;
  866. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  867. if (ret != X86EMUL_CONTINUE)
  868. return ret;
  869. err_code = selector & 0xfffc;
  870. err_vec = GP_VECTOR;
  871. /* can't load system descriptor into segment selecor */
  872. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  873. goto exception;
  874. if (!seg_desc.p) {
  875. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  876. goto exception;
  877. }
  878. rpl = selector & 3;
  879. dpl = seg_desc.dpl;
  880. cpl = ops->cpl(ctxt->vcpu);
  881. switch (seg) {
  882. case VCPU_SREG_SS:
  883. /*
  884. * segment is not a writable data segment or segment
  885. * selector's RPL != CPL or segment selector's RPL != CPL
  886. */
  887. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  888. goto exception;
  889. break;
  890. case VCPU_SREG_CS:
  891. if (!(seg_desc.type & 8))
  892. goto exception;
  893. if (seg_desc.type & 4) {
  894. /* conforming */
  895. if (dpl > cpl)
  896. goto exception;
  897. } else {
  898. /* nonconforming */
  899. if (rpl > cpl || dpl != cpl)
  900. goto exception;
  901. }
  902. /* CS(RPL) <- CPL */
  903. selector = (selector & 0xfffc) | cpl;
  904. break;
  905. case VCPU_SREG_TR:
  906. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  907. goto exception;
  908. break;
  909. case VCPU_SREG_LDTR:
  910. if (seg_desc.s || seg_desc.type != 2)
  911. goto exception;
  912. break;
  913. default: /* DS, ES, FS, or GS */
  914. /*
  915. * segment is not a data or readable code segment or
  916. * ((segment is a data or nonconforming code segment)
  917. * and (both RPL and CPL > DPL))
  918. */
  919. if ((seg_desc.type & 0xa) == 0x8 ||
  920. (((seg_desc.type & 0xc) != 0xc) &&
  921. (rpl > dpl && cpl > dpl)))
  922. goto exception;
  923. break;
  924. }
  925. if (seg_desc.s) {
  926. /* mark segment as accessed */
  927. seg_desc.type |= 1;
  928. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  929. if (ret != X86EMUL_CONTINUE)
  930. return ret;
  931. }
  932. load:
  933. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  934. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  935. return X86EMUL_CONTINUE;
  936. exception:
  937. emulate_exception(ctxt, err_vec, err_code, true);
  938. return X86EMUL_PROPAGATE_FAULT;
  939. }
  940. static void write_register_operand(struct operand *op)
  941. {
  942. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  943. switch (op->bytes) {
  944. case 1:
  945. *(u8 *)op->addr.reg = (u8)op->val;
  946. break;
  947. case 2:
  948. *(u16 *)op->addr.reg = (u16)op->val;
  949. break;
  950. case 4:
  951. *op->addr.reg = (u32)op->val;
  952. break; /* 64b: zero-extend */
  953. case 8:
  954. *op->addr.reg = op->val;
  955. break;
  956. }
  957. }
  958. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  959. struct x86_emulate_ops *ops)
  960. {
  961. int rc;
  962. struct decode_cache *c = &ctxt->decode;
  963. switch (c->dst.type) {
  964. case OP_REG:
  965. write_register_operand(&c->dst);
  966. break;
  967. case OP_MEM:
  968. if (c->lock_prefix)
  969. rc = ops->cmpxchg_emulated(
  970. linear(ctxt, c->dst.addr.mem),
  971. &c->dst.orig_val,
  972. &c->dst.val,
  973. c->dst.bytes,
  974. &ctxt->exception,
  975. ctxt->vcpu);
  976. else
  977. rc = ops->write_emulated(
  978. linear(ctxt, c->dst.addr.mem),
  979. &c->dst.val,
  980. c->dst.bytes,
  981. &ctxt->exception,
  982. ctxt->vcpu);
  983. if (rc != X86EMUL_CONTINUE)
  984. return rc;
  985. break;
  986. case OP_NONE:
  987. /* no writeback */
  988. break;
  989. default:
  990. break;
  991. }
  992. return X86EMUL_CONTINUE;
  993. }
  994. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  995. struct x86_emulate_ops *ops)
  996. {
  997. struct decode_cache *c = &ctxt->decode;
  998. c->dst.type = OP_MEM;
  999. c->dst.bytes = c->op_bytes;
  1000. c->dst.val = c->src.val;
  1001. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1002. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1003. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1004. }
  1005. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1006. struct x86_emulate_ops *ops,
  1007. void *dest, int len)
  1008. {
  1009. struct decode_cache *c = &ctxt->decode;
  1010. int rc;
  1011. struct segmented_address addr;
  1012. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1013. addr.seg = VCPU_SREG_SS;
  1014. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1015. if (rc != X86EMUL_CONTINUE)
  1016. return rc;
  1017. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1018. return rc;
  1019. }
  1020. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1021. struct x86_emulate_ops *ops,
  1022. void *dest, int len)
  1023. {
  1024. int rc;
  1025. unsigned long val, change_mask;
  1026. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1027. int cpl = ops->cpl(ctxt->vcpu);
  1028. rc = emulate_pop(ctxt, ops, &val, len);
  1029. if (rc != X86EMUL_CONTINUE)
  1030. return rc;
  1031. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1032. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1033. switch(ctxt->mode) {
  1034. case X86EMUL_MODE_PROT64:
  1035. case X86EMUL_MODE_PROT32:
  1036. case X86EMUL_MODE_PROT16:
  1037. if (cpl == 0)
  1038. change_mask |= EFLG_IOPL;
  1039. if (cpl <= iopl)
  1040. change_mask |= EFLG_IF;
  1041. break;
  1042. case X86EMUL_MODE_VM86:
  1043. if (iopl < 3)
  1044. return emulate_gp(ctxt, 0);
  1045. change_mask |= EFLG_IF;
  1046. break;
  1047. default: /* real mode */
  1048. change_mask |= (EFLG_IOPL | EFLG_IF);
  1049. break;
  1050. }
  1051. *(unsigned long *)dest =
  1052. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1053. return rc;
  1054. }
  1055. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1056. struct x86_emulate_ops *ops, int seg)
  1057. {
  1058. struct decode_cache *c = &ctxt->decode;
  1059. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1060. emulate_push(ctxt, ops);
  1061. }
  1062. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops, int seg)
  1064. {
  1065. struct decode_cache *c = &ctxt->decode;
  1066. unsigned long selector;
  1067. int rc;
  1068. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1069. if (rc != X86EMUL_CONTINUE)
  1070. return rc;
  1071. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1072. return rc;
  1073. }
  1074. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1075. struct x86_emulate_ops *ops)
  1076. {
  1077. struct decode_cache *c = &ctxt->decode;
  1078. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1079. int rc = X86EMUL_CONTINUE;
  1080. int reg = VCPU_REGS_RAX;
  1081. while (reg <= VCPU_REGS_RDI) {
  1082. (reg == VCPU_REGS_RSP) ?
  1083. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1084. emulate_push(ctxt, ops);
  1085. rc = writeback(ctxt, ops);
  1086. if (rc != X86EMUL_CONTINUE)
  1087. return rc;
  1088. ++reg;
  1089. }
  1090. /* Disable writeback. */
  1091. c->dst.type = OP_NONE;
  1092. return rc;
  1093. }
  1094. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1095. struct x86_emulate_ops *ops)
  1096. {
  1097. struct decode_cache *c = &ctxt->decode;
  1098. int rc = X86EMUL_CONTINUE;
  1099. int reg = VCPU_REGS_RDI;
  1100. while (reg >= VCPU_REGS_RAX) {
  1101. if (reg == VCPU_REGS_RSP) {
  1102. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1103. c->op_bytes);
  1104. --reg;
  1105. }
  1106. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1107. if (rc != X86EMUL_CONTINUE)
  1108. break;
  1109. --reg;
  1110. }
  1111. return rc;
  1112. }
  1113. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1114. struct x86_emulate_ops *ops, int irq)
  1115. {
  1116. struct decode_cache *c = &ctxt->decode;
  1117. int rc;
  1118. struct desc_ptr dt;
  1119. gva_t cs_addr;
  1120. gva_t eip_addr;
  1121. u16 cs, eip;
  1122. /* TODO: Add limit checks */
  1123. c->src.val = ctxt->eflags;
  1124. emulate_push(ctxt, ops);
  1125. rc = writeback(ctxt, ops);
  1126. if (rc != X86EMUL_CONTINUE)
  1127. return rc;
  1128. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1129. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1130. emulate_push(ctxt, ops);
  1131. rc = writeback(ctxt, ops);
  1132. if (rc != X86EMUL_CONTINUE)
  1133. return rc;
  1134. c->src.val = c->eip;
  1135. emulate_push(ctxt, ops);
  1136. rc = writeback(ctxt, ops);
  1137. if (rc != X86EMUL_CONTINUE)
  1138. return rc;
  1139. c->dst.type = OP_NONE;
  1140. ops->get_idt(&dt, ctxt->vcpu);
  1141. eip_addr = dt.address + (irq << 2);
  1142. cs_addr = dt.address + (irq << 2) + 2;
  1143. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1144. if (rc != X86EMUL_CONTINUE)
  1145. return rc;
  1146. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1150. if (rc != X86EMUL_CONTINUE)
  1151. return rc;
  1152. c->eip = eip;
  1153. return rc;
  1154. }
  1155. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1156. struct x86_emulate_ops *ops, int irq)
  1157. {
  1158. switch(ctxt->mode) {
  1159. case X86EMUL_MODE_REAL:
  1160. return emulate_int_real(ctxt, ops, irq);
  1161. case X86EMUL_MODE_VM86:
  1162. case X86EMUL_MODE_PROT16:
  1163. case X86EMUL_MODE_PROT32:
  1164. case X86EMUL_MODE_PROT64:
  1165. default:
  1166. /* Protected mode interrupts unimplemented yet */
  1167. return X86EMUL_UNHANDLEABLE;
  1168. }
  1169. }
  1170. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1171. struct x86_emulate_ops *ops)
  1172. {
  1173. struct decode_cache *c = &ctxt->decode;
  1174. int rc = X86EMUL_CONTINUE;
  1175. unsigned long temp_eip = 0;
  1176. unsigned long temp_eflags = 0;
  1177. unsigned long cs = 0;
  1178. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1179. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1180. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1181. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1182. /* TODO: Add stack limit check */
  1183. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1184. if (rc != X86EMUL_CONTINUE)
  1185. return rc;
  1186. if (temp_eip & ~0xffff)
  1187. return emulate_gp(ctxt, 0);
  1188. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1189. if (rc != X86EMUL_CONTINUE)
  1190. return rc;
  1191. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. return rc;
  1194. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1195. if (rc != X86EMUL_CONTINUE)
  1196. return rc;
  1197. c->eip = temp_eip;
  1198. if (c->op_bytes == 4)
  1199. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1200. else if (c->op_bytes == 2) {
  1201. ctxt->eflags &= ~0xffff;
  1202. ctxt->eflags |= temp_eflags;
  1203. }
  1204. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1205. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1206. return rc;
  1207. }
  1208. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops* ops)
  1210. {
  1211. switch(ctxt->mode) {
  1212. case X86EMUL_MODE_REAL:
  1213. return emulate_iret_real(ctxt, ops);
  1214. case X86EMUL_MODE_VM86:
  1215. case X86EMUL_MODE_PROT16:
  1216. case X86EMUL_MODE_PROT32:
  1217. case X86EMUL_MODE_PROT64:
  1218. default:
  1219. /* iret from protected mode unimplemented yet */
  1220. return X86EMUL_UNHANDLEABLE;
  1221. }
  1222. }
  1223. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1224. struct x86_emulate_ops *ops)
  1225. {
  1226. struct decode_cache *c = &ctxt->decode;
  1227. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1228. }
  1229. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1230. {
  1231. struct decode_cache *c = &ctxt->decode;
  1232. switch (c->modrm_reg) {
  1233. case 0: /* rol */
  1234. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. case 1: /* ror */
  1237. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1238. break;
  1239. case 2: /* rcl */
  1240. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1241. break;
  1242. case 3: /* rcr */
  1243. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1244. break;
  1245. case 4: /* sal/shl */
  1246. case 6: /* sal/shl */
  1247. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1248. break;
  1249. case 5: /* shr */
  1250. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1251. break;
  1252. case 7: /* sar */
  1253. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1254. break;
  1255. }
  1256. }
  1257. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1258. struct x86_emulate_ops *ops)
  1259. {
  1260. struct decode_cache *c = &ctxt->decode;
  1261. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1262. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1263. u8 de = 0;
  1264. switch (c->modrm_reg) {
  1265. case 0 ... 1: /* test */
  1266. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1267. break;
  1268. case 2: /* not */
  1269. c->dst.val = ~c->dst.val;
  1270. break;
  1271. case 3: /* neg */
  1272. emulate_1op("neg", c->dst, ctxt->eflags);
  1273. break;
  1274. case 4: /* mul */
  1275. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1276. break;
  1277. case 5: /* imul */
  1278. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1279. break;
  1280. case 6: /* div */
  1281. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1282. ctxt->eflags, de);
  1283. break;
  1284. case 7: /* idiv */
  1285. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1286. ctxt->eflags, de);
  1287. break;
  1288. default:
  1289. return X86EMUL_UNHANDLEABLE;
  1290. }
  1291. if (de)
  1292. return emulate_de(ctxt);
  1293. return X86EMUL_CONTINUE;
  1294. }
  1295. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1296. struct x86_emulate_ops *ops)
  1297. {
  1298. struct decode_cache *c = &ctxt->decode;
  1299. switch (c->modrm_reg) {
  1300. case 0: /* inc */
  1301. emulate_1op("inc", c->dst, ctxt->eflags);
  1302. break;
  1303. case 1: /* dec */
  1304. emulate_1op("dec", c->dst, ctxt->eflags);
  1305. break;
  1306. case 2: /* call near abs */ {
  1307. long int old_eip;
  1308. old_eip = c->eip;
  1309. c->eip = c->src.val;
  1310. c->src.val = old_eip;
  1311. emulate_push(ctxt, ops);
  1312. break;
  1313. }
  1314. case 4: /* jmp abs */
  1315. c->eip = c->src.val;
  1316. break;
  1317. case 6: /* push */
  1318. emulate_push(ctxt, ops);
  1319. break;
  1320. }
  1321. return X86EMUL_CONTINUE;
  1322. }
  1323. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops)
  1325. {
  1326. struct decode_cache *c = &ctxt->decode;
  1327. u64 old = c->dst.orig_val64;
  1328. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1329. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1330. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1331. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1332. ctxt->eflags &= ~EFLG_ZF;
  1333. } else {
  1334. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1335. (u32) c->regs[VCPU_REGS_RBX];
  1336. ctxt->eflags |= EFLG_ZF;
  1337. }
  1338. return X86EMUL_CONTINUE;
  1339. }
  1340. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1341. struct x86_emulate_ops *ops)
  1342. {
  1343. struct decode_cache *c = &ctxt->decode;
  1344. int rc;
  1345. unsigned long cs;
  1346. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1347. if (rc != X86EMUL_CONTINUE)
  1348. return rc;
  1349. if (c->op_bytes == 4)
  1350. c->eip = (u32)c->eip;
  1351. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1352. if (rc != X86EMUL_CONTINUE)
  1353. return rc;
  1354. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1355. return rc;
  1356. }
  1357. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1358. struct x86_emulate_ops *ops, int seg)
  1359. {
  1360. struct decode_cache *c = &ctxt->decode;
  1361. unsigned short sel;
  1362. int rc;
  1363. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1364. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. c->dst.val = c->src.val;
  1368. return rc;
  1369. }
  1370. static inline void
  1371. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1372. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1373. struct desc_struct *ss)
  1374. {
  1375. memset(cs, 0, sizeof(struct desc_struct));
  1376. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1377. memset(ss, 0, sizeof(struct desc_struct));
  1378. cs->l = 0; /* will be adjusted later */
  1379. set_desc_base(cs, 0); /* flat segment */
  1380. cs->g = 1; /* 4kb granularity */
  1381. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1382. cs->type = 0x0b; /* Read, Execute, Accessed */
  1383. cs->s = 1;
  1384. cs->dpl = 0; /* will be adjusted later */
  1385. cs->p = 1;
  1386. cs->d = 1;
  1387. set_desc_base(ss, 0); /* flat segment */
  1388. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1389. ss->g = 1; /* 4kb granularity */
  1390. ss->s = 1;
  1391. ss->type = 0x03; /* Read/Write, Accessed */
  1392. ss->d = 1; /* 32bit stack segment */
  1393. ss->dpl = 0;
  1394. ss->p = 1;
  1395. }
  1396. static int
  1397. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1398. {
  1399. struct decode_cache *c = &ctxt->decode;
  1400. struct desc_struct cs, ss;
  1401. u64 msr_data;
  1402. u16 cs_sel, ss_sel;
  1403. /* syscall is not available in real mode */
  1404. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1405. ctxt->mode == X86EMUL_MODE_VM86)
  1406. return emulate_ud(ctxt);
  1407. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1408. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1409. msr_data >>= 32;
  1410. cs_sel = (u16)(msr_data & 0xfffc);
  1411. ss_sel = (u16)(msr_data + 8);
  1412. if (is_long_mode(ctxt->vcpu)) {
  1413. cs.d = 0;
  1414. cs.l = 1;
  1415. }
  1416. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1417. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1418. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1419. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1420. c->regs[VCPU_REGS_RCX] = c->eip;
  1421. if (is_long_mode(ctxt->vcpu)) {
  1422. #ifdef CONFIG_X86_64
  1423. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1424. ops->get_msr(ctxt->vcpu,
  1425. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1426. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1427. c->eip = msr_data;
  1428. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1429. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1430. #endif
  1431. } else {
  1432. /* legacy mode */
  1433. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1434. c->eip = (u32)msr_data;
  1435. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1436. }
  1437. return X86EMUL_CONTINUE;
  1438. }
  1439. static int
  1440. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1441. {
  1442. struct decode_cache *c = &ctxt->decode;
  1443. struct desc_struct cs, ss;
  1444. u64 msr_data;
  1445. u16 cs_sel, ss_sel;
  1446. /* inject #GP if in real mode */
  1447. if (ctxt->mode == X86EMUL_MODE_REAL)
  1448. return emulate_gp(ctxt, 0);
  1449. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1450. * Therefore, we inject an #UD.
  1451. */
  1452. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1453. return emulate_ud(ctxt);
  1454. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1455. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1456. switch (ctxt->mode) {
  1457. case X86EMUL_MODE_PROT32:
  1458. if ((msr_data & 0xfffc) == 0x0)
  1459. return emulate_gp(ctxt, 0);
  1460. break;
  1461. case X86EMUL_MODE_PROT64:
  1462. if (msr_data == 0x0)
  1463. return emulate_gp(ctxt, 0);
  1464. break;
  1465. }
  1466. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1467. cs_sel = (u16)msr_data;
  1468. cs_sel &= ~SELECTOR_RPL_MASK;
  1469. ss_sel = cs_sel + 8;
  1470. ss_sel &= ~SELECTOR_RPL_MASK;
  1471. if (ctxt->mode == X86EMUL_MODE_PROT64
  1472. || is_long_mode(ctxt->vcpu)) {
  1473. cs.d = 0;
  1474. cs.l = 1;
  1475. }
  1476. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1477. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1478. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1479. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1480. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1481. c->eip = msr_data;
  1482. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1483. c->regs[VCPU_REGS_RSP] = msr_data;
  1484. return X86EMUL_CONTINUE;
  1485. }
  1486. static int
  1487. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1488. {
  1489. struct decode_cache *c = &ctxt->decode;
  1490. struct desc_struct cs, ss;
  1491. u64 msr_data;
  1492. int usermode;
  1493. u16 cs_sel, ss_sel;
  1494. /* inject #GP if in real mode or Virtual 8086 mode */
  1495. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1496. ctxt->mode == X86EMUL_MODE_VM86)
  1497. return emulate_gp(ctxt, 0);
  1498. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1499. if ((c->rex_prefix & 0x8) != 0x0)
  1500. usermode = X86EMUL_MODE_PROT64;
  1501. else
  1502. usermode = X86EMUL_MODE_PROT32;
  1503. cs.dpl = 3;
  1504. ss.dpl = 3;
  1505. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1506. switch (usermode) {
  1507. case X86EMUL_MODE_PROT32:
  1508. cs_sel = (u16)(msr_data + 16);
  1509. if ((msr_data & 0xfffc) == 0x0)
  1510. return emulate_gp(ctxt, 0);
  1511. ss_sel = (u16)(msr_data + 24);
  1512. break;
  1513. case X86EMUL_MODE_PROT64:
  1514. cs_sel = (u16)(msr_data + 32);
  1515. if (msr_data == 0x0)
  1516. return emulate_gp(ctxt, 0);
  1517. ss_sel = cs_sel + 8;
  1518. cs.d = 0;
  1519. cs.l = 1;
  1520. break;
  1521. }
  1522. cs_sel |= SELECTOR_RPL_MASK;
  1523. ss_sel |= SELECTOR_RPL_MASK;
  1524. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1525. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1526. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1527. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1528. c->eip = c->regs[VCPU_REGS_RDX];
  1529. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1530. return X86EMUL_CONTINUE;
  1531. }
  1532. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1533. struct x86_emulate_ops *ops)
  1534. {
  1535. int iopl;
  1536. if (ctxt->mode == X86EMUL_MODE_REAL)
  1537. return false;
  1538. if (ctxt->mode == X86EMUL_MODE_VM86)
  1539. return true;
  1540. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1541. return ops->cpl(ctxt->vcpu) > iopl;
  1542. }
  1543. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1544. struct x86_emulate_ops *ops,
  1545. u16 port, u16 len)
  1546. {
  1547. struct desc_struct tr_seg;
  1548. u32 base3;
  1549. int r;
  1550. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1551. unsigned mask = (1 << len) - 1;
  1552. unsigned long base;
  1553. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1554. if (!tr_seg.p)
  1555. return false;
  1556. if (desc_limit_scaled(&tr_seg) < 103)
  1557. return false;
  1558. base = get_desc_base(&tr_seg);
  1559. #ifdef CONFIG_X86_64
  1560. base |= ((u64)base3) << 32;
  1561. #endif
  1562. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1563. if (r != X86EMUL_CONTINUE)
  1564. return false;
  1565. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1566. return false;
  1567. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1568. NULL);
  1569. if (r != X86EMUL_CONTINUE)
  1570. return false;
  1571. if ((perm >> bit_idx) & mask)
  1572. return false;
  1573. return true;
  1574. }
  1575. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1576. struct x86_emulate_ops *ops,
  1577. u16 port, u16 len)
  1578. {
  1579. if (ctxt->perm_ok)
  1580. return true;
  1581. if (emulator_bad_iopl(ctxt, ops))
  1582. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1583. return false;
  1584. ctxt->perm_ok = true;
  1585. return true;
  1586. }
  1587. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1588. struct x86_emulate_ops *ops,
  1589. struct tss_segment_16 *tss)
  1590. {
  1591. struct decode_cache *c = &ctxt->decode;
  1592. tss->ip = c->eip;
  1593. tss->flag = ctxt->eflags;
  1594. tss->ax = c->regs[VCPU_REGS_RAX];
  1595. tss->cx = c->regs[VCPU_REGS_RCX];
  1596. tss->dx = c->regs[VCPU_REGS_RDX];
  1597. tss->bx = c->regs[VCPU_REGS_RBX];
  1598. tss->sp = c->regs[VCPU_REGS_RSP];
  1599. tss->bp = c->regs[VCPU_REGS_RBP];
  1600. tss->si = c->regs[VCPU_REGS_RSI];
  1601. tss->di = c->regs[VCPU_REGS_RDI];
  1602. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1603. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1604. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1605. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1606. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1607. }
  1608. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1609. struct x86_emulate_ops *ops,
  1610. struct tss_segment_16 *tss)
  1611. {
  1612. struct decode_cache *c = &ctxt->decode;
  1613. int ret;
  1614. c->eip = tss->ip;
  1615. ctxt->eflags = tss->flag | 2;
  1616. c->regs[VCPU_REGS_RAX] = tss->ax;
  1617. c->regs[VCPU_REGS_RCX] = tss->cx;
  1618. c->regs[VCPU_REGS_RDX] = tss->dx;
  1619. c->regs[VCPU_REGS_RBX] = tss->bx;
  1620. c->regs[VCPU_REGS_RSP] = tss->sp;
  1621. c->regs[VCPU_REGS_RBP] = tss->bp;
  1622. c->regs[VCPU_REGS_RSI] = tss->si;
  1623. c->regs[VCPU_REGS_RDI] = tss->di;
  1624. /*
  1625. * SDM says that segment selectors are loaded before segment
  1626. * descriptors
  1627. */
  1628. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1629. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1630. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1631. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1632. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1633. /*
  1634. * Now load segment descriptors. If fault happenes at this stage
  1635. * it is handled in a context of new task
  1636. */
  1637. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1638. if (ret != X86EMUL_CONTINUE)
  1639. return ret;
  1640. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1641. if (ret != X86EMUL_CONTINUE)
  1642. return ret;
  1643. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1644. if (ret != X86EMUL_CONTINUE)
  1645. return ret;
  1646. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1647. if (ret != X86EMUL_CONTINUE)
  1648. return ret;
  1649. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1650. if (ret != X86EMUL_CONTINUE)
  1651. return ret;
  1652. return X86EMUL_CONTINUE;
  1653. }
  1654. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1655. struct x86_emulate_ops *ops,
  1656. u16 tss_selector, u16 old_tss_sel,
  1657. ulong old_tss_base, struct desc_struct *new_desc)
  1658. {
  1659. struct tss_segment_16 tss_seg;
  1660. int ret;
  1661. u32 new_tss_base = get_desc_base(new_desc);
  1662. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1663. &ctxt->exception);
  1664. if (ret != X86EMUL_CONTINUE)
  1665. /* FIXME: need to provide precise fault address */
  1666. return ret;
  1667. save_state_to_tss16(ctxt, ops, &tss_seg);
  1668. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1669. &ctxt->exception);
  1670. if (ret != X86EMUL_CONTINUE)
  1671. /* FIXME: need to provide precise fault address */
  1672. return ret;
  1673. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1674. &ctxt->exception);
  1675. if (ret != X86EMUL_CONTINUE)
  1676. /* FIXME: need to provide precise fault address */
  1677. return ret;
  1678. if (old_tss_sel != 0xffff) {
  1679. tss_seg.prev_task_link = old_tss_sel;
  1680. ret = ops->write_std(new_tss_base,
  1681. &tss_seg.prev_task_link,
  1682. sizeof tss_seg.prev_task_link,
  1683. ctxt->vcpu, &ctxt->exception);
  1684. if (ret != X86EMUL_CONTINUE)
  1685. /* FIXME: need to provide precise fault address */
  1686. return ret;
  1687. }
  1688. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1689. }
  1690. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops,
  1692. struct tss_segment_32 *tss)
  1693. {
  1694. struct decode_cache *c = &ctxt->decode;
  1695. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1696. tss->eip = c->eip;
  1697. tss->eflags = ctxt->eflags;
  1698. tss->eax = c->regs[VCPU_REGS_RAX];
  1699. tss->ecx = c->regs[VCPU_REGS_RCX];
  1700. tss->edx = c->regs[VCPU_REGS_RDX];
  1701. tss->ebx = c->regs[VCPU_REGS_RBX];
  1702. tss->esp = c->regs[VCPU_REGS_RSP];
  1703. tss->ebp = c->regs[VCPU_REGS_RBP];
  1704. tss->esi = c->regs[VCPU_REGS_RSI];
  1705. tss->edi = c->regs[VCPU_REGS_RDI];
  1706. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1707. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1708. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1709. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1710. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1711. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1712. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1713. }
  1714. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1715. struct x86_emulate_ops *ops,
  1716. struct tss_segment_32 *tss)
  1717. {
  1718. struct decode_cache *c = &ctxt->decode;
  1719. int ret;
  1720. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1721. return emulate_gp(ctxt, 0);
  1722. c->eip = tss->eip;
  1723. ctxt->eflags = tss->eflags | 2;
  1724. c->regs[VCPU_REGS_RAX] = tss->eax;
  1725. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1726. c->regs[VCPU_REGS_RDX] = tss->edx;
  1727. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1728. c->regs[VCPU_REGS_RSP] = tss->esp;
  1729. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1730. c->regs[VCPU_REGS_RSI] = tss->esi;
  1731. c->regs[VCPU_REGS_RDI] = tss->edi;
  1732. /*
  1733. * SDM says that segment selectors are loaded before segment
  1734. * descriptors
  1735. */
  1736. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1737. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1738. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1740. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1741. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1742. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1743. /*
  1744. * Now load segment descriptors. If fault happenes at this stage
  1745. * it is handled in a context of new task
  1746. */
  1747. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1754. if (ret != X86EMUL_CONTINUE)
  1755. return ret;
  1756. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1757. if (ret != X86EMUL_CONTINUE)
  1758. return ret;
  1759. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. return ret;
  1762. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1763. if (ret != X86EMUL_CONTINUE)
  1764. return ret;
  1765. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1766. if (ret != X86EMUL_CONTINUE)
  1767. return ret;
  1768. return X86EMUL_CONTINUE;
  1769. }
  1770. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1771. struct x86_emulate_ops *ops,
  1772. u16 tss_selector, u16 old_tss_sel,
  1773. ulong old_tss_base, struct desc_struct *new_desc)
  1774. {
  1775. struct tss_segment_32 tss_seg;
  1776. int ret;
  1777. u32 new_tss_base = get_desc_base(new_desc);
  1778. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1779. &ctxt->exception);
  1780. if (ret != X86EMUL_CONTINUE)
  1781. /* FIXME: need to provide precise fault address */
  1782. return ret;
  1783. save_state_to_tss32(ctxt, ops, &tss_seg);
  1784. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1785. &ctxt->exception);
  1786. if (ret != X86EMUL_CONTINUE)
  1787. /* FIXME: need to provide precise fault address */
  1788. return ret;
  1789. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1790. &ctxt->exception);
  1791. if (ret != X86EMUL_CONTINUE)
  1792. /* FIXME: need to provide precise fault address */
  1793. return ret;
  1794. if (old_tss_sel != 0xffff) {
  1795. tss_seg.prev_task_link = old_tss_sel;
  1796. ret = ops->write_std(new_tss_base,
  1797. &tss_seg.prev_task_link,
  1798. sizeof tss_seg.prev_task_link,
  1799. ctxt->vcpu, &ctxt->exception);
  1800. if (ret != X86EMUL_CONTINUE)
  1801. /* FIXME: need to provide precise fault address */
  1802. return ret;
  1803. }
  1804. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1805. }
  1806. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1807. struct x86_emulate_ops *ops,
  1808. u16 tss_selector, int reason,
  1809. bool has_error_code, u32 error_code)
  1810. {
  1811. struct desc_struct curr_tss_desc, next_tss_desc;
  1812. int ret;
  1813. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1814. ulong old_tss_base =
  1815. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1816. u32 desc_limit;
  1817. /* FIXME: old_tss_base == ~0 ? */
  1818. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1819. if (ret != X86EMUL_CONTINUE)
  1820. return ret;
  1821. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1822. if (ret != X86EMUL_CONTINUE)
  1823. return ret;
  1824. /* FIXME: check that next_tss_desc is tss */
  1825. if (reason != TASK_SWITCH_IRET) {
  1826. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1827. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1828. return emulate_gp(ctxt, 0);
  1829. }
  1830. desc_limit = desc_limit_scaled(&next_tss_desc);
  1831. if (!next_tss_desc.p ||
  1832. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1833. desc_limit < 0x2b)) {
  1834. emulate_ts(ctxt, tss_selector & 0xfffc);
  1835. return X86EMUL_PROPAGATE_FAULT;
  1836. }
  1837. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1838. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1839. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1840. &curr_tss_desc);
  1841. }
  1842. if (reason == TASK_SWITCH_IRET)
  1843. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1844. /* set back link to prev task only if NT bit is set in eflags
  1845. note that old_tss_sel is not used afetr this point */
  1846. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1847. old_tss_sel = 0xffff;
  1848. if (next_tss_desc.type & 8)
  1849. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1850. old_tss_base, &next_tss_desc);
  1851. else
  1852. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1853. old_tss_base, &next_tss_desc);
  1854. if (ret != X86EMUL_CONTINUE)
  1855. return ret;
  1856. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1857. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1858. if (reason != TASK_SWITCH_IRET) {
  1859. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1860. write_segment_descriptor(ctxt, ops, tss_selector,
  1861. &next_tss_desc);
  1862. }
  1863. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1864. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1865. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1866. if (has_error_code) {
  1867. struct decode_cache *c = &ctxt->decode;
  1868. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1869. c->lock_prefix = 0;
  1870. c->src.val = (unsigned long) error_code;
  1871. emulate_push(ctxt, ops);
  1872. }
  1873. return ret;
  1874. }
  1875. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1876. u16 tss_selector, int reason,
  1877. bool has_error_code, u32 error_code)
  1878. {
  1879. struct x86_emulate_ops *ops = ctxt->ops;
  1880. struct decode_cache *c = &ctxt->decode;
  1881. int rc;
  1882. c->eip = ctxt->eip;
  1883. c->dst.type = OP_NONE;
  1884. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1885. has_error_code, error_code);
  1886. if (rc == X86EMUL_CONTINUE) {
  1887. rc = writeback(ctxt, ops);
  1888. if (rc == X86EMUL_CONTINUE)
  1889. ctxt->eip = c->eip;
  1890. }
  1891. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1892. }
  1893. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1894. int reg, struct operand *op)
  1895. {
  1896. struct decode_cache *c = &ctxt->decode;
  1897. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1898. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1899. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1900. op->addr.mem.seg = seg;
  1901. }
  1902. static int em_push(struct x86_emulate_ctxt *ctxt)
  1903. {
  1904. emulate_push(ctxt, ctxt->ops);
  1905. return X86EMUL_CONTINUE;
  1906. }
  1907. static int em_das(struct x86_emulate_ctxt *ctxt)
  1908. {
  1909. struct decode_cache *c = &ctxt->decode;
  1910. u8 al, old_al;
  1911. bool af, cf, old_cf;
  1912. cf = ctxt->eflags & X86_EFLAGS_CF;
  1913. al = c->dst.val;
  1914. old_al = al;
  1915. old_cf = cf;
  1916. cf = false;
  1917. af = ctxt->eflags & X86_EFLAGS_AF;
  1918. if ((al & 0x0f) > 9 || af) {
  1919. al -= 6;
  1920. cf = old_cf | (al >= 250);
  1921. af = true;
  1922. } else {
  1923. af = false;
  1924. }
  1925. if (old_al > 0x99 || old_cf) {
  1926. al -= 0x60;
  1927. cf = true;
  1928. }
  1929. c->dst.val = al;
  1930. /* Set PF, ZF, SF */
  1931. c->src.type = OP_IMM;
  1932. c->src.val = 0;
  1933. c->src.bytes = 1;
  1934. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1935. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1936. if (cf)
  1937. ctxt->eflags |= X86_EFLAGS_CF;
  1938. if (af)
  1939. ctxt->eflags |= X86_EFLAGS_AF;
  1940. return X86EMUL_CONTINUE;
  1941. }
  1942. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1943. {
  1944. struct decode_cache *c = &ctxt->decode;
  1945. u16 sel, old_cs;
  1946. ulong old_eip;
  1947. int rc;
  1948. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1949. old_eip = c->eip;
  1950. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1951. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1952. return X86EMUL_CONTINUE;
  1953. c->eip = 0;
  1954. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1955. c->src.val = old_cs;
  1956. emulate_push(ctxt, ctxt->ops);
  1957. rc = writeback(ctxt, ctxt->ops);
  1958. if (rc != X86EMUL_CONTINUE)
  1959. return rc;
  1960. c->src.val = old_eip;
  1961. emulate_push(ctxt, ctxt->ops);
  1962. rc = writeback(ctxt, ctxt->ops);
  1963. if (rc != X86EMUL_CONTINUE)
  1964. return rc;
  1965. c->dst.type = OP_NONE;
  1966. return X86EMUL_CONTINUE;
  1967. }
  1968. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1969. {
  1970. struct decode_cache *c = &ctxt->decode;
  1971. int rc;
  1972. c->dst.type = OP_REG;
  1973. c->dst.addr.reg = &c->eip;
  1974. c->dst.bytes = c->op_bytes;
  1975. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1976. if (rc != X86EMUL_CONTINUE)
  1977. return rc;
  1978. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1979. return X86EMUL_CONTINUE;
  1980. }
  1981. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1982. {
  1983. struct decode_cache *c = &ctxt->decode;
  1984. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1985. return X86EMUL_CONTINUE;
  1986. }
  1987. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. struct decode_cache *c = &ctxt->decode;
  1990. c->dst.val = c->src2.val;
  1991. return em_imul(ctxt);
  1992. }
  1993. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. c->dst.type = OP_REG;
  1997. c->dst.bytes = c->src.bytes;
  1998. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  1999. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2000. return X86EMUL_CONTINUE;
  2001. }
  2002. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2003. {
  2004. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2005. struct decode_cache *c = &ctxt->decode;
  2006. u64 tsc = 0;
  2007. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2008. return emulate_gp(ctxt, 0);
  2009. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2010. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2011. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2012. return X86EMUL_CONTINUE;
  2013. }
  2014. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2015. {
  2016. struct decode_cache *c = &ctxt->decode;
  2017. c->dst.val = c->src.val;
  2018. return X86EMUL_CONTINUE;
  2019. }
  2020. #define D(_y) { .flags = (_y) }
  2021. #define N D(0)
  2022. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2023. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2024. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2025. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2026. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2027. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2028. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2029. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2030. static struct opcode group1[] = {
  2031. X7(D(Lock)), N
  2032. };
  2033. static struct opcode group1A[] = {
  2034. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2035. };
  2036. static struct opcode group3[] = {
  2037. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2038. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2039. X4(D(SrcMem | ModRM)),
  2040. };
  2041. static struct opcode group4[] = {
  2042. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2043. N, N, N, N, N, N,
  2044. };
  2045. static struct opcode group5[] = {
  2046. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2047. D(SrcMem | ModRM | Stack),
  2048. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2049. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2050. D(SrcMem | ModRM | Stack), N,
  2051. };
  2052. static struct group_dual group7 = { {
  2053. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2054. D(SrcNone | ModRM | DstMem | Mov), N,
  2055. D(SrcMem16 | ModRM | Mov | Priv),
  2056. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2057. }, {
  2058. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2059. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2060. D(SrcNone | ModRM | DstMem | Mov), N,
  2061. D(SrcMem16 | ModRM | Mov | Priv), N,
  2062. } };
  2063. static struct opcode group8[] = {
  2064. N, N, N, N,
  2065. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2066. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2067. };
  2068. static struct group_dual group9 = { {
  2069. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2070. }, {
  2071. N, N, N, N, N, N, N, N,
  2072. } };
  2073. static struct opcode group11[] = {
  2074. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2075. };
  2076. static struct opcode opcode_table[256] = {
  2077. /* 0x00 - 0x07 */
  2078. D6ALU(Lock),
  2079. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2080. /* 0x08 - 0x0F */
  2081. D6ALU(Lock),
  2082. D(ImplicitOps | Stack | No64), N,
  2083. /* 0x10 - 0x17 */
  2084. D6ALU(Lock),
  2085. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2086. /* 0x18 - 0x1F */
  2087. D6ALU(Lock),
  2088. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2089. /* 0x20 - 0x27 */
  2090. D6ALU(Lock), N, N,
  2091. /* 0x28 - 0x2F */
  2092. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2093. /* 0x30 - 0x37 */
  2094. D6ALU(Lock), N, N,
  2095. /* 0x38 - 0x3F */
  2096. D6ALU(0), N, N,
  2097. /* 0x40 - 0x4F */
  2098. X16(D(DstReg)),
  2099. /* 0x50 - 0x57 */
  2100. X8(I(SrcReg | Stack, em_push)),
  2101. /* 0x58 - 0x5F */
  2102. X8(D(DstReg | Stack)),
  2103. /* 0x60 - 0x67 */
  2104. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2105. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2106. N, N, N, N,
  2107. /* 0x68 - 0x6F */
  2108. I(SrcImm | Mov | Stack, em_push),
  2109. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2110. I(SrcImmByte | Mov | Stack, em_push),
  2111. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2112. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2113. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2114. /* 0x70 - 0x7F */
  2115. X16(D(SrcImmByte)),
  2116. /* 0x80 - 0x87 */
  2117. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2118. G(DstMem | SrcImm | ModRM | Group, group1),
  2119. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2120. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2121. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2122. /* 0x88 - 0x8F */
  2123. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2124. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2125. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2126. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2127. /* 0x90 - 0x97 */
  2128. X8(D(SrcAcc | DstReg)),
  2129. /* 0x98 - 0x9F */
  2130. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2131. I(SrcImmFAddr | No64, em_call_far), N,
  2132. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2133. /* 0xA0 - 0xA7 */
  2134. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2135. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2136. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2137. D2bv(SrcSI | DstDI | String),
  2138. /* 0xA8 - 0xAF */
  2139. D2bv(DstAcc | SrcImm),
  2140. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2141. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2142. D2bv(SrcAcc | DstDI | String),
  2143. /* 0xB0 - 0xB7 */
  2144. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2145. /* 0xB8 - 0xBF */
  2146. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2147. /* 0xC0 - 0xC7 */
  2148. D2bv(DstMem | SrcImmByte | ModRM),
  2149. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2150. D(ImplicitOps | Stack),
  2151. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2152. G(ByteOp, group11), G(0, group11),
  2153. /* 0xC8 - 0xCF */
  2154. N, N, N, D(ImplicitOps | Stack),
  2155. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2156. /* 0xD0 - 0xD7 */
  2157. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2158. N, N, N, N,
  2159. /* 0xD8 - 0xDF */
  2160. N, N, N, N, N, N, N, N,
  2161. /* 0xE0 - 0xE7 */
  2162. X4(D(SrcImmByte)),
  2163. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2164. /* 0xE8 - 0xEF */
  2165. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2166. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2167. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2168. /* 0xF0 - 0xF7 */
  2169. N, N, N, N,
  2170. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2171. /* 0xF8 - 0xFF */
  2172. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2173. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2174. };
  2175. static struct opcode twobyte_table[256] = {
  2176. /* 0x00 - 0x0F */
  2177. N, GD(0, &group7), N, N,
  2178. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2179. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2180. N, D(ImplicitOps | ModRM), N, N,
  2181. /* 0x10 - 0x1F */
  2182. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2183. /* 0x20 - 0x2F */
  2184. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2185. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2186. N, N, N, N,
  2187. N, N, N, N, N, N, N, N,
  2188. /* 0x30 - 0x3F */
  2189. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2190. D(ImplicitOps | Priv), N,
  2191. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2192. N, N,
  2193. N, N, N, N, N, N, N, N,
  2194. /* 0x40 - 0x4F */
  2195. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2196. /* 0x50 - 0x5F */
  2197. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2198. /* 0x60 - 0x6F */
  2199. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2200. /* 0x70 - 0x7F */
  2201. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2202. /* 0x80 - 0x8F */
  2203. X16(D(SrcImm)),
  2204. /* 0x90 - 0x9F */
  2205. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2206. /* 0xA0 - 0xA7 */
  2207. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2208. N, D(DstMem | SrcReg | ModRM | BitOp),
  2209. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2210. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2211. /* 0xA8 - 0xAF */
  2212. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2213. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2214. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2215. D(DstMem | SrcReg | Src2CL | ModRM),
  2216. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2217. /* 0xB0 - 0xB7 */
  2218. D2bv(DstMem | SrcReg | ModRM | Lock),
  2219. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2220. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2221. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2222. /* 0xB8 - 0xBF */
  2223. N, N,
  2224. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2225. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2226. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2227. /* 0xC0 - 0xCF */
  2228. D2bv(DstMem | SrcReg | ModRM | Lock),
  2229. N, D(DstMem | SrcReg | ModRM | Mov),
  2230. N, N, N, GD(0, &group9),
  2231. N, N, N, N, N, N, N, N,
  2232. /* 0xD0 - 0xDF */
  2233. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2234. /* 0xE0 - 0xEF */
  2235. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2236. /* 0xF0 - 0xFF */
  2237. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2238. };
  2239. #undef D
  2240. #undef N
  2241. #undef G
  2242. #undef GD
  2243. #undef I
  2244. #undef D2bv
  2245. #undef I2bv
  2246. #undef D6ALU
  2247. static unsigned imm_size(struct decode_cache *c)
  2248. {
  2249. unsigned size;
  2250. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2251. if (size == 8)
  2252. size = 4;
  2253. return size;
  2254. }
  2255. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2256. unsigned size, bool sign_extension)
  2257. {
  2258. struct decode_cache *c = &ctxt->decode;
  2259. struct x86_emulate_ops *ops = ctxt->ops;
  2260. int rc = X86EMUL_CONTINUE;
  2261. op->type = OP_IMM;
  2262. op->bytes = size;
  2263. op->addr.mem.ea = c->eip;
  2264. /* NB. Immediates are sign-extended as necessary. */
  2265. switch (op->bytes) {
  2266. case 1:
  2267. op->val = insn_fetch(s8, 1, c->eip);
  2268. break;
  2269. case 2:
  2270. op->val = insn_fetch(s16, 2, c->eip);
  2271. break;
  2272. case 4:
  2273. op->val = insn_fetch(s32, 4, c->eip);
  2274. break;
  2275. }
  2276. if (!sign_extension) {
  2277. switch (op->bytes) {
  2278. case 1:
  2279. op->val &= 0xff;
  2280. break;
  2281. case 2:
  2282. op->val &= 0xffff;
  2283. break;
  2284. case 4:
  2285. op->val &= 0xffffffff;
  2286. break;
  2287. }
  2288. }
  2289. done:
  2290. return rc;
  2291. }
  2292. int
  2293. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2294. {
  2295. struct x86_emulate_ops *ops = ctxt->ops;
  2296. struct decode_cache *c = &ctxt->decode;
  2297. int rc = X86EMUL_CONTINUE;
  2298. int mode = ctxt->mode;
  2299. int def_op_bytes, def_ad_bytes, dual, goffset;
  2300. struct opcode opcode, *g_mod012, *g_mod3;
  2301. struct operand memop = { .type = OP_NONE };
  2302. c->eip = ctxt->eip;
  2303. c->fetch.start = c->eip;
  2304. c->fetch.end = c->fetch.start + insn_len;
  2305. if (insn_len > 0)
  2306. memcpy(c->fetch.data, insn, insn_len);
  2307. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2308. switch (mode) {
  2309. case X86EMUL_MODE_REAL:
  2310. case X86EMUL_MODE_VM86:
  2311. case X86EMUL_MODE_PROT16:
  2312. def_op_bytes = def_ad_bytes = 2;
  2313. break;
  2314. case X86EMUL_MODE_PROT32:
  2315. def_op_bytes = def_ad_bytes = 4;
  2316. break;
  2317. #ifdef CONFIG_X86_64
  2318. case X86EMUL_MODE_PROT64:
  2319. def_op_bytes = 4;
  2320. def_ad_bytes = 8;
  2321. break;
  2322. #endif
  2323. default:
  2324. return -1;
  2325. }
  2326. c->op_bytes = def_op_bytes;
  2327. c->ad_bytes = def_ad_bytes;
  2328. /* Legacy prefixes. */
  2329. for (;;) {
  2330. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2331. case 0x66: /* operand-size override */
  2332. /* switch between 2/4 bytes */
  2333. c->op_bytes = def_op_bytes ^ 6;
  2334. break;
  2335. case 0x67: /* address-size override */
  2336. if (mode == X86EMUL_MODE_PROT64)
  2337. /* switch between 4/8 bytes */
  2338. c->ad_bytes = def_ad_bytes ^ 12;
  2339. else
  2340. /* switch between 2/4 bytes */
  2341. c->ad_bytes = def_ad_bytes ^ 6;
  2342. break;
  2343. case 0x26: /* ES override */
  2344. case 0x2e: /* CS override */
  2345. case 0x36: /* SS override */
  2346. case 0x3e: /* DS override */
  2347. set_seg_override(c, (c->b >> 3) & 3);
  2348. break;
  2349. case 0x64: /* FS override */
  2350. case 0x65: /* GS override */
  2351. set_seg_override(c, c->b & 7);
  2352. break;
  2353. case 0x40 ... 0x4f: /* REX */
  2354. if (mode != X86EMUL_MODE_PROT64)
  2355. goto done_prefixes;
  2356. c->rex_prefix = c->b;
  2357. continue;
  2358. case 0xf0: /* LOCK */
  2359. c->lock_prefix = 1;
  2360. break;
  2361. case 0xf2: /* REPNE/REPNZ */
  2362. c->rep_prefix = REPNE_PREFIX;
  2363. break;
  2364. case 0xf3: /* REP/REPE/REPZ */
  2365. c->rep_prefix = REPE_PREFIX;
  2366. break;
  2367. default:
  2368. goto done_prefixes;
  2369. }
  2370. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2371. c->rex_prefix = 0;
  2372. }
  2373. done_prefixes:
  2374. /* REX prefix. */
  2375. if (c->rex_prefix & 8)
  2376. c->op_bytes = 8; /* REX.W */
  2377. /* Opcode byte(s). */
  2378. opcode = opcode_table[c->b];
  2379. /* Two-byte opcode? */
  2380. if (c->b == 0x0f) {
  2381. c->twobyte = 1;
  2382. c->b = insn_fetch(u8, 1, c->eip);
  2383. opcode = twobyte_table[c->b];
  2384. }
  2385. c->d = opcode.flags;
  2386. if (c->d & Group) {
  2387. dual = c->d & GroupDual;
  2388. c->modrm = insn_fetch(u8, 1, c->eip);
  2389. --c->eip;
  2390. if (c->d & GroupDual) {
  2391. g_mod012 = opcode.u.gdual->mod012;
  2392. g_mod3 = opcode.u.gdual->mod3;
  2393. } else
  2394. g_mod012 = g_mod3 = opcode.u.group;
  2395. c->d &= ~(Group | GroupDual);
  2396. goffset = (c->modrm >> 3) & 7;
  2397. if ((c->modrm >> 6) == 3)
  2398. opcode = g_mod3[goffset];
  2399. else
  2400. opcode = g_mod012[goffset];
  2401. c->d |= opcode.flags;
  2402. }
  2403. c->execute = opcode.u.execute;
  2404. /* Unrecognised? */
  2405. if (c->d == 0 || (c->d & Undefined))
  2406. return -1;
  2407. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2408. return -1;
  2409. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2410. c->op_bytes = 8;
  2411. if (c->d & Op3264) {
  2412. if (mode == X86EMUL_MODE_PROT64)
  2413. c->op_bytes = 8;
  2414. else
  2415. c->op_bytes = 4;
  2416. }
  2417. /* ModRM and SIB bytes. */
  2418. if (c->d & ModRM) {
  2419. rc = decode_modrm(ctxt, ops, &memop);
  2420. if (!c->has_seg_override)
  2421. set_seg_override(c, c->modrm_seg);
  2422. } else if (c->d & MemAbs)
  2423. rc = decode_abs(ctxt, ops, &memop);
  2424. if (rc != X86EMUL_CONTINUE)
  2425. goto done;
  2426. if (!c->has_seg_override)
  2427. set_seg_override(c, VCPU_SREG_DS);
  2428. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2429. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2430. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2431. if (memop.type == OP_MEM && c->rip_relative)
  2432. memop.addr.mem.ea += c->eip;
  2433. /*
  2434. * Decode and fetch the source operand: register, memory
  2435. * or immediate.
  2436. */
  2437. switch (c->d & SrcMask) {
  2438. case SrcNone:
  2439. break;
  2440. case SrcReg:
  2441. decode_register_operand(&c->src, c, 0);
  2442. break;
  2443. case SrcMem16:
  2444. memop.bytes = 2;
  2445. goto srcmem_common;
  2446. case SrcMem32:
  2447. memop.bytes = 4;
  2448. goto srcmem_common;
  2449. case SrcMem:
  2450. memop.bytes = (c->d & ByteOp) ? 1 :
  2451. c->op_bytes;
  2452. srcmem_common:
  2453. c->src = memop;
  2454. break;
  2455. case SrcImmU16:
  2456. rc = decode_imm(ctxt, &c->src, 2, false);
  2457. break;
  2458. case SrcImm:
  2459. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2460. break;
  2461. case SrcImmU:
  2462. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2463. break;
  2464. case SrcImmByte:
  2465. rc = decode_imm(ctxt, &c->src, 1, true);
  2466. break;
  2467. case SrcImmUByte:
  2468. rc = decode_imm(ctxt, &c->src, 1, false);
  2469. break;
  2470. case SrcAcc:
  2471. c->src.type = OP_REG;
  2472. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2473. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2474. fetch_register_operand(&c->src);
  2475. break;
  2476. case SrcOne:
  2477. c->src.bytes = 1;
  2478. c->src.val = 1;
  2479. break;
  2480. case SrcSI:
  2481. c->src.type = OP_MEM;
  2482. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2483. c->src.addr.mem.ea =
  2484. register_address(c, c->regs[VCPU_REGS_RSI]);
  2485. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2486. c->src.val = 0;
  2487. break;
  2488. case SrcImmFAddr:
  2489. c->src.type = OP_IMM;
  2490. c->src.addr.mem.ea = c->eip;
  2491. c->src.bytes = c->op_bytes + 2;
  2492. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2493. break;
  2494. case SrcMemFAddr:
  2495. memop.bytes = c->op_bytes + 2;
  2496. goto srcmem_common;
  2497. break;
  2498. }
  2499. if (rc != X86EMUL_CONTINUE)
  2500. goto done;
  2501. /*
  2502. * Decode and fetch the second source operand: register, memory
  2503. * or immediate.
  2504. */
  2505. switch (c->d & Src2Mask) {
  2506. case Src2None:
  2507. break;
  2508. case Src2CL:
  2509. c->src2.bytes = 1;
  2510. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2511. break;
  2512. case Src2ImmByte:
  2513. rc = decode_imm(ctxt, &c->src2, 1, true);
  2514. break;
  2515. case Src2One:
  2516. c->src2.bytes = 1;
  2517. c->src2.val = 1;
  2518. break;
  2519. case Src2Imm:
  2520. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2521. break;
  2522. }
  2523. if (rc != X86EMUL_CONTINUE)
  2524. goto done;
  2525. /* Decode and fetch the destination operand: register or memory. */
  2526. switch (c->d & DstMask) {
  2527. case DstReg:
  2528. decode_register_operand(&c->dst, c,
  2529. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2530. break;
  2531. case DstImmUByte:
  2532. c->dst.type = OP_IMM;
  2533. c->dst.addr.mem.ea = c->eip;
  2534. c->dst.bytes = 1;
  2535. c->dst.val = insn_fetch(u8, 1, c->eip);
  2536. break;
  2537. case DstMem:
  2538. case DstMem64:
  2539. c->dst = memop;
  2540. if ((c->d & DstMask) == DstMem64)
  2541. c->dst.bytes = 8;
  2542. else
  2543. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2544. if (c->d & BitOp)
  2545. fetch_bit_operand(c);
  2546. c->dst.orig_val = c->dst.val;
  2547. break;
  2548. case DstAcc:
  2549. c->dst.type = OP_REG;
  2550. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2551. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2552. fetch_register_operand(&c->dst);
  2553. c->dst.orig_val = c->dst.val;
  2554. break;
  2555. case DstDI:
  2556. c->dst.type = OP_MEM;
  2557. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2558. c->dst.addr.mem.ea =
  2559. register_address(c, c->regs[VCPU_REGS_RDI]);
  2560. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2561. c->dst.val = 0;
  2562. break;
  2563. case ImplicitOps:
  2564. /* Special instructions do their own operand decoding. */
  2565. default:
  2566. c->dst.type = OP_NONE; /* Disable writeback. */
  2567. return 0;
  2568. }
  2569. done:
  2570. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2571. }
  2572. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2573. {
  2574. struct decode_cache *c = &ctxt->decode;
  2575. /* The second termination condition only applies for REPE
  2576. * and REPNE. Test if the repeat string operation prefix is
  2577. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2578. * corresponding termination condition according to:
  2579. * - if REPE/REPZ and ZF = 0 then done
  2580. * - if REPNE/REPNZ and ZF = 1 then done
  2581. */
  2582. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2583. (c->b == 0xae) || (c->b == 0xaf))
  2584. && (((c->rep_prefix == REPE_PREFIX) &&
  2585. ((ctxt->eflags & EFLG_ZF) == 0))
  2586. || ((c->rep_prefix == REPNE_PREFIX) &&
  2587. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2588. return true;
  2589. return false;
  2590. }
  2591. int
  2592. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. struct x86_emulate_ops *ops = ctxt->ops;
  2595. u64 msr_data;
  2596. struct decode_cache *c = &ctxt->decode;
  2597. int rc = X86EMUL_CONTINUE;
  2598. int saved_dst_type = c->dst.type;
  2599. int irq; /* Used for int 3, int, and into */
  2600. ctxt->decode.mem_read.pos = 0;
  2601. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2602. rc = emulate_ud(ctxt);
  2603. goto done;
  2604. }
  2605. /* LOCK prefix is allowed only with some instructions */
  2606. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2607. rc = emulate_ud(ctxt);
  2608. goto done;
  2609. }
  2610. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2611. rc = emulate_ud(ctxt);
  2612. goto done;
  2613. }
  2614. /* Privileged instruction can be executed only in CPL=0 */
  2615. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2616. rc = emulate_gp(ctxt, 0);
  2617. goto done;
  2618. }
  2619. if (c->rep_prefix && (c->d & String)) {
  2620. /* All REP prefixes have the same first termination condition */
  2621. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2622. ctxt->eip = c->eip;
  2623. goto done;
  2624. }
  2625. }
  2626. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2627. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2628. c->src.valptr, c->src.bytes);
  2629. if (rc != X86EMUL_CONTINUE)
  2630. goto done;
  2631. c->src.orig_val64 = c->src.val64;
  2632. }
  2633. if (c->src2.type == OP_MEM) {
  2634. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2635. &c->src2.val, c->src2.bytes);
  2636. if (rc != X86EMUL_CONTINUE)
  2637. goto done;
  2638. }
  2639. if ((c->d & DstMask) == ImplicitOps)
  2640. goto special_insn;
  2641. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2642. /* optimisation - avoid slow emulated read if Mov */
  2643. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2644. &c->dst.val, c->dst.bytes);
  2645. if (rc != X86EMUL_CONTINUE)
  2646. goto done;
  2647. }
  2648. c->dst.orig_val = c->dst.val;
  2649. special_insn:
  2650. if (c->execute) {
  2651. rc = c->execute(ctxt);
  2652. if (rc != X86EMUL_CONTINUE)
  2653. goto done;
  2654. goto writeback;
  2655. }
  2656. if (c->twobyte)
  2657. goto twobyte_insn;
  2658. switch (c->b) {
  2659. case 0x00 ... 0x05:
  2660. add: /* add */
  2661. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2662. break;
  2663. case 0x06: /* push es */
  2664. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2665. break;
  2666. case 0x07: /* pop es */
  2667. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2668. break;
  2669. case 0x08 ... 0x0d:
  2670. or: /* or */
  2671. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2672. break;
  2673. case 0x0e: /* push cs */
  2674. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2675. break;
  2676. case 0x10 ... 0x15:
  2677. adc: /* adc */
  2678. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2679. break;
  2680. case 0x16: /* push ss */
  2681. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2682. break;
  2683. case 0x17: /* pop ss */
  2684. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2685. break;
  2686. case 0x18 ... 0x1d:
  2687. sbb: /* sbb */
  2688. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2689. break;
  2690. case 0x1e: /* push ds */
  2691. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2692. break;
  2693. case 0x1f: /* pop ds */
  2694. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2695. break;
  2696. case 0x20 ... 0x25:
  2697. and: /* and */
  2698. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2699. break;
  2700. case 0x28 ... 0x2d:
  2701. sub: /* sub */
  2702. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2703. break;
  2704. case 0x30 ... 0x35:
  2705. xor: /* xor */
  2706. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2707. break;
  2708. case 0x38 ... 0x3d:
  2709. cmp: /* cmp */
  2710. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2711. break;
  2712. case 0x40 ... 0x47: /* inc r16/r32 */
  2713. emulate_1op("inc", c->dst, ctxt->eflags);
  2714. break;
  2715. case 0x48 ... 0x4f: /* dec r16/r32 */
  2716. emulate_1op("dec", c->dst, ctxt->eflags);
  2717. break;
  2718. case 0x58 ... 0x5f: /* pop reg */
  2719. pop_instruction:
  2720. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2721. break;
  2722. case 0x60: /* pusha */
  2723. rc = emulate_pusha(ctxt, ops);
  2724. break;
  2725. case 0x61: /* popa */
  2726. rc = emulate_popa(ctxt, ops);
  2727. break;
  2728. case 0x63: /* movsxd */
  2729. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2730. goto cannot_emulate;
  2731. c->dst.val = (s32) c->src.val;
  2732. break;
  2733. case 0x6c: /* insb */
  2734. case 0x6d: /* insw/insd */
  2735. c->src.val = c->regs[VCPU_REGS_RDX];
  2736. goto do_io_in;
  2737. case 0x6e: /* outsb */
  2738. case 0x6f: /* outsw/outsd */
  2739. c->dst.val = c->regs[VCPU_REGS_RDX];
  2740. goto do_io_out;
  2741. break;
  2742. case 0x70 ... 0x7f: /* jcc (short) */
  2743. if (test_cc(c->b, ctxt->eflags))
  2744. jmp_rel(c, c->src.val);
  2745. break;
  2746. case 0x80 ... 0x83: /* Grp1 */
  2747. switch (c->modrm_reg) {
  2748. case 0:
  2749. goto add;
  2750. case 1:
  2751. goto or;
  2752. case 2:
  2753. goto adc;
  2754. case 3:
  2755. goto sbb;
  2756. case 4:
  2757. goto and;
  2758. case 5:
  2759. goto sub;
  2760. case 6:
  2761. goto xor;
  2762. case 7:
  2763. goto cmp;
  2764. }
  2765. break;
  2766. case 0x84 ... 0x85:
  2767. test:
  2768. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2769. break;
  2770. case 0x86 ... 0x87: /* xchg */
  2771. xchg:
  2772. /* Write back the register source. */
  2773. c->src.val = c->dst.val;
  2774. write_register_operand(&c->src);
  2775. /*
  2776. * Write back the memory destination with implicit LOCK
  2777. * prefix.
  2778. */
  2779. c->dst.val = c->src.orig_val;
  2780. c->lock_prefix = 1;
  2781. break;
  2782. case 0x8c: /* mov r/m, sreg */
  2783. if (c->modrm_reg > VCPU_SREG_GS) {
  2784. rc = emulate_ud(ctxt);
  2785. goto done;
  2786. }
  2787. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2788. break;
  2789. case 0x8d: /* lea r16/r32, m */
  2790. c->dst.val = c->src.addr.mem.ea;
  2791. break;
  2792. case 0x8e: { /* mov seg, r/m16 */
  2793. uint16_t sel;
  2794. sel = c->src.val;
  2795. if (c->modrm_reg == VCPU_SREG_CS ||
  2796. c->modrm_reg > VCPU_SREG_GS) {
  2797. rc = emulate_ud(ctxt);
  2798. goto done;
  2799. }
  2800. if (c->modrm_reg == VCPU_SREG_SS)
  2801. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2802. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2803. c->dst.type = OP_NONE; /* Disable writeback. */
  2804. break;
  2805. }
  2806. case 0x8f: /* pop (sole member of Grp1a) */
  2807. rc = emulate_grp1a(ctxt, ops);
  2808. break;
  2809. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2810. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2811. break;
  2812. goto xchg;
  2813. case 0x98: /* cbw/cwde/cdqe */
  2814. switch (c->op_bytes) {
  2815. case 2: c->dst.val = (s8)c->dst.val; break;
  2816. case 4: c->dst.val = (s16)c->dst.val; break;
  2817. case 8: c->dst.val = (s32)c->dst.val; break;
  2818. }
  2819. break;
  2820. case 0x9c: /* pushf */
  2821. c->src.val = (unsigned long) ctxt->eflags;
  2822. emulate_push(ctxt, ops);
  2823. break;
  2824. case 0x9d: /* popf */
  2825. c->dst.type = OP_REG;
  2826. c->dst.addr.reg = &ctxt->eflags;
  2827. c->dst.bytes = c->op_bytes;
  2828. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2829. break;
  2830. case 0xa6 ... 0xa7: /* cmps */
  2831. c->dst.type = OP_NONE; /* Disable writeback. */
  2832. goto cmp;
  2833. case 0xa8 ... 0xa9: /* test ax, imm */
  2834. goto test;
  2835. case 0xae ... 0xaf: /* scas */
  2836. goto cmp;
  2837. case 0xc0 ... 0xc1:
  2838. emulate_grp2(ctxt);
  2839. break;
  2840. case 0xc3: /* ret */
  2841. c->dst.type = OP_REG;
  2842. c->dst.addr.reg = &c->eip;
  2843. c->dst.bytes = c->op_bytes;
  2844. goto pop_instruction;
  2845. case 0xc4: /* les */
  2846. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2847. break;
  2848. case 0xc5: /* lds */
  2849. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2850. break;
  2851. case 0xcb: /* ret far */
  2852. rc = emulate_ret_far(ctxt, ops);
  2853. break;
  2854. case 0xcc: /* int3 */
  2855. irq = 3;
  2856. goto do_interrupt;
  2857. case 0xcd: /* int n */
  2858. irq = c->src.val;
  2859. do_interrupt:
  2860. rc = emulate_int(ctxt, ops, irq);
  2861. break;
  2862. case 0xce: /* into */
  2863. if (ctxt->eflags & EFLG_OF) {
  2864. irq = 4;
  2865. goto do_interrupt;
  2866. }
  2867. break;
  2868. case 0xcf: /* iret */
  2869. rc = emulate_iret(ctxt, ops);
  2870. break;
  2871. case 0xd0 ... 0xd1: /* Grp2 */
  2872. emulate_grp2(ctxt);
  2873. break;
  2874. case 0xd2 ... 0xd3: /* Grp2 */
  2875. c->src.val = c->regs[VCPU_REGS_RCX];
  2876. emulate_grp2(ctxt);
  2877. break;
  2878. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2879. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2880. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2881. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2882. jmp_rel(c, c->src.val);
  2883. break;
  2884. case 0xe3: /* jcxz/jecxz/jrcxz */
  2885. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2886. jmp_rel(c, c->src.val);
  2887. break;
  2888. case 0xe4: /* inb */
  2889. case 0xe5: /* in */
  2890. goto do_io_in;
  2891. case 0xe6: /* outb */
  2892. case 0xe7: /* out */
  2893. goto do_io_out;
  2894. case 0xe8: /* call (near) */ {
  2895. long int rel = c->src.val;
  2896. c->src.val = (unsigned long) c->eip;
  2897. jmp_rel(c, rel);
  2898. emulate_push(ctxt, ops);
  2899. break;
  2900. }
  2901. case 0xe9: /* jmp rel */
  2902. goto jmp;
  2903. case 0xea: { /* jmp far */
  2904. unsigned short sel;
  2905. jump_far:
  2906. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2907. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2908. goto done;
  2909. c->eip = 0;
  2910. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2911. break;
  2912. }
  2913. case 0xeb:
  2914. jmp: /* jmp rel short */
  2915. jmp_rel(c, c->src.val);
  2916. c->dst.type = OP_NONE; /* Disable writeback. */
  2917. break;
  2918. case 0xec: /* in al,dx */
  2919. case 0xed: /* in (e/r)ax,dx */
  2920. c->src.val = c->regs[VCPU_REGS_RDX];
  2921. do_io_in:
  2922. c->dst.bytes = min(c->dst.bytes, 4u);
  2923. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2924. rc = emulate_gp(ctxt, 0);
  2925. goto done;
  2926. }
  2927. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2928. &c->dst.val))
  2929. goto done; /* IO is needed */
  2930. break;
  2931. case 0xee: /* out dx,al */
  2932. case 0xef: /* out dx,(e/r)ax */
  2933. c->dst.val = c->regs[VCPU_REGS_RDX];
  2934. do_io_out:
  2935. c->src.bytes = min(c->src.bytes, 4u);
  2936. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2937. c->src.bytes)) {
  2938. rc = emulate_gp(ctxt, 0);
  2939. goto done;
  2940. }
  2941. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2942. &c->src.val, 1, ctxt->vcpu);
  2943. c->dst.type = OP_NONE; /* Disable writeback. */
  2944. break;
  2945. case 0xf4: /* hlt */
  2946. ctxt->vcpu->arch.halt_request = 1;
  2947. break;
  2948. case 0xf5: /* cmc */
  2949. /* complement carry flag from eflags reg */
  2950. ctxt->eflags ^= EFLG_CF;
  2951. break;
  2952. case 0xf6 ... 0xf7: /* Grp3 */
  2953. rc = emulate_grp3(ctxt, ops);
  2954. break;
  2955. case 0xf8: /* clc */
  2956. ctxt->eflags &= ~EFLG_CF;
  2957. break;
  2958. case 0xf9: /* stc */
  2959. ctxt->eflags |= EFLG_CF;
  2960. break;
  2961. case 0xfa: /* cli */
  2962. if (emulator_bad_iopl(ctxt, ops)) {
  2963. rc = emulate_gp(ctxt, 0);
  2964. goto done;
  2965. } else
  2966. ctxt->eflags &= ~X86_EFLAGS_IF;
  2967. break;
  2968. case 0xfb: /* sti */
  2969. if (emulator_bad_iopl(ctxt, ops)) {
  2970. rc = emulate_gp(ctxt, 0);
  2971. goto done;
  2972. } else {
  2973. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2974. ctxt->eflags |= X86_EFLAGS_IF;
  2975. }
  2976. break;
  2977. case 0xfc: /* cld */
  2978. ctxt->eflags &= ~EFLG_DF;
  2979. break;
  2980. case 0xfd: /* std */
  2981. ctxt->eflags |= EFLG_DF;
  2982. break;
  2983. case 0xfe: /* Grp4 */
  2984. grp45:
  2985. rc = emulate_grp45(ctxt, ops);
  2986. break;
  2987. case 0xff: /* Grp5 */
  2988. if (c->modrm_reg == 5)
  2989. goto jump_far;
  2990. goto grp45;
  2991. default:
  2992. goto cannot_emulate;
  2993. }
  2994. if (rc != X86EMUL_CONTINUE)
  2995. goto done;
  2996. writeback:
  2997. rc = writeback(ctxt, ops);
  2998. if (rc != X86EMUL_CONTINUE)
  2999. goto done;
  3000. /*
  3001. * restore dst type in case the decoding will be reused
  3002. * (happens for string instruction )
  3003. */
  3004. c->dst.type = saved_dst_type;
  3005. if ((c->d & SrcMask) == SrcSI)
  3006. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3007. VCPU_REGS_RSI, &c->src);
  3008. if ((c->d & DstMask) == DstDI)
  3009. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3010. &c->dst);
  3011. if (c->rep_prefix && (c->d & String)) {
  3012. struct read_cache *r = &ctxt->decode.io_read;
  3013. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3014. if (!string_insn_completed(ctxt)) {
  3015. /*
  3016. * Re-enter guest when pio read ahead buffer is empty
  3017. * or, if it is not used, after each 1024 iteration.
  3018. */
  3019. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3020. (r->end == 0 || r->end != r->pos)) {
  3021. /*
  3022. * Reset read cache. Usually happens before
  3023. * decode, but since instruction is restarted
  3024. * we have to do it here.
  3025. */
  3026. ctxt->decode.mem_read.end = 0;
  3027. return EMULATION_RESTART;
  3028. }
  3029. goto done; /* skip rip writeback */
  3030. }
  3031. }
  3032. ctxt->eip = c->eip;
  3033. done:
  3034. if (rc == X86EMUL_PROPAGATE_FAULT)
  3035. ctxt->have_exception = true;
  3036. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3037. twobyte_insn:
  3038. switch (c->b) {
  3039. case 0x01: /* lgdt, lidt, lmsw */
  3040. switch (c->modrm_reg) {
  3041. u16 size;
  3042. unsigned long address;
  3043. case 0: /* vmcall */
  3044. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3045. goto cannot_emulate;
  3046. rc = kvm_fix_hypercall(ctxt->vcpu);
  3047. if (rc != X86EMUL_CONTINUE)
  3048. goto done;
  3049. /* Let the processor re-execute the fixed hypercall */
  3050. c->eip = ctxt->eip;
  3051. /* Disable writeback. */
  3052. c->dst.type = OP_NONE;
  3053. break;
  3054. case 2: /* lgdt */
  3055. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3056. &size, &address, c->op_bytes);
  3057. if (rc != X86EMUL_CONTINUE)
  3058. goto done;
  3059. realmode_lgdt(ctxt->vcpu, size, address);
  3060. /* Disable writeback. */
  3061. c->dst.type = OP_NONE;
  3062. break;
  3063. case 3: /* lidt/vmmcall */
  3064. if (c->modrm_mod == 3) {
  3065. switch (c->modrm_rm) {
  3066. case 1:
  3067. rc = kvm_fix_hypercall(ctxt->vcpu);
  3068. break;
  3069. default:
  3070. goto cannot_emulate;
  3071. }
  3072. } else {
  3073. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3074. &size, &address,
  3075. c->op_bytes);
  3076. if (rc != X86EMUL_CONTINUE)
  3077. goto done;
  3078. realmode_lidt(ctxt->vcpu, size, address);
  3079. }
  3080. /* Disable writeback. */
  3081. c->dst.type = OP_NONE;
  3082. break;
  3083. case 4: /* smsw */
  3084. c->dst.bytes = 2;
  3085. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3086. break;
  3087. case 6: /* lmsw */
  3088. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3089. (c->src.val & 0x0f), ctxt->vcpu);
  3090. c->dst.type = OP_NONE;
  3091. break;
  3092. case 5: /* not defined */
  3093. emulate_ud(ctxt);
  3094. rc = X86EMUL_PROPAGATE_FAULT;
  3095. goto done;
  3096. case 7: /* invlpg*/
  3097. emulate_invlpg(ctxt->vcpu,
  3098. linear(ctxt, c->src.addr.mem));
  3099. /* Disable writeback. */
  3100. c->dst.type = OP_NONE;
  3101. break;
  3102. default:
  3103. goto cannot_emulate;
  3104. }
  3105. break;
  3106. case 0x05: /* syscall */
  3107. rc = emulate_syscall(ctxt, ops);
  3108. break;
  3109. case 0x06:
  3110. emulate_clts(ctxt->vcpu);
  3111. break;
  3112. case 0x09: /* wbinvd */
  3113. kvm_emulate_wbinvd(ctxt->vcpu);
  3114. break;
  3115. case 0x08: /* invd */
  3116. case 0x0d: /* GrpP (prefetch) */
  3117. case 0x18: /* Grp16 (prefetch/nop) */
  3118. break;
  3119. case 0x20: /* mov cr, reg */
  3120. switch (c->modrm_reg) {
  3121. case 1:
  3122. case 5 ... 7:
  3123. case 9 ... 15:
  3124. emulate_ud(ctxt);
  3125. rc = X86EMUL_PROPAGATE_FAULT;
  3126. goto done;
  3127. }
  3128. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3129. break;
  3130. case 0x21: /* mov from dr to reg */
  3131. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3132. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3133. emulate_ud(ctxt);
  3134. rc = X86EMUL_PROPAGATE_FAULT;
  3135. goto done;
  3136. }
  3137. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3138. break;
  3139. case 0x22: /* mov reg, cr */
  3140. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3141. emulate_gp(ctxt, 0);
  3142. rc = X86EMUL_PROPAGATE_FAULT;
  3143. goto done;
  3144. }
  3145. c->dst.type = OP_NONE;
  3146. break;
  3147. case 0x23: /* mov from reg to dr */
  3148. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3149. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3150. emulate_ud(ctxt);
  3151. rc = X86EMUL_PROPAGATE_FAULT;
  3152. goto done;
  3153. }
  3154. if (ops->set_dr(c->modrm_reg, c->src.val &
  3155. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3156. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3157. /* #UD condition is already handled by the code above */
  3158. emulate_gp(ctxt, 0);
  3159. rc = X86EMUL_PROPAGATE_FAULT;
  3160. goto done;
  3161. }
  3162. c->dst.type = OP_NONE; /* no writeback */
  3163. break;
  3164. case 0x30:
  3165. /* wrmsr */
  3166. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3167. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3168. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3169. emulate_gp(ctxt, 0);
  3170. rc = X86EMUL_PROPAGATE_FAULT;
  3171. goto done;
  3172. }
  3173. rc = X86EMUL_CONTINUE;
  3174. break;
  3175. case 0x32:
  3176. /* rdmsr */
  3177. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3178. emulate_gp(ctxt, 0);
  3179. rc = X86EMUL_PROPAGATE_FAULT;
  3180. goto done;
  3181. } else {
  3182. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3183. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3184. }
  3185. rc = X86EMUL_CONTINUE;
  3186. break;
  3187. case 0x34: /* sysenter */
  3188. rc = emulate_sysenter(ctxt, ops);
  3189. break;
  3190. case 0x35: /* sysexit */
  3191. rc = emulate_sysexit(ctxt, ops);
  3192. break;
  3193. case 0x40 ... 0x4f: /* cmov */
  3194. c->dst.val = c->dst.orig_val = c->src.val;
  3195. if (!test_cc(c->b, ctxt->eflags))
  3196. c->dst.type = OP_NONE; /* no writeback */
  3197. break;
  3198. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3199. if (test_cc(c->b, ctxt->eflags))
  3200. jmp_rel(c, c->src.val);
  3201. break;
  3202. case 0x90 ... 0x9f: /* setcc r/m8 */
  3203. c->dst.val = test_cc(c->b, ctxt->eflags);
  3204. break;
  3205. case 0xa0: /* push fs */
  3206. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3207. break;
  3208. case 0xa1: /* pop fs */
  3209. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3210. break;
  3211. case 0xa3:
  3212. bt: /* bt */
  3213. c->dst.type = OP_NONE;
  3214. /* only subword offset */
  3215. c->src.val &= (c->dst.bytes << 3) - 1;
  3216. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3217. break;
  3218. case 0xa4: /* shld imm8, r, r/m */
  3219. case 0xa5: /* shld cl, r, r/m */
  3220. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3221. break;
  3222. case 0xa8: /* push gs */
  3223. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3224. break;
  3225. case 0xa9: /* pop gs */
  3226. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3227. break;
  3228. case 0xab:
  3229. bts: /* bts */
  3230. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3231. break;
  3232. case 0xac: /* shrd imm8, r, r/m */
  3233. case 0xad: /* shrd cl, r, r/m */
  3234. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3235. break;
  3236. case 0xae: /* clflush */
  3237. break;
  3238. case 0xb0 ... 0xb1: /* cmpxchg */
  3239. /*
  3240. * Save real source value, then compare EAX against
  3241. * destination.
  3242. */
  3243. c->src.orig_val = c->src.val;
  3244. c->src.val = c->regs[VCPU_REGS_RAX];
  3245. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3246. if (ctxt->eflags & EFLG_ZF) {
  3247. /* Success: write back to memory. */
  3248. c->dst.val = c->src.orig_val;
  3249. } else {
  3250. /* Failure: write the value we saw to EAX. */
  3251. c->dst.type = OP_REG;
  3252. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3253. }
  3254. break;
  3255. case 0xb2: /* lss */
  3256. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3257. break;
  3258. case 0xb3:
  3259. btr: /* btr */
  3260. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3261. break;
  3262. case 0xb4: /* lfs */
  3263. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3264. break;
  3265. case 0xb5: /* lgs */
  3266. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3267. break;
  3268. case 0xb6 ... 0xb7: /* movzx */
  3269. c->dst.bytes = c->op_bytes;
  3270. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3271. : (u16) c->src.val;
  3272. break;
  3273. case 0xba: /* Grp8 */
  3274. switch (c->modrm_reg & 3) {
  3275. case 0:
  3276. goto bt;
  3277. case 1:
  3278. goto bts;
  3279. case 2:
  3280. goto btr;
  3281. case 3:
  3282. goto btc;
  3283. }
  3284. break;
  3285. case 0xbb:
  3286. btc: /* btc */
  3287. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3288. break;
  3289. case 0xbc: { /* bsf */
  3290. u8 zf;
  3291. __asm__ ("bsf %2, %0; setz %1"
  3292. : "=r"(c->dst.val), "=q"(zf)
  3293. : "r"(c->src.val));
  3294. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3295. if (zf) {
  3296. ctxt->eflags |= X86_EFLAGS_ZF;
  3297. c->dst.type = OP_NONE; /* Disable writeback. */
  3298. }
  3299. break;
  3300. }
  3301. case 0xbd: { /* bsr */
  3302. u8 zf;
  3303. __asm__ ("bsr %2, %0; setz %1"
  3304. : "=r"(c->dst.val), "=q"(zf)
  3305. : "r"(c->src.val));
  3306. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3307. if (zf) {
  3308. ctxt->eflags |= X86_EFLAGS_ZF;
  3309. c->dst.type = OP_NONE; /* Disable writeback. */
  3310. }
  3311. break;
  3312. }
  3313. case 0xbe ... 0xbf: /* movsx */
  3314. c->dst.bytes = c->op_bytes;
  3315. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3316. (s16) c->src.val;
  3317. break;
  3318. case 0xc0 ... 0xc1: /* xadd */
  3319. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3320. /* Write back the register source. */
  3321. c->src.val = c->dst.orig_val;
  3322. write_register_operand(&c->src);
  3323. break;
  3324. case 0xc3: /* movnti */
  3325. c->dst.bytes = c->op_bytes;
  3326. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3327. (u64) c->src.val;
  3328. break;
  3329. case 0xc7: /* Grp9 (cmpxchg8b) */
  3330. rc = emulate_grp9(ctxt, ops);
  3331. break;
  3332. default:
  3333. goto cannot_emulate;
  3334. }
  3335. if (rc != X86EMUL_CONTINUE)
  3336. goto done;
  3337. goto writeback;
  3338. cannot_emulate:
  3339. return -1;
  3340. }