pci-gart_64.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * Dynamic DMA mapping support for AMD Hammer.
  3. *
  4. * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
  5. * This allows to use PCI devices that only support 32bit addresses on systems
  6. * with more than 4GB.
  7. *
  8. * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. * Subject to the GNU General Public License v2 only.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/ctype.h>
  15. #include <linux/agp_backend.h>
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/sched.h>
  19. #include <linux/string.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/pci.h>
  22. #include <linux/module.h>
  23. #include <linux/topology.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bitmap.h>
  26. #include <linux/kdebug.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/iommu-helper.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/io.h>
  31. #include <linux/gfp.h>
  32. #include <asm/atomic.h>
  33. #include <asm/mtrr.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/proto.h>
  36. #include <asm/iommu.h>
  37. #include <asm/gart.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/swiotlb.h>
  40. #include <asm/dma.h>
  41. #include <asm/amd_nb.h>
  42. #include <asm/x86_init.h>
  43. #include <asm/iommu_table.h>
  44. static unsigned long iommu_bus_base; /* GART remapping area (physical) */
  45. static unsigned long iommu_size; /* size of remapping area bytes */
  46. static unsigned long iommu_pages; /* .. and in pages */
  47. static u32 *iommu_gatt_base; /* Remapping table */
  48. static dma_addr_t bad_dma_addr;
  49. /*
  50. * If this is disabled the IOMMU will use an optimized flushing strategy
  51. * of only flushing when an mapping is reused. With it true the GART is
  52. * flushed for every mapping. Problem is that doing the lazy flush seems
  53. * to trigger bugs with some popular PCI cards, in particular 3ware (but
  54. * has been also also seen with Qlogic at least).
  55. */
  56. static int iommu_fullflush = 1;
  57. /* Allocation bitmap for the remapping area: */
  58. static DEFINE_SPINLOCK(iommu_bitmap_lock);
  59. /* Guarded by iommu_bitmap_lock: */
  60. static unsigned long *iommu_gart_bitmap;
  61. static u32 gart_unmapped_entry;
  62. #define GPTE_VALID 1
  63. #define GPTE_COHERENT 2
  64. #define GPTE_ENCODE(x) \
  65. (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
  66. #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
  67. #define EMERGENCY_PAGES 32 /* = 128KB */
  68. #ifdef CONFIG_AGP
  69. #define AGPEXTERN extern
  70. #else
  71. #define AGPEXTERN
  72. #endif
  73. /* backdoor interface to AGP driver */
  74. AGPEXTERN int agp_memory_reserved;
  75. AGPEXTERN __u32 *agp_gatt_table;
  76. static unsigned long next_bit; /* protected by iommu_bitmap_lock */
  77. static bool need_flush; /* global flush state. set for each gart wrap */
  78. static unsigned long alloc_iommu(struct device *dev, int size,
  79. unsigned long align_mask)
  80. {
  81. unsigned long offset, flags;
  82. unsigned long boundary_size;
  83. unsigned long base_index;
  84. base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
  85. PAGE_SIZE) >> PAGE_SHIFT;
  86. boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
  87. PAGE_SIZE) >> PAGE_SHIFT;
  88. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  89. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
  90. size, base_index, boundary_size, align_mask);
  91. if (offset == -1) {
  92. need_flush = true;
  93. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
  94. size, base_index, boundary_size,
  95. align_mask);
  96. }
  97. if (offset != -1) {
  98. next_bit = offset+size;
  99. if (next_bit >= iommu_pages) {
  100. next_bit = 0;
  101. need_flush = true;
  102. }
  103. }
  104. if (iommu_fullflush)
  105. need_flush = true;
  106. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  107. return offset;
  108. }
  109. static void free_iommu(unsigned long offset, int size)
  110. {
  111. unsigned long flags;
  112. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  113. bitmap_clear(iommu_gart_bitmap, offset, size);
  114. if (offset >= next_bit)
  115. next_bit = offset + size;
  116. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  117. }
  118. /*
  119. * Use global flush state to avoid races with multiple flushers.
  120. */
  121. static void flush_gart(void)
  122. {
  123. unsigned long flags;
  124. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  125. if (need_flush) {
  126. amd_flush_garts();
  127. need_flush = false;
  128. }
  129. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  130. }
  131. #ifdef CONFIG_IOMMU_LEAK
  132. /* Debugging aid for drivers that don't free their IOMMU tables */
  133. static int leak_trace;
  134. static int iommu_leak_pages = 20;
  135. static void dump_leak(void)
  136. {
  137. static int dump;
  138. if (dump)
  139. return;
  140. dump = 1;
  141. show_stack(NULL, NULL);
  142. debug_dma_dump_mappings(NULL);
  143. }
  144. #endif
  145. static void iommu_full(struct device *dev, size_t size, int dir)
  146. {
  147. /*
  148. * Ran out of IOMMU space for this operation. This is very bad.
  149. * Unfortunately the drivers cannot handle this operation properly.
  150. * Return some non mapped prereserved space in the aperture and
  151. * let the Northbridge deal with it. This will result in garbage
  152. * in the IO operation. When the size exceeds the prereserved space
  153. * memory corruption will occur or random memory will be DMAed
  154. * out. Hopefully no network devices use single mappings that big.
  155. */
  156. dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
  157. if (size > PAGE_SIZE*EMERGENCY_PAGES) {
  158. if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  159. panic("PCI-DMA: Memory would be corrupted\n");
  160. if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  161. panic(KERN_ERR
  162. "PCI-DMA: Random memory would be DMAed\n");
  163. }
  164. #ifdef CONFIG_IOMMU_LEAK
  165. dump_leak();
  166. #endif
  167. }
  168. static inline int
  169. need_iommu(struct device *dev, unsigned long addr, size_t size)
  170. {
  171. return force_iommu || !dma_capable(dev, addr, size);
  172. }
  173. static inline int
  174. nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
  175. {
  176. return !dma_capable(dev, addr, size);
  177. }
  178. /* Map a single continuous physical area into the IOMMU.
  179. * Caller needs to check if the iommu is needed and flush.
  180. */
  181. static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
  182. size_t size, int dir, unsigned long align_mask)
  183. {
  184. unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
  185. unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
  186. int i;
  187. if (iommu_page == -1) {
  188. if (!nonforced_iommu(dev, phys_mem, size))
  189. return phys_mem;
  190. if (panic_on_overflow)
  191. panic("dma_map_area overflow %lu bytes\n", size);
  192. iommu_full(dev, size, dir);
  193. return bad_dma_addr;
  194. }
  195. for (i = 0; i < npages; i++) {
  196. iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
  197. phys_mem += PAGE_SIZE;
  198. }
  199. return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
  200. }
  201. /* Map a single area into the IOMMU */
  202. static dma_addr_t gart_map_page(struct device *dev, struct page *page,
  203. unsigned long offset, size_t size,
  204. enum dma_data_direction dir,
  205. struct dma_attrs *attrs)
  206. {
  207. unsigned long bus;
  208. phys_addr_t paddr = page_to_phys(page) + offset;
  209. if (!dev)
  210. dev = &x86_dma_fallback_dev;
  211. if (!need_iommu(dev, paddr, size))
  212. return paddr;
  213. bus = dma_map_area(dev, paddr, size, dir, 0);
  214. flush_gart();
  215. return bus;
  216. }
  217. /*
  218. * Free a DMA mapping.
  219. */
  220. static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
  221. size_t size, enum dma_data_direction dir,
  222. struct dma_attrs *attrs)
  223. {
  224. unsigned long iommu_page;
  225. int npages;
  226. int i;
  227. if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
  228. dma_addr >= iommu_bus_base + iommu_size)
  229. return;
  230. iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
  231. npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  232. for (i = 0; i < npages; i++) {
  233. iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
  234. }
  235. free_iommu(iommu_page, npages);
  236. }
  237. /*
  238. * Wrapper for pci_unmap_single working with scatterlists.
  239. */
  240. static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
  241. enum dma_data_direction dir, struct dma_attrs *attrs)
  242. {
  243. struct scatterlist *s;
  244. int i;
  245. for_each_sg(sg, s, nents, i) {
  246. if (!s->dma_length || !s->length)
  247. break;
  248. gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
  249. }
  250. }
  251. /* Fallback for dma_map_sg in case of overflow */
  252. static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
  253. int nents, int dir)
  254. {
  255. struct scatterlist *s;
  256. int i;
  257. #ifdef CONFIG_IOMMU_DEBUG
  258. pr_debug("dma_map_sg overflow\n");
  259. #endif
  260. for_each_sg(sg, s, nents, i) {
  261. unsigned long addr = sg_phys(s);
  262. if (nonforced_iommu(dev, addr, s->length)) {
  263. addr = dma_map_area(dev, addr, s->length, dir, 0);
  264. if (addr == bad_dma_addr) {
  265. if (i > 0)
  266. gart_unmap_sg(dev, sg, i, dir, NULL);
  267. nents = 0;
  268. sg[0].dma_length = 0;
  269. break;
  270. }
  271. }
  272. s->dma_address = addr;
  273. s->dma_length = s->length;
  274. }
  275. flush_gart();
  276. return nents;
  277. }
  278. /* Map multiple scatterlist entries continuous into the first. */
  279. static int __dma_map_cont(struct device *dev, struct scatterlist *start,
  280. int nelems, struct scatterlist *sout,
  281. unsigned long pages)
  282. {
  283. unsigned long iommu_start = alloc_iommu(dev, pages, 0);
  284. unsigned long iommu_page = iommu_start;
  285. struct scatterlist *s;
  286. int i;
  287. if (iommu_start == -1)
  288. return -1;
  289. for_each_sg(start, s, nelems, i) {
  290. unsigned long pages, addr;
  291. unsigned long phys_addr = s->dma_address;
  292. BUG_ON(s != start && s->offset);
  293. if (s == start) {
  294. sout->dma_address = iommu_bus_base;
  295. sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
  296. sout->dma_length = s->length;
  297. } else {
  298. sout->dma_length += s->length;
  299. }
  300. addr = phys_addr;
  301. pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  302. while (pages--) {
  303. iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
  304. addr += PAGE_SIZE;
  305. iommu_page++;
  306. }
  307. }
  308. BUG_ON(iommu_page - iommu_start != pages);
  309. return 0;
  310. }
  311. static inline int
  312. dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
  313. struct scatterlist *sout, unsigned long pages, int need)
  314. {
  315. if (!need) {
  316. BUG_ON(nelems != 1);
  317. sout->dma_address = start->dma_address;
  318. sout->dma_length = start->length;
  319. return 0;
  320. }
  321. return __dma_map_cont(dev, start, nelems, sout, pages);
  322. }
  323. /*
  324. * DMA map all entries in a scatterlist.
  325. * Merge chunks that have page aligned sizes into a continuous mapping.
  326. */
  327. static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
  328. enum dma_data_direction dir, struct dma_attrs *attrs)
  329. {
  330. struct scatterlist *s, *ps, *start_sg, *sgmap;
  331. int need = 0, nextneed, i, out, start;
  332. unsigned long pages = 0;
  333. unsigned int seg_size;
  334. unsigned int max_seg_size;
  335. if (nents == 0)
  336. return 0;
  337. if (!dev)
  338. dev = &x86_dma_fallback_dev;
  339. out = 0;
  340. start = 0;
  341. start_sg = sg;
  342. sgmap = sg;
  343. seg_size = 0;
  344. max_seg_size = dma_get_max_seg_size(dev);
  345. ps = NULL; /* shut up gcc */
  346. for_each_sg(sg, s, nents, i) {
  347. dma_addr_t addr = sg_phys(s);
  348. s->dma_address = addr;
  349. BUG_ON(s->length == 0);
  350. nextneed = need_iommu(dev, addr, s->length);
  351. /* Handle the previous not yet processed entries */
  352. if (i > start) {
  353. /*
  354. * Can only merge when the last chunk ends on a
  355. * page boundary and the new one doesn't have an
  356. * offset.
  357. */
  358. if (!iommu_merge || !nextneed || !need || s->offset ||
  359. (s->length + seg_size > max_seg_size) ||
  360. (ps->offset + ps->length) % PAGE_SIZE) {
  361. if (dma_map_cont(dev, start_sg, i - start,
  362. sgmap, pages, need) < 0)
  363. goto error;
  364. out++;
  365. seg_size = 0;
  366. sgmap = sg_next(sgmap);
  367. pages = 0;
  368. start = i;
  369. start_sg = s;
  370. }
  371. }
  372. seg_size += s->length;
  373. need = nextneed;
  374. pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
  375. ps = s;
  376. }
  377. if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
  378. goto error;
  379. out++;
  380. flush_gart();
  381. if (out < nents) {
  382. sgmap = sg_next(sgmap);
  383. sgmap->dma_length = 0;
  384. }
  385. return out;
  386. error:
  387. flush_gart();
  388. gart_unmap_sg(dev, sg, out, dir, NULL);
  389. /* When it was forced or merged try again in a dumb way */
  390. if (force_iommu || iommu_merge) {
  391. out = dma_map_sg_nonforce(dev, sg, nents, dir);
  392. if (out > 0)
  393. return out;
  394. }
  395. if (panic_on_overflow)
  396. panic("dma_map_sg: overflow on %lu pages\n", pages);
  397. iommu_full(dev, pages << PAGE_SHIFT, dir);
  398. for_each_sg(sg, s, nents, i)
  399. s->dma_address = bad_dma_addr;
  400. return 0;
  401. }
  402. /* allocate and map a coherent mapping */
  403. static void *
  404. gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
  405. gfp_t flag)
  406. {
  407. dma_addr_t paddr;
  408. unsigned long align_mask;
  409. struct page *page;
  410. if (force_iommu && !(flag & GFP_DMA)) {
  411. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  412. page = alloc_pages(flag | __GFP_ZERO, get_order(size));
  413. if (!page)
  414. return NULL;
  415. align_mask = (1UL << get_order(size)) - 1;
  416. paddr = dma_map_area(dev, page_to_phys(page), size,
  417. DMA_BIDIRECTIONAL, align_mask);
  418. flush_gart();
  419. if (paddr != bad_dma_addr) {
  420. *dma_addr = paddr;
  421. return page_address(page);
  422. }
  423. __free_pages(page, get_order(size));
  424. } else
  425. return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
  426. return NULL;
  427. }
  428. /* free a coherent mapping */
  429. static void
  430. gart_free_coherent(struct device *dev, size_t size, void *vaddr,
  431. dma_addr_t dma_addr)
  432. {
  433. gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
  434. free_pages((unsigned long)vaddr, get_order(size));
  435. }
  436. static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
  437. {
  438. return (dma_addr == bad_dma_addr);
  439. }
  440. static int no_agp;
  441. static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
  442. {
  443. unsigned long a;
  444. if (!iommu_size) {
  445. iommu_size = aper_size;
  446. if (!no_agp)
  447. iommu_size /= 2;
  448. }
  449. a = aper + iommu_size;
  450. iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
  451. if (iommu_size < 64*1024*1024) {
  452. pr_warning(
  453. "PCI-DMA: Warning: Small IOMMU %luMB."
  454. " Consider increasing the AGP aperture in BIOS\n",
  455. iommu_size >> 20);
  456. }
  457. return iommu_size;
  458. }
  459. static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
  460. {
  461. unsigned aper_size = 0, aper_base_32, aper_order;
  462. u64 aper_base;
  463. pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
  464. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
  465. aper_order = (aper_order >> 1) & 7;
  466. aper_base = aper_base_32 & 0x7fff;
  467. aper_base <<= 25;
  468. aper_size = (32 * 1024 * 1024) << aper_order;
  469. if (aper_base + aper_size > 0x100000000UL || !aper_size)
  470. aper_base = 0;
  471. *size = aper_size;
  472. return aper_base;
  473. }
  474. static void enable_gart_translations(void)
  475. {
  476. int i;
  477. if (!amd_nb_has_feature(AMD_NB_GART))
  478. return;
  479. for (i = 0; i < amd_nb_num(); i++) {
  480. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  481. enable_gart_translation(dev, __pa(agp_gatt_table));
  482. }
  483. /* Flush the GART-TLB to remove stale entries */
  484. amd_flush_garts();
  485. }
  486. /*
  487. * If fix_up_north_bridges is set, the north bridges have to be fixed up on
  488. * resume in the same way as they are handled in gart_iommu_hole_init().
  489. */
  490. static bool fix_up_north_bridges;
  491. static u32 aperture_order;
  492. static u32 aperture_alloc;
  493. void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
  494. {
  495. fix_up_north_bridges = true;
  496. aperture_order = aper_order;
  497. aperture_alloc = aper_alloc;
  498. }
  499. static void gart_fixup_northbridges(void)
  500. {
  501. int i;
  502. if (!fix_up_north_bridges)
  503. return;
  504. if (!amd_nb_has_feature(AMD_NB_GART))
  505. return;
  506. pr_info("PCI-DMA: Restoring GART aperture settings\n");
  507. for (i = 0; i < amd_nb_num(); i++) {
  508. struct pci_dev *dev = node_to_amd_nb(i)->misc;
  509. /*
  510. * Don't enable translations just yet. That is the next
  511. * step. Restore the pre-suspend aperture settings.
  512. */
  513. gart_set_size_and_enable(dev, aperture_order);
  514. pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
  515. }
  516. }
  517. static void gart_resume(void)
  518. {
  519. pr_info("PCI-DMA: Resuming GART IOMMU\n");
  520. gart_fixup_northbridges();
  521. enable_gart_translations();
  522. }
  523. static struct syscore_ops gart_syscore_ops = {
  524. .resume = gart_resume,
  525. };
  526. /*
  527. * Private Northbridge GATT initialization in case we cannot use the
  528. * AGP driver for some reason.
  529. */
  530. static __init int init_amd_gatt(struct agp_kern_info *info)
  531. {
  532. unsigned aper_size, gatt_size, new_aper_size;
  533. unsigned aper_base, new_aper_base;
  534. struct pci_dev *dev;
  535. void *gatt;
  536. int i;
  537. pr_info("PCI-DMA: Disabling AGP.\n");
  538. aper_size = aper_base = info->aper_size = 0;
  539. dev = NULL;
  540. for (i = 0; i < amd_nb_num(); i++) {
  541. dev = node_to_amd_nb(i)->misc;
  542. new_aper_base = read_aperture(dev, &new_aper_size);
  543. if (!new_aper_base)
  544. goto nommu;
  545. if (!aper_base) {
  546. aper_size = new_aper_size;
  547. aper_base = new_aper_base;
  548. }
  549. if (aper_size != new_aper_size || aper_base != new_aper_base)
  550. goto nommu;
  551. }
  552. if (!aper_base)
  553. goto nommu;
  554. info->aper_base = aper_base;
  555. info->aper_size = aper_size >> 20;
  556. gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
  557. gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  558. get_order(gatt_size));
  559. if (!gatt)
  560. panic("Cannot allocate GATT table");
  561. if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
  562. panic("Could not set GART PTEs to uncacheable pages");
  563. agp_gatt_table = gatt;
  564. register_syscore_ops(&gart_syscore_ops);
  565. flush_gart();
  566. pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
  567. aper_base, aper_size>>10);
  568. return 0;
  569. nommu:
  570. /* Should not happen anymore */
  571. pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
  572. "falling back to iommu=soft.\n");
  573. return -1;
  574. }
  575. static struct dma_map_ops gart_dma_ops = {
  576. .map_sg = gart_map_sg,
  577. .unmap_sg = gart_unmap_sg,
  578. .map_page = gart_map_page,
  579. .unmap_page = gart_unmap_page,
  580. .alloc_coherent = gart_alloc_coherent,
  581. .free_coherent = gart_free_coherent,
  582. .mapping_error = gart_mapping_error,
  583. };
  584. static void gart_iommu_shutdown(void)
  585. {
  586. struct pci_dev *dev;
  587. int i;
  588. /* don't shutdown it if there is AGP installed */
  589. if (!no_agp)
  590. return;
  591. if (!amd_nb_has_feature(AMD_NB_GART))
  592. return;
  593. for (i = 0; i < amd_nb_num(); i++) {
  594. u32 ctl;
  595. dev = node_to_amd_nb(i)->misc;
  596. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
  597. ctl &= ~GARTEN;
  598. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
  599. }
  600. }
  601. int __init gart_iommu_init(void)
  602. {
  603. struct agp_kern_info info;
  604. unsigned long iommu_start;
  605. unsigned long aper_base, aper_size;
  606. unsigned long start_pfn, end_pfn;
  607. unsigned long scratch;
  608. long i;
  609. if (!amd_nb_has_feature(AMD_NB_GART))
  610. return 0;
  611. #ifndef CONFIG_AGP_AMD64
  612. no_agp = 1;
  613. #else
  614. /* Makefile puts PCI initialization via subsys_initcall first. */
  615. /* Add other AMD AGP bridge drivers here */
  616. no_agp = no_agp ||
  617. (agp_amd64_init() < 0) ||
  618. (agp_copy_info(agp_bridge, &info) < 0);
  619. #endif
  620. if (no_iommu ||
  621. (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
  622. !gart_iommu_aperture ||
  623. (no_agp && init_amd_gatt(&info) < 0)) {
  624. if (max_pfn > MAX_DMA32_PFN) {
  625. pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
  626. pr_warning("falling back to iommu=soft.\n");
  627. }
  628. return 0;
  629. }
  630. /* need to map that range */
  631. aper_size = info.aper_size << 20;
  632. aper_base = info.aper_base;
  633. end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
  634. if (end_pfn > max_low_pfn_mapped) {
  635. start_pfn = (aper_base>>PAGE_SHIFT);
  636. init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
  637. }
  638. pr_info("PCI-DMA: using GART IOMMU.\n");
  639. iommu_size = check_iommu_size(info.aper_base, aper_size);
  640. iommu_pages = iommu_size >> PAGE_SHIFT;
  641. iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
  642. get_order(iommu_pages/8));
  643. if (!iommu_gart_bitmap)
  644. panic("Cannot allocate iommu bitmap\n");
  645. #ifdef CONFIG_IOMMU_LEAK
  646. if (leak_trace) {
  647. int ret;
  648. ret = dma_debug_resize_entries(iommu_pages);
  649. if (ret)
  650. pr_debug("PCI-DMA: Cannot trace all the entries\n");
  651. }
  652. #endif
  653. /*
  654. * Out of IOMMU space handling.
  655. * Reserve some invalid pages at the beginning of the GART.
  656. */
  657. bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
  658. pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
  659. iommu_size >> 20);
  660. agp_memory_reserved = iommu_size;
  661. iommu_start = aper_size - iommu_size;
  662. iommu_bus_base = info.aper_base + iommu_start;
  663. bad_dma_addr = iommu_bus_base;
  664. iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
  665. /*
  666. * Unmap the IOMMU part of the GART. The alias of the page is
  667. * always mapped with cache enabled and there is no full cache
  668. * coherency across the GART remapping. The unmapping avoids
  669. * automatic prefetches from the CPU allocating cache lines in
  670. * there. All CPU accesses are done via the direct mapping to
  671. * the backing memory. The GART address is only used by PCI
  672. * devices.
  673. */
  674. set_memory_np((unsigned long)__va(iommu_bus_base),
  675. iommu_size >> PAGE_SHIFT);
  676. /*
  677. * Tricky. The GART table remaps the physical memory range,
  678. * so the CPU wont notice potential aliases and if the memory
  679. * is remapped to UC later on, we might surprise the PCI devices
  680. * with a stray writeout of a cacheline. So play it sure and
  681. * do an explicit, full-scale wbinvd() _after_ having marked all
  682. * the pages as Not-Present:
  683. */
  684. wbinvd();
  685. /*
  686. * Now all caches are flushed and we can safely enable
  687. * GART hardware. Doing it early leaves the possibility
  688. * of stale cache entries that can lead to GART PTE
  689. * errors.
  690. */
  691. enable_gart_translations();
  692. /*
  693. * Try to workaround a bug (thanks to BenH):
  694. * Set unmapped entries to a scratch page instead of 0.
  695. * Any prefetches that hit unmapped entries won't get an bus abort
  696. * then. (P2P bridge may be prefetching on DMA reads).
  697. */
  698. scratch = get_zeroed_page(GFP_KERNEL);
  699. if (!scratch)
  700. panic("Cannot allocate iommu scratch page");
  701. gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
  702. for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
  703. iommu_gatt_base[i] = gart_unmapped_entry;
  704. flush_gart();
  705. dma_ops = &gart_dma_ops;
  706. x86_platform.iommu_shutdown = gart_iommu_shutdown;
  707. swiotlb = 0;
  708. return 0;
  709. }
  710. void __init gart_parse_options(char *p)
  711. {
  712. int arg;
  713. #ifdef CONFIG_IOMMU_LEAK
  714. if (!strncmp(p, "leak", 4)) {
  715. leak_trace = 1;
  716. p += 4;
  717. if (*p == '=')
  718. ++p;
  719. if (isdigit(*p) && get_option(&p, &arg))
  720. iommu_leak_pages = arg;
  721. }
  722. #endif
  723. if (isdigit(*p) && get_option(&p, &arg))
  724. iommu_size = arg;
  725. if (!strncmp(p, "fullflush", 9))
  726. iommu_fullflush = 1;
  727. if (!strncmp(p, "nofullflush", 11))
  728. iommu_fullflush = 0;
  729. if (!strncmp(p, "noagp", 5))
  730. no_agp = 1;
  731. if (!strncmp(p, "noaperture", 10))
  732. fix_aperture = 0;
  733. /* duplicated from pci-dma.c */
  734. if (!strncmp(p, "force", 5))
  735. gart_iommu_aperture_allowed = 1;
  736. if (!strncmp(p, "allowed", 7))
  737. gart_iommu_aperture_allowed = 1;
  738. if (!strncmp(p, "memaper", 7)) {
  739. fallback_aper_force = 1;
  740. p += 7;
  741. if (*p == '=') {
  742. ++p;
  743. if (get_option(&p, &arg))
  744. fallback_aper_order = arg;
  745. }
  746. }
  747. }
  748. IOMMU_INIT_POST(gart_iommu_hole_init);