irq.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Common interrupt code for 32 and 64 bit
  3. */
  4. #include <linux/cpu.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/kernel_stat.h>
  7. #include <linux/of.h>
  8. #include <linux/seq_file.h>
  9. #include <linux/smp.h>
  10. #include <linux/ftrace.h>
  11. #include <asm/apic.h>
  12. #include <asm/io_apic.h>
  13. #include <asm/irq.h>
  14. #include <asm/idle.h>
  15. #include <asm/mce.h>
  16. #include <asm/hw_irq.h>
  17. atomic_t irq_err_count;
  18. /* Function pointer for generic interrupt vector handling */
  19. void (*x86_platform_ipi_callback)(void) = NULL;
  20. /*
  21. * 'what should we do if we get a hw irq event on an illegal vector'.
  22. * each architecture has to answer this themselves.
  23. */
  24. void ack_bad_irq(unsigned int irq)
  25. {
  26. if (printk_ratelimit())
  27. pr_err("unexpected IRQ trap at vector %02x\n", irq);
  28. /*
  29. * Currently unexpected vectors happen only on SMP and APIC.
  30. * We _must_ ack these because every local APIC has only N
  31. * irq slots per priority level, and a 'hanging, unacked' IRQ
  32. * holds up an irq slot - in excessive cases (when multiple
  33. * unexpected vectors occur) that might lock up the APIC
  34. * completely.
  35. * But only ack when the APIC is enabled -AK
  36. */
  37. ack_APIC_irq();
  38. }
  39. #define irq_stats(x) (&per_cpu(irq_stat, x))
  40. /*
  41. * /proc/interrupts printing for arch specific interrupts
  42. */
  43. int arch_show_interrupts(struct seq_file *p, int prec)
  44. {
  45. int j;
  46. seq_printf(p, "%*s: ", prec, "NMI");
  47. for_each_online_cpu(j)
  48. seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
  49. seq_printf(p, " Non-maskable interrupts\n");
  50. #ifdef CONFIG_X86_LOCAL_APIC
  51. seq_printf(p, "%*s: ", prec, "LOC");
  52. for_each_online_cpu(j)
  53. seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
  54. seq_printf(p, " Local timer interrupts\n");
  55. seq_printf(p, "%*s: ", prec, "SPU");
  56. for_each_online_cpu(j)
  57. seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
  58. seq_printf(p, " Spurious interrupts\n");
  59. seq_printf(p, "%*s: ", prec, "PMI");
  60. for_each_online_cpu(j)
  61. seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
  62. seq_printf(p, " Performance monitoring interrupts\n");
  63. seq_printf(p, "%*s: ", prec, "IWI");
  64. for_each_online_cpu(j)
  65. seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
  66. seq_printf(p, " IRQ work interrupts\n");
  67. #endif
  68. if (x86_platform_ipi_callback) {
  69. seq_printf(p, "%*s: ", prec, "PLT");
  70. for_each_online_cpu(j)
  71. seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
  72. seq_printf(p, " Platform interrupts\n");
  73. }
  74. #ifdef CONFIG_SMP
  75. seq_printf(p, "%*s: ", prec, "RES");
  76. for_each_online_cpu(j)
  77. seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
  78. seq_printf(p, " Rescheduling interrupts\n");
  79. seq_printf(p, "%*s: ", prec, "CAL");
  80. for_each_online_cpu(j)
  81. seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
  82. seq_printf(p, " Function call interrupts\n");
  83. seq_printf(p, "%*s: ", prec, "TLB");
  84. for_each_online_cpu(j)
  85. seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
  86. seq_printf(p, " TLB shootdowns\n");
  87. #endif
  88. #ifdef CONFIG_X86_THERMAL_VECTOR
  89. seq_printf(p, "%*s: ", prec, "TRM");
  90. for_each_online_cpu(j)
  91. seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
  92. seq_printf(p, " Thermal event interrupts\n");
  93. #endif
  94. #ifdef CONFIG_X86_MCE_THRESHOLD
  95. seq_printf(p, "%*s: ", prec, "THR");
  96. for_each_online_cpu(j)
  97. seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
  98. seq_printf(p, " Threshold APIC interrupts\n");
  99. #endif
  100. #ifdef CONFIG_X86_MCE
  101. seq_printf(p, "%*s: ", prec, "MCE");
  102. for_each_online_cpu(j)
  103. seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
  104. seq_printf(p, " Machine check exceptions\n");
  105. seq_printf(p, "%*s: ", prec, "MCP");
  106. for_each_online_cpu(j)
  107. seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
  108. seq_printf(p, " Machine check polls\n");
  109. #endif
  110. seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
  111. #if defined(CONFIG_X86_IO_APIC)
  112. seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
  113. #endif
  114. return 0;
  115. }
  116. /*
  117. * /proc/stat helpers
  118. */
  119. u64 arch_irq_stat_cpu(unsigned int cpu)
  120. {
  121. u64 sum = irq_stats(cpu)->__nmi_count;
  122. #ifdef CONFIG_X86_LOCAL_APIC
  123. sum += irq_stats(cpu)->apic_timer_irqs;
  124. sum += irq_stats(cpu)->irq_spurious_count;
  125. sum += irq_stats(cpu)->apic_perf_irqs;
  126. sum += irq_stats(cpu)->apic_irq_work_irqs;
  127. #endif
  128. if (x86_platform_ipi_callback)
  129. sum += irq_stats(cpu)->x86_platform_ipis;
  130. #ifdef CONFIG_SMP
  131. sum += irq_stats(cpu)->irq_resched_count;
  132. sum += irq_stats(cpu)->irq_call_count;
  133. sum += irq_stats(cpu)->irq_tlb_count;
  134. #endif
  135. #ifdef CONFIG_X86_THERMAL_VECTOR
  136. sum += irq_stats(cpu)->irq_thermal_count;
  137. #endif
  138. #ifdef CONFIG_X86_MCE_THRESHOLD
  139. sum += irq_stats(cpu)->irq_threshold_count;
  140. #endif
  141. #ifdef CONFIG_X86_MCE
  142. sum += per_cpu(mce_exception_count, cpu);
  143. sum += per_cpu(mce_poll_count, cpu);
  144. #endif
  145. return sum;
  146. }
  147. u64 arch_irq_stat(void)
  148. {
  149. u64 sum = atomic_read(&irq_err_count);
  150. #ifdef CONFIG_X86_IO_APIC
  151. sum += atomic_read(&irq_mis_count);
  152. #endif
  153. return sum;
  154. }
  155. /*
  156. * do_IRQ handles all normal device IRQ's (the special
  157. * SMP cross-CPU interrupts have their own specific
  158. * handlers).
  159. */
  160. unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
  161. {
  162. struct pt_regs *old_regs = set_irq_regs(regs);
  163. /* high bit used in ret_from_ code */
  164. unsigned vector = ~regs->orig_ax;
  165. unsigned irq;
  166. exit_idle();
  167. irq_enter();
  168. irq = __this_cpu_read(vector_irq[vector]);
  169. if (!handle_irq(irq, regs)) {
  170. ack_APIC_irq();
  171. if (printk_ratelimit())
  172. pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
  173. __func__, smp_processor_id(), vector, irq);
  174. }
  175. irq_exit();
  176. set_irq_regs(old_regs);
  177. return 1;
  178. }
  179. /*
  180. * Handler for X86_PLATFORM_IPI_VECTOR.
  181. */
  182. void smp_x86_platform_ipi(struct pt_regs *regs)
  183. {
  184. struct pt_regs *old_regs = set_irq_regs(regs);
  185. ack_APIC_irq();
  186. exit_idle();
  187. irq_enter();
  188. inc_irq_stat(x86_platform_ipis);
  189. if (x86_platform_ipi_callback)
  190. x86_platform_ipi_callback();
  191. irq_exit();
  192. set_irq_regs(old_regs);
  193. }
  194. EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
  195. #ifdef CONFIG_HOTPLUG_CPU
  196. /* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
  197. void fixup_irqs(void)
  198. {
  199. unsigned int irq, vector;
  200. static int warned;
  201. struct irq_desc *desc;
  202. struct irq_data *data;
  203. struct irq_chip *chip;
  204. for_each_irq_desc(irq, desc) {
  205. int break_affinity = 0;
  206. int set_affinity = 1;
  207. const struct cpumask *affinity;
  208. if (!desc)
  209. continue;
  210. if (irq == 2)
  211. continue;
  212. /* interrupt's are disabled at this point */
  213. raw_spin_lock(&desc->lock);
  214. data = irq_desc_get_irq_data(desc);
  215. affinity = data->affinity;
  216. if (!irq_has_action(irq) ||
  217. cpumask_subset(affinity, cpu_online_mask)) {
  218. raw_spin_unlock(&desc->lock);
  219. continue;
  220. }
  221. /*
  222. * Complete the irq move. This cpu is going down and for
  223. * non intr-remapping case, we can't wait till this interrupt
  224. * arrives at this cpu before completing the irq move.
  225. */
  226. irq_force_complete_move(irq);
  227. if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
  228. break_affinity = 1;
  229. affinity = cpu_all_mask;
  230. }
  231. chip = irq_data_get_irq_chip(data);
  232. if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
  233. chip->irq_mask(data);
  234. if (chip->irq_set_affinity)
  235. chip->irq_set_affinity(data, affinity, true);
  236. else if (!(warned++))
  237. set_affinity = 0;
  238. if (!irqd_can_move_in_process_context(data) && chip->irq_unmask)
  239. chip->irq_unmask(data);
  240. raw_spin_unlock(&desc->lock);
  241. if (break_affinity && set_affinity)
  242. printk("Broke affinity for irq %i\n", irq);
  243. else if (!set_affinity)
  244. printk("Cannot set affinity for irq %i\n", irq);
  245. }
  246. /*
  247. * We can remove mdelay() and then send spuriuous interrupts to
  248. * new cpu targets for all the irqs that were handled previously by
  249. * this cpu. While it works, I have seen spurious interrupt messages
  250. * (nothing wrong but still...).
  251. *
  252. * So for now, retain mdelay(1) and check the IRR and then send those
  253. * interrupts to new targets as this cpu is already offlined...
  254. */
  255. mdelay(1);
  256. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  257. unsigned int irr;
  258. if (__this_cpu_read(vector_irq[vector]) < 0)
  259. continue;
  260. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  261. if (irr & (1 << (vector % 32))) {
  262. irq = __this_cpu_read(vector_irq[vector]);
  263. desc = irq_to_desc(irq);
  264. data = irq_desc_get_irq_data(desc);
  265. chip = irq_data_get_irq_chip(data);
  266. raw_spin_lock(&desc->lock);
  267. if (chip->irq_retrigger)
  268. chip->irq_retrigger(data);
  269. raw_spin_unlock(&desc->lock);
  270. }
  271. }
  272. }
  273. #endif