aperture_64.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * Firmware replacement code.
  3. *
  4. * Work around broken BIOSes that don't set an aperture, only set the
  5. * aperture in the AGP bridge, or set too small aperture.
  6. *
  7. * If all fails map the aperture over some low memory. This is cheaper than
  8. * doing bounce buffering. The memory is lost. This is done at early boot
  9. * because only the bootmem allocator can allocate 32+MB.
  10. *
  11. * Copyright 2002 Andi Kleen, SuSE Labs.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/init.h>
  16. #include <linux/memblock.h>
  17. #include <linux/mmzone.h>
  18. #include <linux/pci_ids.h>
  19. #include <linux/pci.h>
  20. #include <linux/bitops.h>
  21. #include <linux/ioport.h>
  22. #include <linux/suspend.h>
  23. #include <linux/kmemleak.h>
  24. #include <asm/e820.h>
  25. #include <asm/io.h>
  26. #include <asm/iommu.h>
  27. #include <asm/gart.h>
  28. #include <asm/pci-direct.h>
  29. #include <asm/dma.h>
  30. #include <asm/amd_nb.h>
  31. #include <asm/x86_init.h>
  32. int gart_iommu_aperture;
  33. int gart_iommu_aperture_disabled __initdata;
  34. int gart_iommu_aperture_allowed __initdata;
  35. int fallback_aper_order __initdata = 1; /* 64MB */
  36. int fallback_aper_force __initdata;
  37. int fix_aperture __initdata = 1;
  38. static struct resource gart_resource = {
  39. .name = "GART",
  40. .flags = IORESOURCE_MEM,
  41. };
  42. static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
  43. {
  44. gart_resource.start = aper_base;
  45. gart_resource.end = aper_base + aper_size - 1;
  46. insert_resource(&iomem_resource, &gart_resource);
  47. }
  48. /* This code runs before the PCI subsystem is initialized, so just
  49. access the northbridge directly. */
  50. static u32 __init allocate_aperture(void)
  51. {
  52. u32 aper_size;
  53. unsigned long addr;
  54. /* aper_size should <= 1G */
  55. if (fallback_aper_order > 5)
  56. fallback_aper_order = 5;
  57. aper_size = (32 * 1024 * 1024) << fallback_aper_order;
  58. /*
  59. * Aperture has to be naturally aligned. This means a 2GB aperture
  60. * won't have much chance of finding a place in the lower 4GB of
  61. * memory. Unfortunately we cannot move it up because that would
  62. * make the IOMMU useless.
  63. */
  64. /*
  65. * using 512M as goal, in case kexec will load kernel_big
  66. * that will do the on position decompress, and could overlap with
  67. * that position with gart that is used.
  68. * sequende:
  69. * kernel_small
  70. * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
  71. * ==> kernel_small(gart area become e820_reserved)
  72. * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
  73. * ==> kerne_big (uncompressed size will be big than 64M or 128M)
  74. * so don't use 512M below as gart iommu, leave the space for kernel
  75. * code for safe
  76. */
  77. addr = memblock_find_in_range(0, 1ULL<<32, aper_size, 512ULL<<20);
  78. if (addr == MEMBLOCK_ERROR || addr + aper_size > 0xffffffff) {
  79. printk(KERN_ERR
  80. "Cannot allocate aperture memory hole (%lx,%uK)\n",
  81. addr, aper_size>>10);
  82. return 0;
  83. }
  84. memblock_x86_reserve_range(addr, addr + aper_size, "aperture64");
  85. /*
  86. * Kmemleak should not scan this block as it may not be mapped via the
  87. * kernel direct mapping.
  88. */
  89. kmemleak_ignore(phys_to_virt(addr));
  90. printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
  91. aper_size >> 10, addr);
  92. insert_aperture_resource((u32)addr, aper_size);
  93. register_nosave_region(addr >> PAGE_SHIFT,
  94. (addr+aper_size) >> PAGE_SHIFT);
  95. return (u32)addr;
  96. }
  97. /* Find a PCI capability */
  98. static u32 __init find_cap(int bus, int slot, int func, int cap)
  99. {
  100. int bytes;
  101. u8 pos;
  102. if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
  103. PCI_STATUS_CAP_LIST))
  104. return 0;
  105. pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
  106. for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
  107. u8 id;
  108. pos &= ~3;
  109. id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
  110. if (id == 0xff)
  111. break;
  112. if (id == cap)
  113. return pos;
  114. pos = read_pci_config_byte(bus, slot, func,
  115. pos+PCI_CAP_LIST_NEXT);
  116. }
  117. return 0;
  118. }
  119. /* Read a standard AGPv3 bridge header */
  120. static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
  121. {
  122. u32 apsize;
  123. u32 apsizereg;
  124. int nbits;
  125. u32 aper_low, aper_hi;
  126. u64 aper;
  127. u32 old_order;
  128. printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
  129. apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
  130. if (apsizereg == 0xffffffff) {
  131. printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
  132. return 0;
  133. }
  134. /* old_order could be the value from NB gart setting */
  135. old_order = *order;
  136. apsize = apsizereg & 0xfff;
  137. /* Some BIOS use weird encodings not in the AGPv3 table. */
  138. if (apsize & 0xff)
  139. apsize |= 0xf00;
  140. nbits = hweight16(apsize);
  141. *order = 7 - nbits;
  142. if ((int)*order < 0) /* < 32MB */
  143. *order = 0;
  144. aper_low = read_pci_config(bus, slot, func, 0x10);
  145. aper_hi = read_pci_config(bus, slot, func, 0x14);
  146. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  147. /*
  148. * On some sick chips, APSIZE is 0. It means it wants 4G
  149. * so let double check that order, and lets trust AMD NB settings:
  150. */
  151. printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
  152. aper, 32 << old_order);
  153. if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
  154. printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
  155. 32 << *order, apsizereg);
  156. *order = old_order;
  157. }
  158. printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
  159. aper, 32 << *order, apsizereg);
  160. if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
  161. return 0;
  162. return (u32)aper;
  163. }
  164. /*
  165. * Look for an AGP bridge. Windows only expects the aperture in the
  166. * AGP bridge and some BIOS forget to initialize the Northbridge too.
  167. * Work around this here.
  168. *
  169. * Do an PCI bus scan by hand because we're running before the PCI
  170. * subsystem.
  171. *
  172. * All AMD AGP bridges are AGPv3 compliant, so we can do this scan
  173. * generically. It's probably overkill to always scan all slots because
  174. * the AGP bridges should be always an own bus on the HT hierarchy,
  175. * but do it here for future safety.
  176. */
  177. static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
  178. {
  179. int bus, slot, func;
  180. /* Poor man's PCI discovery */
  181. for (bus = 0; bus < 256; bus++) {
  182. for (slot = 0; slot < 32; slot++) {
  183. for (func = 0; func < 8; func++) {
  184. u32 class, cap;
  185. u8 type;
  186. class = read_pci_config(bus, slot, func,
  187. PCI_CLASS_REVISION);
  188. if (class == 0xffffffff)
  189. break;
  190. switch (class >> 16) {
  191. case PCI_CLASS_BRIDGE_HOST:
  192. case PCI_CLASS_BRIDGE_OTHER: /* needed? */
  193. /* AGP bridge? */
  194. cap = find_cap(bus, slot, func,
  195. PCI_CAP_ID_AGP);
  196. if (!cap)
  197. break;
  198. *valid_agp = 1;
  199. return read_agp(bus, slot, func, cap,
  200. order);
  201. }
  202. /* No multi-function device? */
  203. type = read_pci_config_byte(bus, slot, func,
  204. PCI_HEADER_TYPE);
  205. if (!(type & 0x80))
  206. break;
  207. }
  208. }
  209. }
  210. printk(KERN_INFO "No AGP bridge found\n");
  211. return 0;
  212. }
  213. static int gart_fix_e820 __initdata = 1;
  214. static int __init parse_gart_mem(char *p)
  215. {
  216. if (!p)
  217. return -EINVAL;
  218. if (!strncmp(p, "off", 3))
  219. gart_fix_e820 = 0;
  220. else if (!strncmp(p, "on", 2))
  221. gart_fix_e820 = 1;
  222. return 0;
  223. }
  224. early_param("gart_fix_e820", parse_gart_mem);
  225. void __init early_gart_iommu_check(void)
  226. {
  227. /*
  228. * in case it is enabled before, esp for kexec/kdump,
  229. * previous kernel already enable that. memset called
  230. * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
  231. * or second kernel have different position for GART hole. and new
  232. * kernel could use hole as RAM that is still used by GART set by
  233. * first kernel
  234. * or BIOS forget to put that in reserved.
  235. * try to update e820 to make that region as reserved.
  236. */
  237. u32 agp_aper_order = 0;
  238. int i, fix, slot, valid_agp = 0;
  239. u32 ctl;
  240. u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
  241. u64 aper_base = 0, last_aper_base = 0;
  242. int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
  243. if (!early_pci_allowed())
  244. return;
  245. /* This is mostly duplicate of iommu_hole_init */
  246. search_agp_bridge(&agp_aper_order, &valid_agp);
  247. fix = 0;
  248. for (i = 0; amd_nb_bus_dev_ranges[i].dev_limit; i++) {
  249. int bus;
  250. int dev_base, dev_limit;
  251. bus = amd_nb_bus_dev_ranges[i].bus;
  252. dev_base = amd_nb_bus_dev_ranges[i].dev_base;
  253. dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
  254. for (slot = dev_base; slot < dev_limit; slot++) {
  255. if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
  256. continue;
  257. ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
  258. aper_enabled = ctl & GARTEN;
  259. aper_order = (ctl >> 1) & 7;
  260. aper_size = (32 * 1024 * 1024) << aper_order;
  261. aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
  262. aper_base <<= 25;
  263. if (last_valid) {
  264. if ((aper_order != last_aper_order) ||
  265. (aper_base != last_aper_base) ||
  266. (aper_enabled != last_aper_enabled)) {
  267. fix = 1;
  268. break;
  269. }
  270. }
  271. last_aper_order = aper_order;
  272. last_aper_base = aper_base;
  273. last_aper_enabled = aper_enabled;
  274. last_valid = 1;
  275. }
  276. }
  277. if (!fix && !aper_enabled)
  278. return;
  279. if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
  280. fix = 1;
  281. if (gart_fix_e820 && !fix && aper_enabled) {
  282. if (e820_any_mapped(aper_base, aper_base + aper_size,
  283. E820_RAM)) {
  284. /* reserve it, so we can reuse it in second kernel */
  285. printk(KERN_INFO "update e820 for GART\n");
  286. e820_add_region(aper_base, aper_size, E820_RESERVED);
  287. update_e820();
  288. }
  289. }
  290. if (valid_agp)
  291. return;
  292. /* disable them all at first */
  293. for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
  294. int bus;
  295. int dev_base, dev_limit;
  296. bus = amd_nb_bus_dev_ranges[i].bus;
  297. dev_base = amd_nb_bus_dev_ranges[i].dev_base;
  298. dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
  299. for (slot = dev_base; slot < dev_limit; slot++) {
  300. if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
  301. continue;
  302. ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
  303. ctl &= ~GARTEN;
  304. write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
  305. }
  306. }
  307. }
  308. static int __initdata printed_gart_size_msg;
  309. int __init gart_iommu_hole_init(void)
  310. {
  311. u32 agp_aper_base = 0, agp_aper_order = 0;
  312. u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
  313. u64 aper_base, last_aper_base = 0;
  314. int fix, slot, valid_agp = 0;
  315. int i, node;
  316. if (gart_iommu_aperture_disabled || !fix_aperture ||
  317. !early_pci_allowed())
  318. return -ENODEV;
  319. printk(KERN_INFO "Checking aperture...\n");
  320. if (!fallback_aper_force)
  321. agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
  322. fix = 0;
  323. node = 0;
  324. for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
  325. int bus;
  326. int dev_base, dev_limit;
  327. u32 ctl;
  328. bus = amd_nb_bus_dev_ranges[i].bus;
  329. dev_base = amd_nb_bus_dev_ranges[i].dev_base;
  330. dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
  331. for (slot = dev_base; slot < dev_limit; slot++) {
  332. if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
  333. continue;
  334. iommu_detected = 1;
  335. gart_iommu_aperture = 1;
  336. x86_init.iommu.iommu_init = gart_iommu_init;
  337. ctl = read_pci_config(bus, slot, 3,
  338. AMD64_GARTAPERTURECTL);
  339. /*
  340. * Before we do anything else disable the GART. It may
  341. * still be enabled if we boot into a crash-kernel here.
  342. * Reconfiguring the GART while it is enabled could have
  343. * unknown side-effects.
  344. */
  345. ctl &= ~GARTEN;
  346. write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
  347. aper_order = (ctl >> 1) & 7;
  348. aper_size = (32 * 1024 * 1024) << aper_order;
  349. aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
  350. aper_base <<= 25;
  351. printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
  352. node, aper_base, aper_size >> 20);
  353. node++;
  354. if (!aperture_valid(aper_base, aper_size, 64<<20)) {
  355. if (valid_agp && agp_aper_base &&
  356. agp_aper_base == aper_base &&
  357. agp_aper_order == aper_order) {
  358. /* the same between two setting from NB and agp */
  359. if (!no_iommu &&
  360. max_pfn > MAX_DMA32_PFN &&
  361. !printed_gart_size_msg) {
  362. printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
  363. printk(KERN_ERR "please increase GART size in your BIOS setup\n");
  364. printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
  365. printed_gart_size_msg = 1;
  366. }
  367. } else {
  368. fix = 1;
  369. goto out;
  370. }
  371. }
  372. if ((last_aper_order && aper_order != last_aper_order) ||
  373. (last_aper_base && aper_base != last_aper_base)) {
  374. fix = 1;
  375. goto out;
  376. }
  377. last_aper_order = aper_order;
  378. last_aper_base = aper_base;
  379. }
  380. }
  381. out:
  382. if (!fix && !fallback_aper_force) {
  383. if (last_aper_base) {
  384. unsigned long n = (32 * 1024 * 1024) << last_aper_order;
  385. insert_aperture_resource((u32)last_aper_base, n);
  386. return 1;
  387. }
  388. return 0;
  389. }
  390. if (!fallback_aper_force) {
  391. aper_alloc = agp_aper_base;
  392. aper_order = agp_aper_order;
  393. }
  394. if (aper_alloc) {
  395. /* Got the aperture from the AGP bridge */
  396. } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
  397. force_iommu ||
  398. valid_agp ||
  399. fallback_aper_force) {
  400. printk(KERN_INFO
  401. "Your BIOS doesn't leave a aperture memory hole\n");
  402. printk(KERN_INFO
  403. "Please enable the IOMMU option in the BIOS setup\n");
  404. printk(KERN_INFO
  405. "This costs you %d MB of RAM\n",
  406. 32 << fallback_aper_order);
  407. aper_order = fallback_aper_order;
  408. aper_alloc = allocate_aperture();
  409. if (!aper_alloc) {
  410. /*
  411. * Could disable AGP and IOMMU here, but it's
  412. * probably not worth it. But the later users
  413. * cannot deal with bad apertures and turning
  414. * on the aperture over memory causes very
  415. * strange problems, so it's better to panic
  416. * early.
  417. */
  418. panic("Not enough memory for aperture");
  419. }
  420. } else {
  421. return 0;
  422. }
  423. /* Fix up the north bridges */
  424. for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) {
  425. int bus, dev_base, dev_limit;
  426. /*
  427. * Don't enable translation yet but enable GART IO and CPU
  428. * accesses and set DISTLBWALKPRB since GART table memory is UC.
  429. */
  430. u32 ctl = DISTLBWALKPRB | aper_order << 1;
  431. bus = amd_nb_bus_dev_ranges[i].bus;
  432. dev_base = amd_nb_bus_dev_ranges[i].dev_base;
  433. dev_limit = amd_nb_bus_dev_ranges[i].dev_limit;
  434. for (slot = dev_base; slot < dev_limit; slot++) {
  435. if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
  436. continue;
  437. write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
  438. write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
  439. }
  440. }
  441. set_up_gart_resume(aper_order, aper_alloc);
  442. return 1;
  443. }