setup-sh7757.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/sh_timer.h>
  19. #include <linux/sh_dma.h>
  20. #include <cpu/dma-register.h>
  21. #include <cpu/sh7757.h>
  22. static struct plat_sci_port scif2_platform_data = {
  23. .mapbase = 0xfe4b0000, /* SCIF2 */
  24. .flags = UPF_BOOT_AUTOCONF,
  25. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  26. .scbrr_algo_id = SCBRR_ALGO_2,
  27. .type = PORT_SCIF,
  28. .irqs = { 40, 40, 40, 40 },
  29. };
  30. static struct platform_device scif2_device = {
  31. .name = "sh-sci",
  32. .id = 0,
  33. .dev = {
  34. .platform_data = &scif2_platform_data,
  35. },
  36. };
  37. static struct plat_sci_port scif3_platform_data = {
  38. .mapbase = 0xfe4c0000, /* SCIF3 */
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  41. .scbrr_algo_id = SCBRR_ALGO_2,
  42. .type = PORT_SCIF,
  43. .irqs = { 76, 76, 76, 76 },
  44. };
  45. static struct platform_device scif3_device = {
  46. .name = "sh-sci",
  47. .id = 1,
  48. .dev = {
  49. .platform_data = &scif3_platform_data,
  50. },
  51. };
  52. static struct plat_sci_port scif4_platform_data = {
  53. .mapbase = 0xfe4d0000, /* SCIF4 */
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  56. .scbrr_algo_id = SCBRR_ALGO_2,
  57. .type = PORT_SCIF,
  58. .irqs = { 104, 104, 104, 104 },
  59. };
  60. static struct platform_device scif4_device = {
  61. .name = "sh-sci",
  62. .id = 2,
  63. .dev = {
  64. .platform_data = &scif4_platform_data,
  65. },
  66. };
  67. static struct sh_timer_config tmu0_platform_data = {
  68. .channel_offset = 0x04,
  69. .timer_bit = 0,
  70. .clockevent_rating = 200,
  71. };
  72. static struct resource tmu0_resources[] = {
  73. [0] = {
  74. .start = 0xfe430008,
  75. .end = 0xfe430013,
  76. .flags = IORESOURCE_MEM,
  77. },
  78. [1] = {
  79. .start = 28,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. static struct platform_device tmu0_device = {
  84. .name = "sh_tmu",
  85. .id = 0,
  86. .dev = {
  87. .platform_data = &tmu0_platform_data,
  88. },
  89. .resource = tmu0_resources,
  90. .num_resources = ARRAY_SIZE(tmu0_resources),
  91. };
  92. static struct sh_timer_config tmu1_platform_data = {
  93. .channel_offset = 0x10,
  94. .timer_bit = 1,
  95. .clocksource_rating = 200,
  96. };
  97. static struct resource tmu1_resources[] = {
  98. [0] = {
  99. .start = 0xfe430014,
  100. .end = 0xfe43001f,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. [1] = {
  104. .start = 29,
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. };
  108. static struct platform_device tmu1_device = {
  109. .name = "sh_tmu",
  110. .id = 1,
  111. .dev = {
  112. .platform_data = &tmu1_platform_data,
  113. },
  114. .resource = tmu1_resources,
  115. .num_resources = ARRAY_SIZE(tmu1_resources),
  116. };
  117. static struct resource spi0_resources[] = {
  118. [0] = {
  119. .start = 0xfe002000,
  120. .end = 0xfe0020ff,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [1] = {
  124. .start = 86,
  125. .flags = IORESOURCE_IRQ,
  126. },
  127. };
  128. /* DMA */
  129. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  130. {
  131. .slave_id = SHDMA_SLAVE_SDHI_TX,
  132. .addr = 0x1fe50030,
  133. .chcr = SM_INC | 0x800 | 0x40000000 |
  134. TS_INDEX2VAL(XMIT_SZ_16BIT),
  135. .mid_rid = 0xc5,
  136. },
  137. {
  138. .slave_id = SHDMA_SLAVE_SDHI_RX,
  139. .addr = 0x1fe50030,
  140. .chcr = DM_INC | 0x800 | 0x40000000 |
  141. TS_INDEX2VAL(XMIT_SZ_16BIT),
  142. .mid_rid = 0xc6,
  143. },
  144. {
  145. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  146. .addr = 0x1fcb0034,
  147. .chcr = SM_INC | 0x800 | 0x40000000 |
  148. TS_INDEX2VAL(XMIT_SZ_32BIT),
  149. .mid_rid = 0xd3,
  150. },
  151. {
  152. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  153. .addr = 0x1fcb0034,
  154. .chcr = DM_INC | 0x800 | 0x40000000 |
  155. TS_INDEX2VAL(XMIT_SZ_32BIT),
  156. .mid_rid = 0xd7,
  157. },
  158. };
  159. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  160. {
  161. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  162. .addr = 0x1f4b000c,
  163. .chcr = SM_INC | 0x800 | 0x40000000 |
  164. TS_INDEX2VAL(XMIT_SZ_8BIT),
  165. .mid_rid = 0x21,
  166. },
  167. {
  168. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  169. .addr = 0x1f4b0014,
  170. .chcr = SM_INC | 0x800 | 0x40000000 |
  171. TS_INDEX2VAL(XMIT_SZ_8BIT),
  172. .mid_rid = 0x22,
  173. },
  174. {
  175. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  176. .addr = 0x1f4c000c,
  177. .chcr = SM_INC | 0x800 | 0x40000000 |
  178. TS_INDEX2VAL(XMIT_SZ_8BIT),
  179. .mid_rid = 0x29,
  180. },
  181. {
  182. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  183. .addr = 0x1f4c0014,
  184. .chcr = SM_INC | 0x800 | 0x40000000 |
  185. TS_INDEX2VAL(XMIT_SZ_8BIT),
  186. .mid_rid = 0x2a,
  187. },
  188. {
  189. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  190. .addr = 0x1f4d000c,
  191. .chcr = SM_INC | 0x800 | 0x40000000 |
  192. TS_INDEX2VAL(XMIT_SZ_8BIT),
  193. .mid_rid = 0x41,
  194. },
  195. {
  196. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  197. .addr = 0x1f4d0014,
  198. .chcr = SM_INC | 0x800 | 0x40000000 |
  199. TS_INDEX2VAL(XMIT_SZ_8BIT),
  200. .mid_rid = 0x42,
  201. },
  202. };
  203. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  204. {
  205. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  206. .addr = 0x1e500012,
  207. .chcr = SM_INC | 0x800 | 0x40000000 |
  208. TS_INDEX2VAL(XMIT_SZ_8BIT),
  209. .mid_rid = 0x21,
  210. },
  211. {
  212. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  213. .addr = 0x1e500013,
  214. .chcr = SM_INC | 0x800 | 0x40000000 |
  215. TS_INDEX2VAL(XMIT_SZ_8BIT),
  216. .mid_rid = 0x22,
  217. },
  218. {
  219. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  220. .addr = 0x1e510012,
  221. .chcr = SM_INC | 0x800 | 0x40000000 |
  222. TS_INDEX2VAL(XMIT_SZ_8BIT),
  223. .mid_rid = 0x29,
  224. },
  225. {
  226. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  227. .addr = 0x1e510013,
  228. .chcr = SM_INC | 0x800 | 0x40000000 |
  229. TS_INDEX2VAL(XMIT_SZ_8BIT),
  230. .mid_rid = 0x2a,
  231. },
  232. {
  233. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  234. .addr = 0x1e520012,
  235. .chcr = SM_INC | 0x800 | 0x40000000 |
  236. TS_INDEX2VAL(XMIT_SZ_8BIT),
  237. .mid_rid = 0xa1,
  238. },
  239. {
  240. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  241. .addr = 0x1e520013,
  242. .chcr = SM_INC | 0x800 | 0x40000000 |
  243. TS_INDEX2VAL(XMIT_SZ_8BIT),
  244. .mid_rid = 0xa2,
  245. },
  246. {
  247. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  248. .addr = 0x1e530012,
  249. .chcr = SM_INC | 0x800 | 0x40000000 |
  250. TS_INDEX2VAL(XMIT_SZ_8BIT),
  251. .mid_rid = 0xab,
  252. },
  253. {
  254. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  255. .addr = 0x1e530013,
  256. .chcr = SM_INC | 0x800 | 0x40000000 |
  257. TS_INDEX2VAL(XMIT_SZ_8BIT),
  258. .mid_rid = 0xaf,
  259. },
  260. {
  261. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  262. .addr = 0x1e540012,
  263. .chcr = SM_INC | 0x800 | 0x40000000 |
  264. TS_INDEX2VAL(XMIT_SZ_8BIT),
  265. .mid_rid = 0xc1,
  266. },
  267. {
  268. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  269. .addr = 0x1e540013,
  270. .chcr = SM_INC | 0x800 | 0x40000000 |
  271. TS_INDEX2VAL(XMIT_SZ_8BIT),
  272. .mid_rid = 0xc2,
  273. },
  274. };
  275. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  276. {
  277. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  278. .addr = 0x1e550012,
  279. .chcr = SM_INC | 0x800 | 0x40000000 |
  280. TS_INDEX2VAL(XMIT_SZ_8BIT),
  281. .mid_rid = 0x21,
  282. },
  283. {
  284. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  285. .addr = 0x1e550013,
  286. .chcr = SM_INC | 0x800 | 0x40000000 |
  287. TS_INDEX2VAL(XMIT_SZ_8BIT),
  288. .mid_rid = 0x22,
  289. },
  290. {
  291. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  292. .addr = 0x1e560012,
  293. .chcr = SM_INC | 0x800 | 0x40000000 |
  294. TS_INDEX2VAL(XMIT_SZ_8BIT),
  295. .mid_rid = 0x29,
  296. },
  297. {
  298. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  299. .addr = 0x1e560013,
  300. .chcr = SM_INC | 0x800 | 0x40000000 |
  301. TS_INDEX2VAL(XMIT_SZ_8BIT),
  302. .mid_rid = 0x2a,
  303. },
  304. {
  305. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  306. .addr = 0x1e570012,
  307. .chcr = SM_INC | 0x800 | 0x40000000 |
  308. TS_INDEX2VAL(XMIT_SZ_8BIT),
  309. .mid_rid = 0x41,
  310. },
  311. {
  312. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  313. .addr = 0x1e570013,
  314. .chcr = SM_INC | 0x800 | 0x40000000 |
  315. TS_INDEX2VAL(XMIT_SZ_8BIT),
  316. .mid_rid = 0x42,
  317. },
  318. {
  319. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  320. .addr = 0x1e580012,
  321. .chcr = SM_INC | 0x800 | 0x40000000 |
  322. TS_INDEX2VAL(XMIT_SZ_8BIT),
  323. .mid_rid = 0x45,
  324. },
  325. {
  326. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  327. .addr = 0x1e580013,
  328. .chcr = SM_INC | 0x800 | 0x40000000 |
  329. TS_INDEX2VAL(XMIT_SZ_8BIT),
  330. .mid_rid = 0x46,
  331. },
  332. {
  333. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  334. .addr = 0x1e590012,
  335. .chcr = SM_INC | 0x800 | 0x40000000 |
  336. TS_INDEX2VAL(XMIT_SZ_8BIT),
  337. .mid_rid = 0x51,
  338. },
  339. {
  340. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  341. .addr = 0x1e590013,
  342. .chcr = SM_INC | 0x800 | 0x40000000 |
  343. TS_INDEX2VAL(XMIT_SZ_8BIT),
  344. .mid_rid = 0x52,
  345. },
  346. };
  347. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  348. {
  349. .offset = 0,
  350. .dmars = 0,
  351. .dmars_bit = 0,
  352. }, {
  353. .offset = 0x10,
  354. .dmars = 0,
  355. .dmars_bit = 8,
  356. }, {
  357. .offset = 0x20,
  358. .dmars = 4,
  359. .dmars_bit = 0,
  360. }, {
  361. .offset = 0x30,
  362. .dmars = 4,
  363. .dmars_bit = 8,
  364. }, {
  365. .offset = 0x50,
  366. .dmars = 8,
  367. .dmars_bit = 0,
  368. }, {
  369. .offset = 0x60,
  370. .dmars = 8,
  371. .dmars_bit = 8,
  372. }
  373. };
  374. static const unsigned int ts_shift[] = TS_SHIFT;
  375. static struct sh_dmae_pdata dma0_platform_data = {
  376. .slave = sh7757_dmae0_slaves,
  377. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  378. .channel = sh7757_dmae_channels,
  379. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  380. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  381. .ts_low_mask = CHCR_TS_LOW_MASK,
  382. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  383. .ts_high_mask = CHCR_TS_HIGH_MASK,
  384. .ts_shift = ts_shift,
  385. .ts_shift_num = ARRAY_SIZE(ts_shift),
  386. .dmaor_init = DMAOR_INIT,
  387. };
  388. static struct sh_dmae_pdata dma1_platform_data = {
  389. .slave = sh7757_dmae1_slaves,
  390. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  391. .channel = sh7757_dmae_channels,
  392. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  393. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  394. .ts_low_mask = CHCR_TS_LOW_MASK,
  395. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  396. .ts_high_mask = CHCR_TS_HIGH_MASK,
  397. .ts_shift = ts_shift,
  398. .ts_shift_num = ARRAY_SIZE(ts_shift),
  399. .dmaor_init = DMAOR_INIT,
  400. };
  401. static struct sh_dmae_pdata dma2_platform_data = {
  402. .slave = sh7757_dmae2_slaves,
  403. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  404. .channel = sh7757_dmae_channels,
  405. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  406. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  407. .ts_low_mask = CHCR_TS_LOW_MASK,
  408. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  409. .ts_high_mask = CHCR_TS_HIGH_MASK,
  410. .ts_shift = ts_shift,
  411. .ts_shift_num = ARRAY_SIZE(ts_shift),
  412. .dmaor_init = DMAOR_INIT,
  413. };
  414. static struct sh_dmae_pdata dma3_platform_data = {
  415. .slave = sh7757_dmae3_slaves,
  416. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  417. .channel = sh7757_dmae_channels,
  418. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  419. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  420. .ts_low_mask = CHCR_TS_LOW_MASK,
  421. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  422. .ts_high_mask = CHCR_TS_HIGH_MASK,
  423. .ts_shift = ts_shift,
  424. .ts_shift_num = ARRAY_SIZE(ts_shift),
  425. .dmaor_init = DMAOR_INIT,
  426. };
  427. /* channel 0 to 5 */
  428. static struct resource sh7757_dmae0_resources[] = {
  429. [0] = {
  430. /* Channel registers and DMAOR */
  431. .start = 0xff608020,
  432. .end = 0xff60808f,
  433. .flags = IORESOURCE_MEM,
  434. },
  435. [1] = {
  436. /* DMARSx */
  437. .start = 0xff609000,
  438. .end = 0xff60900b,
  439. .flags = IORESOURCE_MEM,
  440. },
  441. {
  442. .start = 34,
  443. .end = 34,
  444. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  445. },
  446. };
  447. /* channel 6 to 11 */
  448. static struct resource sh7757_dmae1_resources[] = {
  449. [0] = {
  450. /* Channel registers and DMAOR */
  451. .start = 0xff618020,
  452. .end = 0xff61808f,
  453. .flags = IORESOURCE_MEM,
  454. },
  455. [1] = {
  456. /* DMARSx */
  457. .start = 0xff619000,
  458. .end = 0xff61900b,
  459. .flags = IORESOURCE_MEM,
  460. },
  461. {
  462. /* DMA error */
  463. .start = 34,
  464. .end = 34,
  465. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  466. },
  467. {
  468. /* IRQ for channels 4 */
  469. .start = 46,
  470. .end = 46,
  471. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  472. },
  473. {
  474. /* IRQ for channels 5 */
  475. .start = 46,
  476. .end = 46,
  477. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  478. },
  479. {
  480. /* IRQ for channels 6 */
  481. .start = 88,
  482. .end = 88,
  483. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  484. },
  485. {
  486. /* IRQ for channels 7 */
  487. .start = 88,
  488. .end = 88,
  489. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  490. },
  491. {
  492. /* IRQ for channels 8 */
  493. .start = 88,
  494. .end = 88,
  495. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  496. },
  497. {
  498. /* IRQ for channels 9 */
  499. .start = 88,
  500. .end = 88,
  501. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  502. },
  503. {
  504. /* IRQ for channels 10 */
  505. .start = 88,
  506. .end = 88,
  507. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  508. },
  509. {
  510. /* IRQ for channels 11 */
  511. .start = 88,
  512. .end = 88,
  513. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  514. },
  515. };
  516. /* channel 12 to 17 */
  517. static struct resource sh7757_dmae2_resources[] = {
  518. [0] = {
  519. /* Channel registers and DMAOR */
  520. .start = 0xff708020,
  521. .end = 0xff70808f,
  522. .flags = IORESOURCE_MEM,
  523. },
  524. [1] = {
  525. /* DMARSx */
  526. .start = 0xff709000,
  527. .end = 0xff70900b,
  528. .flags = IORESOURCE_MEM,
  529. },
  530. {
  531. /* DMA error */
  532. .start = 323,
  533. .end = 323,
  534. .flags = IORESOURCE_IRQ,
  535. },
  536. {
  537. /* IRQ for channels 12 to 16 */
  538. .start = 272,
  539. .end = 276,
  540. .flags = IORESOURCE_IRQ,
  541. },
  542. {
  543. /* IRQ for channel 17 */
  544. .start = 279,
  545. .end = 279,
  546. .flags = IORESOURCE_IRQ,
  547. },
  548. };
  549. /* channel 18 to 23 */
  550. static struct resource sh7757_dmae3_resources[] = {
  551. [0] = {
  552. /* Channel registers and DMAOR */
  553. .start = 0xff718020,
  554. .end = 0xff71808f,
  555. .flags = IORESOURCE_MEM,
  556. },
  557. [1] = {
  558. /* DMARSx */
  559. .start = 0xff719000,
  560. .end = 0xff71900b,
  561. .flags = IORESOURCE_MEM,
  562. },
  563. {
  564. /* DMA error */
  565. .start = 324,
  566. .end = 324,
  567. .flags = IORESOURCE_IRQ,
  568. },
  569. {
  570. /* IRQ for channels 18 to 22 */
  571. .start = 280,
  572. .end = 284,
  573. .flags = IORESOURCE_IRQ,
  574. },
  575. {
  576. /* IRQ for channel 23 */
  577. .start = 288,
  578. .end = 288,
  579. .flags = IORESOURCE_IRQ,
  580. },
  581. };
  582. static struct platform_device dma0_device = {
  583. .name = "sh-dma-engine",
  584. .id = 0,
  585. .resource = sh7757_dmae0_resources,
  586. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  587. .dev = {
  588. .platform_data = &dma0_platform_data,
  589. },
  590. };
  591. static struct platform_device dma1_device = {
  592. .name = "sh-dma-engine",
  593. .id = 1,
  594. .resource = sh7757_dmae1_resources,
  595. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  596. .dev = {
  597. .platform_data = &dma1_platform_data,
  598. },
  599. };
  600. static struct platform_device dma2_device = {
  601. .name = "sh-dma-engine",
  602. .id = 2,
  603. .resource = sh7757_dmae2_resources,
  604. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  605. .dev = {
  606. .platform_data = &dma2_platform_data,
  607. },
  608. };
  609. static struct platform_device dma3_device = {
  610. .name = "sh-dma-engine",
  611. .id = 3,
  612. .resource = sh7757_dmae3_resources,
  613. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  614. .dev = {
  615. .platform_data = &dma3_platform_data,
  616. },
  617. };
  618. static struct platform_device spi0_device = {
  619. .name = "sh_spi",
  620. .id = 0,
  621. .dev = {
  622. .dma_mask = NULL,
  623. .coherent_dma_mask = 0xffffffff,
  624. },
  625. .num_resources = ARRAY_SIZE(spi0_resources),
  626. .resource = spi0_resources,
  627. };
  628. static struct platform_device *sh7757_devices[] __initdata = {
  629. &scif2_device,
  630. &scif3_device,
  631. &scif4_device,
  632. &tmu0_device,
  633. &tmu1_device,
  634. &dma0_device,
  635. &dma1_device,
  636. &dma2_device,
  637. &dma3_device,
  638. &spi0_device,
  639. };
  640. static int __init sh7757_devices_setup(void)
  641. {
  642. return platform_add_devices(sh7757_devices,
  643. ARRAY_SIZE(sh7757_devices));
  644. }
  645. arch_initcall(sh7757_devices_setup);
  646. static struct platform_device *sh7757_early_devices[] __initdata = {
  647. &scif2_device,
  648. &scif3_device,
  649. &scif4_device,
  650. &tmu0_device,
  651. &tmu1_device,
  652. };
  653. void __init plat_early_device_setup(void)
  654. {
  655. early_platform_add_devices(sh7757_early_devices,
  656. ARRAY_SIZE(sh7757_early_devices));
  657. }
  658. enum {
  659. UNUSED = 0,
  660. /* interrupt sources */
  661. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  662. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  663. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  664. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  665. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  666. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  667. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  668. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  669. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  670. SDHI, DVC,
  671. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  672. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  673. HUDI,
  674. ARC4,
  675. DMAC0_5, DMAC6_7, DMAC8_11,
  676. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  677. USB0, USB1,
  678. JMC,
  679. SPI0, SPI1,
  680. TMR01, TMR23, TMR45,
  681. FRT,
  682. LPC, LPC5, LPC6, LPC7, LPC8,
  683. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  684. ETHERC,
  685. ADC0, ADC1,
  686. SIM,
  687. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  688. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  689. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  690. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  691. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  692. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  693. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  694. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  695. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  696. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  697. ONFICTL,
  698. MMC1, MMC2,
  699. ECCU,
  700. PCIC,
  701. G200,
  702. RSPI,
  703. SGPIO,
  704. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  705. DMINT20, DMINT21, DMINT22, DMINT23,
  706. DDRECC,
  707. TSIP,
  708. PCIE_BRIDGE,
  709. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  710. GETHER0, GETHER1, GETHER2,
  711. PBIA, PBIB, PBIC,
  712. DMAE2, DMAE3,
  713. SERMUX2, SERMUX3,
  714. /* interrupt groups */
  715. TMU012, TMU345,
  716. };
  717. static struct intc_vect vectors[] __initdata = {
  718. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  719. INTC_VECT(SDHI, 0x4c0),
  720. INTC_VECT(DVC, 0x4e0),
  721. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  722. INTC_VECT(IRQ10, 0x540),
  723. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  724. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  725. INTC_VECT(HUDI, 0x600),
  726. INTC_VECT(ARC4, 0x620),
  727. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  728. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  729. INTC_VECT(DMAC0_5, 0x6c0),
  730. INTC_VECT(IRQ11, 0x6e0),
  731. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  732. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  733. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  734. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  735. INTC_VECT(USB0, 0x840),
  736. INTC_VECT(IRQ12, 0x880),
  737. INTC_VECT(JMC, 0x8a0),
  738. INTC_VECT(SPI1, 0x8c0),
  739. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  740. INTC_VECT(USB1, 0x920),
  741. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  742. INTC_VECT(TMR45, 0xa40),
  743. INTC_VECT(FRT, 0xa80),
  744. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  745. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  746. INTC_VECT(LPC, 0xb20),
  747. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  748. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  749. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  750. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  751. INTC_VECT(PECI2, 0xc40),
  752. INTC_VECT(IRQ15, 0xc60),
  753. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  754. INTC_VECT(SPI0, 0xcc0),
  755. INTC_VECT(ADC1, 0xce0),
  756. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  757. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  758. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  759. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  760. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  761. INTC_VECT(TMU5, 0xe40),
  762. INTC_VECT(ADC0, 0xe60),
  763. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  764. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  765. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  766. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  767. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  768. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  769. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  770. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  771. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  772. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  773. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  774. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  775. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  776. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  777. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  778. INTC_VECT(IIC6_2, 0x1920),
  779. INTC_VECT(ONFICTL, 0x1960),
  780. INTC_VECT(IIC6_3, 0x1980),
  781. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  782. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  783. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  784. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  785. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  786. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  787. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  788. INTC_VECT(ECCU, 0x1cc0),
  789. INTC_VECT(PCIC, 0x1ce0),
  790. INTC_VECT(G200, 0x1d00),
  791. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  792. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  793. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  794. INTC_VECT(PECI5, 0x1f00),
  795. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  796. INTC_VECT(SGPIO, 0x1fc0),
  797. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  798. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  799. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  800. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  801. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  802. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  803. INTC_VECT(DDRECC, 0x2620),
  804. INTC_VECT(TSIP, 0x2640),
  805. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  806. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  807. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  808. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  809. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  810. INTC_VECT(WDT8B, 0x2900),
  811. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  812. INTC_VECT(GETHER2, 0x29a0),
  813. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  814. INTC_VECT(PBIC, 0x2a40),
  815. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  816. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  817. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  818. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  819. };
  820. static struct intc_group groups[] __initdata = {
  821. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  822. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  823. };
  824. static struct intc_mask_reg mask_registers[] __initdata = {
  825. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  826. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  827. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  828. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  829. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  830. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  831. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  832. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  833. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  834. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  835. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  836. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  837. { 0, 0, 0, 0, 0, 0, 0, 0,
  838. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  839. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  840. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  841. } },
  842. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  843. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  844. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  845. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  846. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  847. } },
  848. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  849. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  850. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  851. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  852. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  853. } },
  854. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  855. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  856. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  857. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  858. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  859. } },
  860. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  861. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  862. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  863. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  864. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  865. } },
  866. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  867. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  868. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  869. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  870. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  871. } },
  872. };
  873. #define INTPRI 0xffd00010
  874. #define INT2PRI0 0xffd40000
  875. #define INT2PRI1 0xffd40004
  876. #define INT2PRI2 0xffd40008
  877. #define INT2PRI3 0xffd4000c
  878. #define INT2PRI4 0xffd40010
  879. #define INT2PRI5 0xffd40014
  880. #define INT2PRI6 0xffd40018
  881. #define INT2PRI7 0xffd4001c
  882. #define INT2PRI8 0xffd400a0
  883. #define INT2PRI9 0xffd400a4
  884. #define INT2PRI10 0xffd400a8
  885. #define INT2PRI11 0xffd400ac
  886. #define INT2PRI12 0xffd400b0
  887. #define INT2PRI13 0xffd400b4
  888. #define INT2PRI14 0xffd400b8
  889. #define INT2PRI15 0xffd400bc
  890. #define INT2PRI16 0xffd10000
  891. #define INT2PRI17 0xffd10004
  892. #define INT2PRI18 0xffd10008
  893. #define INT2PRI19 0xffd1000c
  894. #define INT2PRI20 0xffd10010
  895. #define INT2PRI21 0xffd10014
  896. #define INT2PRI22 0xffd10018
  897. #define INT2PRI23 0xffd1001c
  898. #define INT2PRI24 0xffd100a0
  899. #define INT2PRI25 0xffd100a4
  900. #define INT2PRI26 0xffd100a8
  901. #define INT2PRI27 0xffd100ac
  902. #define INT2PRI28 0xffd100b0
  903. #define INT2PRI29 0xffd100b4
  904. #define INT2PRI30 0xffd100b8
  905. #define INT2PRI31 0xffd100bc
  906. #define INT2PRI32 0xffd20000
  907. #define INT2PRI33 0xffd20004
  908. #define INT2PRI34 0xffd20008
  909. #define INT2PRI35 0xffd2000c
  910. #define INT2PRI36 0xffd20010
  911. #define INT2PRI37 0xffd20014
  912. #define INT2PRI38 0xffd20018
  913. #define INT2PRI39 0xffd2001c
  914. #define INT2PRI40 0xffd200a0
  915. #define INT2PRI41 0xffd200a4
  916. #define INT2PRI42 0xffd200a8
  917. #define INT2PRI43 0xffd200ac
  918. #define INT2PRI44 0xffd200b0
  919. #define INT2PRI45 0xffd200b4
  920. #define INT2PRI46 0xffd200b8
  921. #define INT2PRI47 0xffd200bc
  922. static struct intc_prio_reg prio_registers[] __initdata = {
  923. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  924. IRQ4, IRQ5, IRQ6, IRQ7 } },
  925. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  926. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  927. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  928. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  929. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  930. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  931. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  932. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  933. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  934. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  935. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  936. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  937. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  938. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  939. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  940. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  941. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  942. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  943. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  944. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  945. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  946. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  947. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  948. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  949. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  950. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  951. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  952. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  953. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  954. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  955. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  956. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  957. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  958. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  959. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  960. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  961. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  962. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  963. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  964. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  965. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  966. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  967. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  968. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  969. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  970. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  971. };
  972. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  973. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  974. IRQ11, IRQ10, IRQ9, IRQ8 } },
  975. };
  976. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  977. mask_registers, prio_registers,
  978. sense_registers_irq8to15);
  979. /* Support for external interrupt pins in IRQ mode */
  980. static struct intc_vect vectors_irq0123[] __initdata = {
  981. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  982. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  983. };
  984. static struct intc_vect vectors_irq4567[] __initdata = {
  985. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  986. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  987. };
  988. static struct intc_sense_reg sense_registers[] __initdata = {
  989. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  990. IRQ4, IRQ5, IRQ6, IRQ7 } },
  991. };
  992. static struct intc_mask_reg ack_registers[] __initdata = {
  993. { 0xffd00024, 0, 32, /* INTREQ */
  994. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  995. };
  996. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  997. vectors_irq0123, NULL, mask_registers,
  998. prio_registers, sense_registers, ack_registers);
  999. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1000. vectors_irq4567, NULL, mask_registers,
  1001. prio_registers, sense_registers, ack_registers);
  1002. /* External interrupt pins in IRL mode */
  1003. static struct intc_vect vectors_irl0123[] __initdata = {
  1004. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1005. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1006. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1007. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1008. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1009. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1010. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1011. INTC_VECT(IRL0_HHHL, 0x3c0),
  1012. };
  1013. static struct intc_vect vectors_irl4567[] __initdata = {
  1014. INTC_VECT(IRL4_LLLL, 0xb00), INTC_VECT(IRL4_LLLH, 0xb20),
  1015. INTC_VECT(IRL4_LLHL, 0xb40), INTC_VECT(IRL4_LLHH, 0xb60),
  1016. INTC_VECT(IRL4_LHLL, 0xb80), INTC_VECT(IRL4_LHLH, 0xba0),
  1017. INTC_VECT(IRL4_LHHL, 0xbc0), INTC_VECT(IRL4_LHHH, 0xbe0),
  1018. INTC_VECT(IRL4_HLLL, 0xc00), INTC_VECT(IRL4_HLLH, 0xc20),
  1019. INTC_VECT(IRL4_HLHL, 0xc40), INTC_VECT(IRL4_HLHH, 0xc60),
  1020. INTC_VECT(IRL4_HHLL, 0xc80), INTC_VECT(IRL4_HHLH, 0xca0),
  1021. INTC_VECT(IRL4_HHHL, 0xcc0),
  1022. };
  1023. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1024. NULL, mask_registers, NULL, NULL);
  1025. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1026. NULL, mask_registers, NULL, NULL);
  1027. #define INTC_ICR0 0xffd00000
  1028. #define INTC_INTMSK0 0xffd00044
  1029. #define INTC_INTMSK1 0xffd00048
  1030. #define INTC_INTMSK2 0xffd40080
  1031. #define INTC_INTMSKCLR1 0xffd00068
  1032. #define INTC_INTMSKCLR2 0xffd40084
  1033. void __init plat_irq_setup(void)
  1034. {
  1035. /* disable IRQ3-0 + IRQ7-4 */
  1036. __raw_writel(0xff000000, INTC_INTMSK0);
  1037. /* disable IRL3-0 + IRL7-4 */
  1038. __raw_writel(0xc0000000, INTC_INTMSK1);
  1039. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1040. /* select IRL mode for IRL3-0 + IRL7-4 */
  1041. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1042. /* disable holding function, ie enable "SH-4 Mode" */
  1043. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1044. register_intc_controller(&intc_desc);
  1045. }
  1046. void __init plat_irq_setup_pins(int mode)
  1047. {
  1048. switch (mode) {
  1049. case IRQ_MODE_IRQ7654:
  1050. /* select IRQ mode for IRL7-4 */
  1051. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1052. register_intc_controller(&intc_desc_irq4567);
  1053. break;
  1054. case IRQ_MODE_IRQ3210:
  1055. /* select IRQ mode for IRL3-0 */
  1056. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1057. register_intc_controller(&intc_desc_irq0123);
  1058. break;
  1059. case IRQ_MODE_IRL7654:
  1060. /* enable IRL7-4 but don't provide any masking */
  1061. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1062. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1063. break;
  1064. case IRQ_MODE_IRL3210:
  1065. /* enable IRL0-3 but don't provide any masking */
  1066. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1067. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1068. break;
  1069. case IRQ_MODE_IRL7654_MASK:
  1070. /* enable IRL7-4 and mask using cpu intc controller */
  1071. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1072. register_intc_controller(&intc_desc_irl4567);
  1073. break;
  1074. case IRQ_MODE_IRL3210_MASK:
  1075. /* enable IRL0-3 and mask using cpu intc controller */
  1076. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1077. register_intc_controller(&intc_desc_irl0123);
  1078. break;
  1079. default:
  1080. BUG();
  1081. }
  1082. }
  1083. void __init plat_mem_setup(void)
  1084. {
  1085. }