clock-sh7724.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7724.c
  3. *
  4. * SH7724 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <linux/clk.h>
  25. #include <linux/clkdev.h>
  26. #include <asm/clock.h>
  27. #include <asm/hwblk.h>
  28. #include <cpu/sh7724.h>
  29. /* SH7724 registers */
  30. #define FRQCRA 0xa4150000
  31. #define FRQCRB 0xa4150004
  32. #define VCLKCR 0xa4150048
  33. #define FCLKACR 0xa4150008
  34. #define FCLKBCR 0xa415000c
  35. #define IRDACLKCR 0xa4150018
  36. #define PLLCR 0xa4150024
  37. #define SPUCLKCR 0xa415003c
  38. #define FLLFRQ 0xa4150050
  39. #define LSTATS 0xa4150060
  40. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  41. static struct clk r_clk = {
  42. .rate = 32768,
  43. };
  44. /*
  45. * Default rate for the root input clock, reset this with clk_set_rate()
  46. * from the platform code.
  47. */
  48. static struct clk extal_clk = {
  49. .rate = 33333333,
  50. };
  51. /* The fll multiplies the 32khz r_clk, may be used instead of extal */
  52. static unsigned long fll_recalc(struct clk *clk)
  53. {
  54. unsigned long mult = 0;
  55. unsigned long div = 1;
  56. if (__raw_readl(PLLCR) & 0x1000)
  57. mult = __raw_readl(FLLFRQ) & 0x3ff;
  58. if (__raw_readl(FLLFRQ) & 0x4000)
  59. div = 2;
  60. return (clk->parent->rate * mult) / div;
  61. }
  62. static struct clk_ops fll_clk_ops = {
  63. .recalc = fll_recalc,
  64. };
  65. static struct clk fll_clk = {
  66. .ops = &fll_clk_ops,
  67. .parent = &r_clk,
  68. .flags = CLK_ENABLE_ON_INIT,
  69. };
  70. static unsigned long pll_recalc(struct clk *clk)
  71. {
  72. unsigned long mult = 1;
  73. if (__raw_readl(PLLCR) & 0x4000)
  74. mult = (((__raw_readl(FRQCRA) >> 24) & 0x3f) + 1) * 2;
  75. return clk->parent->rate * mult;
  76. }
  77. static struct clk_ops pll_clk_ops = {
  78. .recalc = pll_recalc,
  79. };
  80. static struct clk pll_clk = {
  81. .ops = &pll_clk_ops,
  82. .flags = CLK_ENABLE_ON_INIT,
  83. };
  84. /* A fixed divide-by-3 block use by the div6 clocks */
  85. static unsigned long div3_recalc(struct clk *clk)
  86. {
  87. return clk->parent->rate / 3;
  88. }
  89. static struct clk_ops div3_clk_ops = {
  90. .recalc = div3_recalc,
  91. };
  92. static struct clk div3_clk = {
  93. .ops = &div3_clk_ops,
  94. .parent = &pll_clk,
  95. };
  96. /* External input clock (pin name: FSIMCKA/FSIMCKB ) */
  97. struct clk sh7724_fsimcka_clk = {
  98. };
  99. struct clk sh7724_fsimckb_clk = {
  100. };
  101. static struct clk *main_clks[] = {
  102. &r_clk,
  103. &extal_clk,
  104. &fll_clk,
  105. &pll_clk,
  106. &div3_clk,
  107. &sh7724_fsimcka_clk,
  108. &sh7724_fsimckb_clk,
  109. };
  110. static void div4_kick(struct clk *clk)
  111. {
  112. unsigned long value;
  113. /* set KICK bit in FRQCRA to update hardware setting */
  114. value = __raw_readl(FRQCRA);
  115. value |= (1 << 31);
  116. __raw_writel(value, FRQCRA);
  117. }
  118. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 0, 24, 32, 36, 48, 0, 72 };
  119. static struct clk_div_mult_table div4_div_mult_table = {
  120. .divisors = divisors,
  121. .nr_divisors = ARRAY_SIZE(divisors),
  122. };
  123. static struct clk_div4_table div4_table = {
  124. .div_mult_table = &div4_div_mult_table,
  125. .kick = div4_kick,
  126. };
  127. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_P, DIV4_M1, DIV4_NR };
  128. #define DIV4(_reg, _bit, _mask, _flags) \
  129. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  130. struct clk div4_clks[DIV4_NR] = {
  131. [DIV4_I] = DIV4(FRQCRA, 20, 0x2f7d, CLK_ENABLE_ON_INIT),
  132. [DIV4_SH] = DIV4(FRQCRA, 12, 0x2f7c, CLK_ENABLE_ON_INIT),
  133. [DIV4_B] = DIV4(FRQCRA, 8, 0x2f7c, CLK_ENABLE_ON_INIT),
  134. [DIV4_P] = DIV4(FRQCRA, 0, 0x2f7c, 0),
  135. [DIV4_M1] = DIV4(FRQCRB, 4, 0x2f7c, CLK_ENABLE_ON_INIT),
  136. };
  137. enum { DIV6_V, DIV6_I, DIV6_S, DIV6_NR };
  138. static struct clk div6_clks[DIV6_NR] = {
  139. [DIV6_V] = SH_CLK_DIV6(&div3_clk, VCLKCR, 0),
  140. [DIV6_I] = SH_CLK_DIV6(&div3_clk, IRDACLKCR, 0),
  141. [DIV6_S] = SH_CLK_DIV6(&div3_clk, SPUCLKCR, CLK_ENABLE_ON_INIT),
  142. };
  143. enum { DIV6_FA, DIV6_FB, DIV6_REPARENT_NR };
  144. /* Indices are important - they are the actual src selecting values */
  145. static struct clk *fclkacr_parent[] = {
  146. [0] = &div3_clk,
  147. [1] = NULL,
  148. [2] = &sh7724_fsimcka_clk,
  149. [3] = NULL,
  150. };
  151. static struct clk *fclkbcr_parent[] = {
  152. [0] = &div3_clk,
  153. [1] = NULL,
  154. [2] = &sh7724_fsimckb_clk,
  155. [3] = NULL,
  156. };
  157. static struct clk div6_reparent_clks[DIV6_REPARENT_NR] = {
  158. [DIV6_FA] = SH_CLK_DIV6_EXT(&div3_clk, FCLKACR, 0,
  159. fclkacr_parent, ARRAY_SIZE(fclkacr_parent), 6, 2),
  160. [DIV6_FB] = SH_CLK_DIV6_EXT(&div3_clk, FCLKBCR, 0,
  161. fclkbcr_parent, ARRAY_SIZE(fclkbcr_parent), 6, 2),
  162. };
  163. static struct clk mstp_clks[HWBLK_NR] = {
  164. SH_HWBLK_CLK(HWBLK_TLB, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
  165. SH_HWBLK_CLK(HWBLK_IC, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
  166. SH_HWBLK_CLK(HWBLK_OC, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
  167. SH_HWBLK_CLK(HWBLK_RSMEM, &div4_clks[DIV4_B], CLK_ENABLE_ON_INIT),
  168. SH_HWBLK_CLK(HWBLK_ILMEM, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
  169. SH_HWBLK_CLK(HWBLK_L2C, &div4_clks[DIV4_SH], CLK_ENABLE_ON_INIT),
  170. SH_HWBLK_CLK(HWBLK_FPU, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
  171. SH_HWBLK_CLK(HWBLK_INTC, &div4_clks[DIV4_P], CLK_ENABLE_ON_INIT),
  172. SH_HWBLK_CLK(HWBLK_DMAC0, &div4_clks[DIV4_B], 0),
  173. SH_HWBLK_CLK(HWBLK_SHYWAY, &div4_clks[DIV4_SH], CLK_ENABLE_ON_INIT),
  174. SH_HWBLK_CLK(HWBLK_HUDI, &div4_clks[DIV4_P], 0),
  175. SH_HWBLK_CLK(HWBLK_UBC, &div4_clks[DIV4_I], 0),
  176. SH_HWBLK_CLK(HWBLK_TMU0, &div4_clks[DIV4_P], 0),
  177. SH_HWBLK_CLK(HWBLK_CMT, &r_clk, 0),
  178. SH_HWBLK_CLK(HWBLK_RWDT, &r_clk, 0),
  179. SH_HWBLK_CLK(HWBLK_DMAC1, &div4_clks[DIV4_B], 0),
  180. SH_HWBLK_CLK(HWBLK_TMU1, &div4_clks[DIV4_P], 0),
  181. SH_HWBLK_CLK(HWBLK_SCIF0, &div4_clks[DIV4_P], 0),
  182. SH_HWBLK_CLK(HWBLK_SCIF1, &div4_clks[DIV4_P], 0),
  183. SH_HWBLK_CLK(HWBLK_SCIF2, &div4_clks[DIV4_P], 0),
  184. SH_HWBLK_CLK(HWBLK_SCIF3, &div4_clks[DIV4_B], 0),
  185. SH_HWBLK_CLK(HWBLK_SCIF4, &div4_clks[DIV4_B], 0),
  186. SH_HWBLK_CLK(HWBLK_SCIF5, &div4_clks[DIV4_B], 0),
  187. SH_HWBLK_CLK(HWBLK_MSIOF0, &div4_clks[DIV4_B], 0),
  188. SH_HWBLK_CLK(HWBLK_MSIOF1, &div4_clks[DIV4_B], 0),
  189. SH_HWBLK_CLK(HWBLK_KEYSC, &r_clk, 0),
  190. SH_HWBLK_CLK(HWBLK_RTC, &r_clk, 0),
  191. SH_HWBLK_CLK(HWBLK_IIC0, &div4_clks[DIV4_P], 0),
  192. SH_HWBLK_CLK(HWBLK_IIC1, &div4_clks[DIV4_P], 0),
  193. SH_HWBLK_CLK(HWBLK_MMC, &div4_clks[DIV4_B], 0),
  194. SH_HWBLK_CLK(HWBLK_ETHER, &div4_clks[DIV4_B], 0),
  195. SH_HWBLK_CLK(HWBLK_ATAPI, &div4_clks[DIV4_B], 0),
  196. SH_HWBLK_CLK(HWBLK_TPU, &div4_clks[DIV4_B], 0),
  197. SH_HWBLK_CLK(HWBLK_IRDA, &div4_clks[DIV4_P], 0),
  198. SH_HWBLK_CLK(HWBLK_TSIF, &div4_clks[DIV4_B], 0),
  199. SH_HWBLK_CLK(HWBLK_USB1, &div4_clks[DIV4_B], 0),
  200. SH_HWBLK_CLK(HWBLK_USB0, &div4_clks[DIV4_B], 0),
  201. SH_HWBLK_CLK(HWBLK_2DG, &div4_clks[DIV4_B], 0),
  202. SH_HWBLK_CLK(HWBLK_SDHI0, &div4_clks[DIV4_B], 0),
  203. SH_HWBLK_CLK(HWBLK_SDHI1, &div4_clks[DIV4_B], 0),
  204. SH_HWBLK_CLK(HWBLK_VEU1, &div4_clks[DIV4_B], 0),
  205. SH_HWBLK_CLK(HWBLK_CEU1, &div4_clks[DIV4_B], 0),
  206. SH_HWBLK_CLK(HWBLK_BEU1, &div4_clks[DIV4_B], 0),
  207. SH_HWBLK_CLK(HWBLK_2DDMAC, &div4_clks[DIV4_SH], 0),
  208. SH_HWBLK_CLK(HWBLK_SPU, &div4_clks[DIV4_B], 0),
  209. SH_HWBLK_CLK(HWBLK_JPU, &div4_clks[DIV4_B], 0),
  210. SH_HWBLK_CLK(HWBLK_VOU, &div4_clks[DIV4_B], 0),
  211. SH_HWBLK_CLK(HWBLK_BEU0, &div4_clks[DIV4_B], 0),
  212. SH_HWBLK_CLK(HWBLK_CEU0, &div4_clks[DIV4_B], 0),
  213. SH_HWBLK_CLK(HWBLK_VEU0, &div4_clks[DIV4_B], 0),
  214. SH_HWBLK_CLK(HWBLK_VPU, &div4_clks[DIV4_B], 0),
  215. SH_HWBLK_CLK(HWBLK_LCDC, &div4_clks[DIV4_B], 0),
  216. };
  217. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  218. static struct clk_lookup lookups[] = {
  219. /* main clocks */
  220. CLKDEV_CON_ID("rclk", &r_clk),
  221. CLKDEV_CON_ID("extal", &extal_clk),
  222. CLKDEV_CON_ID("fll_clk", &fll_clk),
  223. CLKDEV_CON_ID("pll_clk", &pll_clk),
  224. CLKDEV_CON_ID("div3_clk", &div3_clk),
  225. /* DIV4 clocks */
  226. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  227. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  228. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  229. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  230. CLKDEV_CON_ID("vpu_clk", &div4_clks[DIV4_M1]),
  231. /* DIV6 clocks */
  232. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  233. CLKDEV_CON_ID("fsia_clk", &div6_reparent_clks[DIV6_FA]),
  234. CLKDEV_CON_ID("fsib_clk", &div6_reparent_clks[DIV6_FB]),
  235. CLKDEV_CON_ID("irda_clk", &div6_clks[DIV6_I]),
  236. CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_S]),
  237. /* MSTP clocks */
  238. CLKDEV_CON_ID("tlb0", &mstp_clks[HWBLK_TLB]),
  239. CLKDEV_CON_ID("ic0", &mstp_clks[HWBLK_IC]),
  240. CLKDEV_CON_ID("oc0", &mstp_clks[HWBLK_OC]),
  241. CLKDEV_CON_ID("rs0", &mstp_clks[HWBLK_RSMEM]),
  242. CLKDEV_CON_ID("ilmem0", &mstp_clks[HWBLK_ILMEM]),
  243. CLKDEV_CON_ID("l2c0", &mstp_clks[HWBLK_L2C]),
  244. CLKDEV_CON_ID("fpu0", &mstp_clks[HWBLK_FPU]),
  245. CLKDEV_CON_ID("intc0", &mstp_clks[HWBLK_INTC]),
  246. CLKDEV_CON_ID("dmac0", &mstp_clks[HWBLK_DMAC0]),
  247. CLKDEV_CON_ID("sh0", &mstp_clks[HWBLK_SHYWAY]),
  248. CLKDEV_CON_ID("hudi0", &mstp_clks[HWBLK_HUDI]),
  249. CLKDEV_CON_ID("ubc0", &mstp_clks[HWBLK_UBC]),
  250. {
  251. /* TMU0 */
  252. .dev_id = "sh_tmu.0",
  253. .con_id = "tmu_fck",
  254. .clk = &mstp_clks[HWBLK_TMU0],
  255. }, {
  256. /* TMU1 */
  257. .dev_id = "sh_tmu.1",
  258. .con_id = "tmu_fck",
  259. .clk = &mstp_clks[HWBLK_TMU0],
  260. }, {
  261. /* TMU2 */
  262. .dev_id = "sh_tmu.2",
  263. .con_id = "tmu_fck",
  264. .clk = &mstp_clks[HWBLK_TMU0],
  265. }, {
  266. /* TMU3 */
  267. .dev_id = "sh_tmu.3",
  268. .con_id = "tmu_fck",
  269. .clk = &mstp_clks[HWBLK_TMU1],
  270. },
  271. CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
  272. CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
  273. CLKDEV_CON_ID("dmac1", &mstp_clks[HWBLK_DMAC1]),
  274. {
  275. /* TMU4 */
  276. .dev_id = "sh_tmu.4",
  277. .con_id = "tmu_fck",
  278. .clk = &mstp_clks[HWBLK_TMU1],
  279. }, {
  280. /* TMU5 */
  281. .dev_id = "sh_tmu.5",
  282. .con_id = "tmu_fck",
  283. .clk = &mstp_clks[HWBLK_TMU1],
  284. }, {
  285. /* SCIF0 */
  286. .dev_id = "sh-sci.0",
  287. .con_id = "sci_fck",
  288. .clk = &mstp_clks[HWBLK_SCIF0],
  289. }, {
  290. /* SCIF1 */
  291. .dev_id = "sh-sci.1",
  292. .con_id = "sci_fck",
  293. .clk = &mstp_clks[HWBLK_SCIF1],
  294. }, {
  295. /* SCIF2 */
  296. .dev_id = "sh-sci.2",
  297. .con_id = "sci_fck",
  298. .clk = &mstp_clks[HWBLK_SCIF2],
  299. }, {
  300. /* SCIF3 */
  301. .dev_id = "sh-sci.3",
  302. .con_id = "sci_fck",
  303. .clk = &mstp_clks[HWBLK_SCIF3],
  304. }, {
  305. /* SCIF4 */
  306. .dev_id = "sh-sci.4",
  307. .con_id = "sci_fck",
  308. .clk = &mstp_clks[HWBLK_SCIF4],
  309. }, {
  310. /* SCIF5 */
  311. .dev_id = "sh-sci.5",
  312. .con_id = "sci_fck",
  313. .clk = &mstp_clks[HWBLK_SCIF5],
  314. },
  315. CLKDEV_CON_ID("msiof0", &mstp_clks[HWBLK_MSIOF0]),
  316. CLKDEV_CON_ID("msiof1", &mstp_clks[HWBLK_MSIOF1]),
  317. CLKDEV_CON_ID("keysc0", &mstp_clks[HWBLK_KEYSC]),
  318. CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
  319. CLKDEV_CON_ID("i2c0", &mstp_clks[HWBLK_IIC0]),
  320. CLKDEV_CON_ID("i2c1", &mstp_clks[HWBLK_IIC1]),
  321. CLKDEV_CON_ID("mmc0", &mstp_clks[HWBLK_MMC]),
  322. CLKDEV_CON_ID("eth0", &mstp_clks[HWBLK_ETHER]),
  323. CLKDEV_CON_ID("atapi0", &mstp_clks[HWBLK_ATAPI]),
  324. CLKDEV_CON_ID("tpu0", &mstp_clks[HWBLK_TPU]),
  325. CLKDEV_CON_ID("irda0", &mstp_clks[HWBLK_IRDA]),
  326. CLKDEV_CON_ID("tsif0", &mstp_clks[HWBLK_TSIF]),
  327. CLKDEV_CON_ID("usb1", &mstp_clks[HWBLK_USB1]),
  328. CLKDEV_CON_ID("usb0", &mstp_clks[HWBLK_USB0]),
  329. CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
  330. CLKDEV_CON_ID("sdhi0", &mstp_clks[HWBLK_SDHI0]),
  331. CLKDEV_CON_ID("sdhi1", &mstp_clks[HWBLK_SDHI1]),
  332. CLKDEV_CON_ID("veu1", &mstp_clks[HWBLK_VEU1]),
  333. CLKDEV_CON_ID("ceu1", &mstp_clks[HWBLK_CEU1]),
  334. CLKDEV_CON_ID("beu1", &mstp_clks[HWBLK_BEU1]),
  335. CLKDEV_CON_ID("2ddmac0", &mstp_clks[HWBLK_2DDMAC]),
  336. CLKDEV_CON_ID("spu0", &mstp_clks[HWBLK_SPU]),
  337. CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
  338. CLKDEV_CON_ID("vou0", &mstp_clks[HWBLK_VOU]),
  339. CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU0]),
  340. CLKDEV_CON_ID("ceu0", &mstp_clks[HWBLK_CEU0]),
  341. CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU0]),
  342. CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
  343. CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
  344. };
  345. int __init arch_clk_init(void)
  346. {
  347. int k, ret = 0;
  348. /* autodetect extal or fll configuration */
  349. if (__raw_readl(PLLCR) & 0x1000)
  350. pll_clk.parent = &fll_clk;
  351. else
  352. pll_clk.parent = &extal_clk;
  353. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  354. ret = clk_register(main_clks[k]);
  355. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  356. if (!ret)
  357. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  358. if (!ret)
  359. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  360. if (!ret)
  361. ret = sh_clk_div6_reparent_register(div6_reparent_clks, DIV6_REPARENT_NR);
  362. if (!ret)
  363. ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
  364. return ret;
  365. }