irq.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * linux/arch/sh/boards/se/7724/irq.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on linux/arch/sh/boards/se/7722/irq.c
  9. * Copyright (C) 2007 Nobuhiro Iwamatsu
  10. *
  11. * Hitachi UL SolutionEngine 7724 Support.
  12. *
  13. * This file is subject to the terms and conditions of the GNU General Public
  14. * License. See the file "COPYING" in the main directory of this archive
  15. * for more details.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <asm/irq.h>
  21. #include <asm/io.h>
  22. #include <mach-se/mach/se7724.h>
  23. struct fpga_irq {
  24. unsigned long sraddr;
  25. unsigned long mraddr;
  26. unsigned short mask;
  27. unsigned int base;
  28. };
  29. static unsigned int fpga2irq(unsigned int irq)
  30. {
  31. if (irq >= IRQ0_BASE &&
  32. irq <= IRQ0_END)
  33. return IRQ0_IRQ;
  34. else if (irq >= IRQ1_BASE &&
  35. irq <= IRQ1_END)
  36. return IRQ1_IRQ;
  37. else
  38. return IRQ2_IRQ;
  39. }
  40. static struct fpga_irq get_fpga_irq(unsigned int irq)
  41. {
  42. struct fpga_irq set;
  43. switch (irq) {
  44. case IRQ0_IRQ:
  45. set.sraddr = IRQ0_SR;
  46. set.mraddr = IRQ0_MR;
  47. set.mask = IRQ0_MASK;
  48. set.base = IRQ0_BASE;
  49. break;
  50. case IRQ1_IRQ:
  51. set.sraddr = IRQ1_SR;
  52. set.mraddr = IRQ1_MR;
  53. set.mask = IRQ1_MASK;
  54. set.base = IRQ1_BASE;
  55. break;
  56. default:
  57. set.sraddr = IRQ2_SR;
  58. set.mraddr = IRQ2_MR;
  59. set.mask = IRQ2_MASK;
  60. set.base = IRQ2_BASE;
  61. break;
  62. }
  63. return set;
  64. }
  65. static void disable_se7724_irq(struct irq_data *data)
  66. {
  67. unsigned int irq = data->irq;
  68. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  69. unsigned int bit = irq - set.base;
  70. __raw_writew(__raw_readw(set.mraddr) | 0x0001 << bit, set.mraddr);
  71. }
  72. static void enable_se7724_irq(struct irq_data *data)
  73. {
  74. unsigned int irq = data->irq;
  75. struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
  76. unsigned int bit = irq - set.base;
  77. __raw_writew(__raw_readw(set.mraddr) & ~(0x0001 << bit), set.mraddr);
  78. }
  79. static struct irq_chip se7724_irq_chip __read_mostly = {
  80. .name = "SE7724-FPGA",
  81. .irq_mask = disable_se7724_irq,
  82. .irq_unmask = enable_se7724_irq,
  83. };
  84. static void se7724_irq_demux(unsigned int irq, struct irq_desc *desc)
  85. {
  86. struct fpga_irq set = get_fpga_irq(irq);
  87. unsigned short intv = __raw_readw(set.sraddr);
  88. unsigned int ext_irq = set.base;
  89. intv &= set.mask;
  90. for (; intv; intv >>= 1, ext_irq++) {
  91. if (!(intv & 1))
  92. continue;
  93. generic_handle_irq(ext_irq);
  94. }
  95. }
  96. /*
  97. * Initialize IRQ setting
  98. */
  99. void __init init_se7724_IRQ(void)
  100. {
  101. int i, nid = cpu_to_node(boot_cpu_data);
  102. __raw_writew(0xffff, IRQ0_MR); /* mask all */
  103. __raw_writew(0xffff, IRQ1_MR); /* mask all */
  104. __raw_writew(0xffff, IRQ2_MR); /* mask all */
  105. __raw_writew(0x0000, IRQ0_SR); /* clear irq */
  106. __raw_writew(0x0000, IRQ1_SR); /* clear irq */
  107. __raw_writew(0x0000, IRQ2_SR); /* clear irq */
  108. __raw_writew(0x002a, IRQ_MODE); /* set irq type */
  109. for (i = 0; i < SE7724_FPGA_IRQ_NR; i++) {
  110. int irq, wanted;
  111. wanted = SE7724_FPGA_IRQ_BASE + i;
  112. irq = create_irq_nr(wanted, nid);
  113. if (unlikely(irq == 0)) {
  114. pr_err("%s: failed hooking irq %d for FPGA\n",
  115. __func__, wanted);
  116. return;
  117. }
  118. if (unlikely(irq != wanted)) {
  119. pr_err("%s: got irq %d but wanted %d, bailing.\n",
  120. __func__, irq, wanted);
  121. destroy_irq(irq);
  122. return;
  123. }
  124. irq_set_chip_and_handler_name(irq, &se7724_irq_chip,
  125. handle_level_irq, "level");
  126. }
  127. irq_set_chained_handler(IRQ0_IRQ, se7724_irq_demux);
  128. irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
  129. irq_set_chained_handler(IRQ1_IRQ, se7724_irq_demux);
  130. irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
  131. irq_set_chained_handler(IRQ2_IRQ, se7724_irq_demux);
  132. irq_set_irq_type(IRQ2_IRQ, IRQ_TYPE_LEVEL_LOW);
  133. }