mpc8610_hpcd.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * MPC8610 HPCD board specific routines
  3. *
  4. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  5. * Recode: Jason Jin <jason.jin@freescale.com>
  6. * York Sun <yorksun@freescale.com>
  7. *
  8. * Rewrite the interrupt routing. remove the 8259PIC support,
  9. * All the integrated device in ULI use sideband interrupt.
  10. *
  11. * Copyright 2008 Freescale Semiconductor Inc.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kdev_t.h>
  23. #include <linux/delay.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/of.h>
  26. #include <asm/system.h>
  27. #include <asm/time.h>
  28. #include <asm/machdep.h>
  29. #include <asm/pci-bridge.h>
  30. #include <asm/prom.h>
  31. #include <mm/mmu_decl.h>
  32. #include <asm/udbg.h>
  33. #include <asm/mpic.h>
  34. #include <linux/of_platform.h>
  35. #include <sysdev/fsl_pci.h>
  36. #include <sysdev/fsl_soc.h>
  37. #include <sysdev/simple_gpio.h>
  38. #include "mpc86xx.h"
  39. static struct device_node *pixis_node;
  40. static unsigned char *pixis_bdcfg0, *pixis_arch;
  41. #ifdef CONFIG_SUSPEND
  42. static irqreturn_t mpc8610_sw9_irq(int irq, void *data)
  43. {
  44. pr_debug("%s: PIXIS' event (sw9/wakeup) IRQ handled\n", __func__);
  45. return IRQ_HANDLED;
  46. }
  47. static void __init mpc8610_suspend_init(void)
  48. {
  49. int irq;
  50. int ret;
  51. if (!pixis_node)
  52. return;
  53. irq = irq_of_parse_and_map(pixis_node, 0);
  54. if (!irq) {
  55. pr_err("%s: can't map pixis event IRQ.\n", __func__);
  56. return;
  57. }
  58. ret = request_irq(irq, mpc8610_sw9_irq, 0, "sw9/wakeup", NULL);
  59. if (ret) {
  60. pr_err("%s: can't request pixis event IRQ: %d\n",
  61. __func__, ret);
  62. irq_dispose_mapping(irq);
  63. }
  64. enable_irq_wake(irq);
  65. }
  66. #else
  67. static inline void mpc8610_suspend_init(void) { }
  68. #endif /* CONFIG_SUSPEND */
  69. static struct of_device_id __initdata mpc8610_ids[] = {
  70. { .compatible = "fsl,mpc8610-immr", },
  71. { .compatible = "fsl,mpc8610-guts", },
  72. { .compatible = "simple-bus", },
  73. /* So that the DMA channel nodes can be probed individually: */
  74. { .compatible = "fsl,eloplus-dma", },
  75. {}
  76. };
  77. static int __init mpc8610_declare_of_platform_devices(void)
  78. {
  79. /* Firstly, register PIXIS GPIOs. */
  80. simple_gpiochip_init("fsl,fpga-pixis-gpio-bank");
  81. /* Enable wakeup on PIXIS' event IRQ. */
  82. mpc8610_suspend_init();
  83. /* Without this call, the SSI device driver won't get probed. */
  84. of_platform_bus_probe(NULL, mpc8610_ids, NULL);
  85. return 0;
  86. }
  87. machine_device_initcall(mpc86xx_hpcd, mpc8610_declare_of_platform_devices);
  88. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  89. static u32 get_busfreq(void)
  90. {
  91. struct device_node *node;
  92. u32 fs_busfreq = 0;
  93. node = of_find_node_by_type(NULL, "cpu");
  94. if (node) {
  95. unsigned int size;
  96. const unsigned int *prop =
  97. of_get_property(node, "bus-frequency", &size);
  98. if (prop)
  99. fs_busfreq = *prop;
  100. of_node_put(node);
  101. };
  102. return fs_busfreq;
  103. }
  104. unsigned int mpc8610hpcd_get_pixel_format(unsigned int bits_per_pixel,
  105. int monitor_port)
  106. {
  107. static const unsigned long pixelformat[][3] = {
  108. {0x88882317, 0x88083218, 0x65052119},
  109. {0x88883316, 0x88082219, 0x65053118},
  110. };
  111. unsigned int pix_fmt, arch_monitor;
  112. arch_monitor = ((*pixis_arch == 0x01) && (monitor_port == 0))? 0 : 1;
  113. /* DVI port for board version 0x01 */
  114. if (bits_per_pixel == 32)
  115. pix_fmt = pixelformat[arch_monitor][0];
  116. else if (bits_per_pixel == 24)
  117. pix_fmt = pixelformat[arch_monitor][1];
  118. else if (bits_per_pixel == 16)
  119. pix_fmt = pixelformat[arch_monitor][2];
  120. else
  121. pix_fmt = pixelformat[1][0];
  122. return pix_fmt;
  123. }
  124. void mpc8610hpcd_set_gamma_table(int monitor_port, char *gamma_table_base)
  125. {
  126. int i;
  127. if (monitor_port == 2) { /* dual link LVDS */
  128. for (i = 0; i < 256*3; i++)
  129. gamma_table_base[i] = (gamma_table_base[i] << 2) |
  130. ((gamma_table_base[i] >> 6) & 0x03);
  131. }
  132. }
  133. #define PX_BRDCFG0_DVISEL (1 << 3)
  134. #define PX_BRDCFG0_DLINK (1 << 4)
  135. #define PX_BRDCFG0_DIU_MASK (PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK)
  136. void mpc8610hpcd_set_monitor_port(int monitor_port)
  137. {
  138. static const u8 bdcfg[] = {
  139. PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK,
  140. PX_BRDCFG0_DLINK,
  141. 0,
  142. };
  143. if (monitor_port < 3)
  144. clrsetbits_8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK,
  145. bdcfg[monitor_port]);
  146. }
  147. void mpc8610hpcd_set_pixel_clock(unsigned int pixclock)
  148. {
  149. u32 __iomem *clkdvdr;
  150. u32 temp;
  151. /* variables for pixel clock calcs */
  152. ulong bestval, bestfreq, speed_ccb, minpixclock, maxpixclock;
  153. ulong pixval;
  154. long err;
  155. int i;
  156. clkdvdr = ioremap(get_immrbase() + 0xe0800, sizeof(u32));
  157. if (!clkdvdr) {
  158. printk(KERN_ERR "Err: can't map clock divider register!\n");
  159. return;
  160. }
  161. /* Pixel Clock configuration */
  162. pr_debug("DIU: Bus Frequency = %d\n", get_busfreq());
  163. speed_ccb = get_busfreq();
  164. /* Calculate the pixel clock with the smallest error */
  165. /* calculate the following in steps to avoid overflow */
  166. pr_debug("DIU pixclock in ps - %d\n", pixclock);
  167. temp = 1000000000/pixclock;
  168. temp *= 1000;
  169. pixclock = temp;
  170. pr_debug("DIU pixclock freq - %u\n", pixclock);
  171. temp = pixclock * 5 / 100;
  172. pr_debug("deviation = %d\n", temp);
  173. minpixclock = pixclock - temp;
  174. maxpixclock = pixclock + temp;
  175. pr_debug("DIU minpixclock - %lu\n", minpixclock);
  176. pr_debug("DIU maxpixclock - %lu\n", maxpixclock);
  177. pixval = speed_ccb/pixclock;
  178. pr_debug("DIU pixval = %lu\n", pixval);
  179. err = 100000000;
  180. bestval = pixval;
  181. pr_debug("DIU bestval = %lu\n", bestval);
  182. bestfreq = 0;
  183. for (i = -1; i <= 1; i++) {
  184. temp = speed_ccb / ((pixval+i) + 1);
  185. pr_debug("DIU test pixval i= %d, pixval=%lu, temp freq. = %u\n",
  186. i, pixval, temp);
  187. if ((temp < minpixclock) || (temp > maxpixclock))
  188. pr_debug("DIU exceeds monitor range (%lu to %lu)\n",
  189. minpixclock, maxpixclock);
  190. else if (abs(temp - pixclock) < err) {
  191. pr_debug("Entered the else if block %d\n", i);
  192. err = abs(temp - pixclock);
  193. bestval = pixval+i;
  194. bestfreq = temp;
  195. }
  196. }
  197. pr_debug("DIU chose = %lx\n", bestval);
  198. pr_debug("DIU error = %ld\n NomPixClk ", err);
  199. pr_debug("DIU: Best Freq = %lx\n", bestfreq);
  200. /* Modify PXCLK in GUTS CLKDVDR */
  201. pr_debug("DIU: Current value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  202. temp = (*clkdvdr) & 0x2000FFFF;
  203. *clkdvdr = temp; /* turn off clock */
  204. *clkdvdr = temp | 0x80000000 | (((bestval) & 0x1F) << 16);
  205. pr_debug("DIU: Modified value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  206. iounmap(clkdvdr);
  207. }
  208. ssize_t mpc8610hpcd_show_monitor_port(int monitor_port, char *buf)
  209. {
  210. return snprintf(buf, PAGE_SIZE,
  211. "%c0 - DVI\n"
  212. "%c1 - Single link LVDS\n"
  213. "%c2 - Dual link LVDS\n",
  214. monitor_port == 0 ? '*' : ' ',
  215. monitor_port == 1 ? '*' : ' ',
  216. monitor_port == 2 ? '*' : ' ');
  217. }
  218. int mpc8610hpcd_set_sysfs_monitor_port(int val)
  219. {
  220. return val < 3 ? val : 0;
  221. }
  222. #endif
  223. static void __init mpc86xx_hpcd_setup_arch(void)
  224. {
  225. struct resource r;
  226. struct device_node *np;
  227. unsigned char *pixis;
  228. if (ppc_md.progress)
  229. ppc_md.progress("mpc86xx_hpcd_setup_arch()", 0);
  230. #ifdef CONFIG_PCI
  231. for_each_node_by_type(np, "pci") {
  232. if (of_device_is_compatible(np, "fsl,mpc8610-pci")
  233. || of_device_is_compatible(np, "fsl,mpc8641-pcie")) {
  234. struct resource rsrc;
  235. of_address_to_resource(np, 0, &rsrc);
  236. if ((rsrc.start & 0xfffff) == 0xa000)
  237. fsl_add_bridge(np, 1);
  238. else
  239. fsl_add_bridge(np, 0);
  240. }
  241. }
  242. #endif
  243. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  244. diu_ops.get_pixel_format = mpc8610hpcd_get_pixel_format;
  245. diu_ops.set_gamma_table = mpc8610hpcd_set_gamma_table;
  246. diu_ops.set_monitor_port = mpc8610hpcd_set_monitor_port;
  247. diu_ops.set_pixel_clock = mpc8610hpcd_set_pixel_clock;
  248. diu_ops.show_monitor_port = mpc8610hpcd_show_monitor_port;
  249. diu_ops.set_sysfs_monitor_port = mpc8610hpcd_set_sysfs_monitor_port;
  250. #endif
  251. pixis_node = of_find_compatible_node(NULL, NULL, "fsl,fpga-pixis");
  252. if (pixis_node) {
  253. of_address_to_resource(pixis_node, 0, &r);
  254. of_node_put(pixis_node);
  255. pixis = ioremap(r.start, 32);
  256. if (!pixis) {
  257. printk(KERN_ERR "Err: can't map FPGA cfg register!\n");
  258. return;
  259. }
  260. pixis_bdcfg0 = pixis + 8;
  261. pixis_arch = pixis + 1;
  262. } else
  263. printk(KERN_ERR "Err: "
  264. "can't find device node 'fsl,fpga-pixis'\n");
  265. printk("MPC86xx HPCD board from Freescale Semiconductor\n");
  266. }
  267. /*
  268. * Called very early, device-tree isn't unflattened
  269. */
  270. static int __init mpc86xx_hpcd_probe(void)
  271. {
  272. unsigned long root = of_get_flat_dt_root();
  273. if (of_flat_dt_is_compatible(root, "fsl,MPC8610HPCD"))
  274. return 1; /* Looks good */
  275. return 0;
  276. }
  277. static long __init mpc86xx_time_init(void)
  278. {
  279. unsigned int temp;
  280. /* Set the time base to zero */
  281. mtspr(SPRN_TBWL, 0);
  282. mtspr(SPRN_TBWU, 0);
  283. temp = mfspr(SPRN_HID0);
  284. temp |= HID0_TBEN;
  285. mtspr(SPRN_HID0, temp);
  286. asm volatile("isync");
  287. return 0;
  288. }
  289. define_machine(mpc86xx_hpcd) {
  290. .name = "MPC86xx HPCD",
  291. .probe = mpc86xx_hpcd_probe,
  292. .setup_arch = mpc86xx_hpcd_setup_arch,
  293. .init_IRQ = mpc86xx_init_irq,
  294. .get_irq = mpic_get_irq,
  295. .restart = fsl_rstcr_restart,
  296. .time_init = mpc86xx_time_init,
  297. .calibrate_decr = generic_calibrate_decr,
  298. .progress = udbg_progress,
  299. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  300. };