fsl_booke_mmu.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Modifications by Kumar Gala (galak@kernel.crashing.org) to support
  3. * E500 Book E processors.
  4. *
  5. * Copyright 2004,2010 Freescale Semiconductor, Inc.
  6. *
  7. * This file contains the routines for initializing the MMU
  8. * on the 4xx series of chips.
  9. * -- paulus
  10. *
  11. * Derived from arch/ppc/mm/init.c:
  12. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  13. *
  14. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  15. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  16. * Copyright (C) 1996 Paul Mackerras
  17. *
  18. * Derived from "arch/i386/mm/init.c"
  19. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License
  23. * as published by the Free Software Foundation; either version
  24. * 2 of the License, or (at your option) any later version.
  25. *
  26. */
  27. #include <linux/signal.h>
  28. #include <linux/sched.h>
  29. #include <linux/kernel.h>
  30. #include <linux/errno.h>
  31. #include <linux/string.h>
  32. #include <linux/types.h>
  33. #include <linux/ptrace.h>
  34. #include <linux/mman.h>
  35. #include <linux/mm.h>
  36. #include <linux/swap.h>
  37. #include <linux/stddef.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/init.h>
  40. #include <linux/delay.h>
  41. #include <linux/highmem.h>
  42. #include <linux/memblock.h>
  43. #include <asm/pgalloc.h>
  44. #include <asm/prom.h>
  45. #include <asm/io.h>
  46. #include <asm/mmu_context.h>
  47. #include <asm/pgtable.h>
  48. #include <asm/mmu.h>
  49. #include <asm/uaccess.h>
  50. #include <asm/smp.h>
  51. #include <asm/machdep.h>
  52. #include <asm/setup.h>
  53. #include "mmu_decl.h"
  54. unsigned int tlbcam_index;
  55. #define NUM_TLBCAMS (64)
  56. struct tlbcam TLBCAM[NUM_TLBCAMS];
  57. struct tlbcamrange {
  58. unsigned long start;
  59. unsigned long limit;
  60. phys_addr_t phys;
  61. } tlbcam_addrs[NUM_TLBCAMS];
  62. extern unsigned int tlbcam_index;
  63. unsigned long tlbcam_sz(int idx)
  64. {
  65. return tlbcam_addrs[idx].limit - tlbcam_addrs[idx].start + 1;
  66. }
  67. /*
  68. * Return PA for this VA if it is mapped by a CAM, or 0
  69. */
  70. phys_addr_t v_mapped_by_tlbcam(unsigned long va)
  71. {
  72. int b;
  73. for (b = 0; b < tlbcam_index; ++b)
  74. if (va >= tlbcam_addrs[b].start && va < tlbcam_addrs[b].limit)
  75. return tlbcam_addrs[b].phys + (va - tlbcam_addrs[b].start);
  76. return 0;
  77. }
  78. /*
  79. * Return VA for a given PA or 0 if not mapped
  80. */
  81. unsigned long p_mapped_by_tlbcam(phys_addr_t pa)
  82. {
  83. int b;
  84. for (b = 0; b < tlbcam_index; ++b)
  85. if (pa >= tlbcam_addrs[b].phys
  86. && pa < (tlbcam_addrs[b].limit-tlbcam_addrs[b].start)
  87. +tlbcam_addrs[b].phys)
  88. return tlbcam_addrs[b].start+(pa-tlbcam_addrs[b].phys);
  89. return 0;
  90. }
  91. /*
  92. * Set up a variable-size TLB entry (tlbcam). The parameters are not checked;
  93. * in particular size must be a power of 4 between 4k and 256M (or 1G, for cpus
  94. * that support extended page sizes). Note that while some cpus support a
  95. * page size of 4G, we don't allow its use here.
  96. */
  97. static void settlbcam(int index, unsigned long virt, phys_addr_t phys,
  98. unsigned long size, unsigned long flags, unsigned int pid)
  99. {
  100. unsigned int tsize, lz;
  101. asm (PPC_CNTLZL "%0,%1" : "=r" (lz) : "r" (size));
  102. tsize = 21 - lz;
  103. #ifdef CONFIG_SMP
  104. if ((flags & _PAGE_NO_CACHE) == 0)
  105. flags |= _PAGE_COHERENT;
  106. #endif
  107. TLBCAM[index].MAS0 = MAS0_TLBSEL(1) | MAS0_ESEL(index) | MAS0_NV(index+1);
  108. TLBCAM[index].MAS1 = MAS1_VALID | MAS1_IPROT | MAS1_TSIZE(tsize) | MAS1_TID(pid);
  109. TLBCAM[index].MAS2 = virt & PAGE_MASK;
  110. TLBCAM[index].MAS2 |= (flags & _PAGE_WRITETHRU) ? MAS2_W : 0;
  111. TLBCAM[index].MAS2 |= (flags & _PAGE_NO_CACHE) ? MAS2_I : 0;
  112. TLBCAM[index].MAS2 |= (flags & _PAGE_COHERENT) ? MAS2_M : 0;
  113. TLBCAM[index].MAS2 |= (flags & _PAGE_GUARDED) ? MAS2_G : 0;
  114. TLBCAM[index].MAS2 |= (flags & _PAGE_ENDIAN) ? MAS2_E : 0;
  115. TLBCAM[index].MAS3 = (phys & MAS3_RPN) | MAS3_SX | MAS3_SR;
  116. TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_SW : 0);
  117. if (mmu_has_feature(MMU_FTR_BIG_PHYS))
  118. TLBCAM[index].MAS7 = (u64)phys >> 32;
  119. /* Below is unlikely -- only for large user pages or similar */
  120. if (pte_user(flags)) {
  121. TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
  122. TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
  123. }
  124. tlbcam_addrs[index].start = virt;
  125. tlbcam_addrs[index].limit = virt + size - 1;
  126. tlbcam_addrs[index].phys = phys;
  127. loadcam_entry(index);
  128. }
  129. unsigned long map_mem_in_cams(unsigned long ram, int max_cam_idx)
  130. {
  131. int i;
  132. unsigned long virt = PAGE_OFFSET;
  133. phys_addr_t phys = memstart_addr;
  134. unsigned long amount_mapped = 0;
  135. unsigned long max_cam = (mfspr(SPRN_TLB1CFG) >> 16) & 0xf;
  136. /* Convert (4^max) kB to (2^max) bytes */
  137. max_cam = max_cam * 2 + 10;
  138. /* Calculate CAM values */
  139. for (i = 0; ram && i < max_cam_idx; i++) {
  140. unsigned int camsize = __ilog2(ram) & ~1U;
  141. unsigned int align = __ffs(virt | phys) & ~1U;
  142. unsigned long cam_sz;
  143. if (camsize > align)
  144. camsize = align;
  145. if (camsize > max_cam)
  146. camsize = max_cam;
  147. cam_sz = 1UL << camsize;
  148. settlbcam(i, virt, phys, cam_sz, PAGE_KERNEL_X, 0);
  149. ram -= cam_sz;
  150. amount_mapped += cam_sz;
  151. virt += cam_sz;
  152. phys += cam_sz;
  153. }
  154. tlbcam_index = i;
  155. return amount_mapped;
  156. }
  157. #ifdef CONFIG_PPC32
  158. #if defined(CONFIG_LOWMEM_CAM_NUM_BOOL) && (CONFIG_LOWMEM_CAM_NUM >= NUM_TLBCAMS)
  159. #error "LOWMEM_CAM_NUM must be less than NUM_TLBCAMS"
  160. #endif
  161. unsigned long __init mmu_mapin_ram(unsigned long top)
  162. {
  163. return tlbcam_addrs[tlbcam_index - 1].limit - PAGE_OFFSET + 1;
  164. }
  165. /*
  166. * MMU_init_hw does the chip-specific initialization of the MMU hardware.
  167. */
  168. void __init MMU_init_hw(void)
  169. {
  170. flush_instruction_cache();
  171. }
  172. void __init adjust_total_lowmem(void)
  173. {
  174. unsigned long ram;
  175. int i;
  176. /* adjust lowmem size to __max_low_memory */
  177. ram = min((phys_addr_t)__max_low_memory, (phys_addr_t)total_lowmem);
  178. __max_low_memory = map_mem_in_cams(ram, CONFIG_LOWMEM_CAM_NUM);
  179. pr_info("Memory CAM mapping: ");
  180. for (i = 0; i < tlbcam_index - 1; i++)
  181. pr_cont("%lu/", tlbcam_sz(i) >> 20);
  182. pr_cont("%lu Mb, residual: %dMb\n", tlbcam_sz(tlbcam_index - 1) >> 20,
  183. (unsigned int)((total_lowmem - __max_low_memory) >> 20));
  184. memblock_set_current_limit(memstart_addr + __max_low_memory);
  185. }
  186. void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  187. phys_addr_t first_memblock_size)
  188. {
  189. phys_addr_t limit = first_memblock_base + first_memblock_size;
  190. /* 64M mapped initially according to head_fsl_booke.S */
  191. memblock_set_current_limit(min_t(u64, limit, 0x04000000));
  192. }
  193. #endif