head.S 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * Common Blackfin startup code
  3. *
  4. * Copyright 2004-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <linux/linkage.h>
  9. #include <linux/init.h>
  10. #include <asm/blackfin.h>
  11. #include <asm/thread_info.h>
  12. #include <asm/trace.h>
  13. #include <asm/asm-offsets.h>
  14. __INIT
  15. ENTRY(__init_clear_bss)
  16. r2 = r2 - r1;
  17. cc = r2 == 0;
  18. if cc jump .L_bss_done;
  19. r2 >>= 2;
  20. p1 = r1;
  21. p2 = r2;
  22. lsetup (1f, 1f) lc0 = p2;
  23. 1: [p1++] = r0;
  24. .L_bss_done:
  25. rts;
  26. ENDPROC(__init_clear_bss)
  27. ENTRY(__start)
  28. /* R0: argument of command line string, passed from uboot, save it */
  29. R7 = R0;
  30. /* Enable Cycle Counter and Nesting Of Interrupts */
  31. #ifdef CONFIG_BFIN_SCRATCH_REG_CYCLES
  32. R0 = SYSCFG_SNEN;
  33. #else
  34. R0 = SYSCFG_SNEN | SYSCFG_CCEN;
  35. #endif
  36. SYSCFG = R0;
  37. /* Optimization register tricks: keep a base value in the
  38. * reserved P registers so we use the load/store with an
  39. * offset syntax. R0 = [P5 + <constant>];
  40. * P5 - core MMR base
  41. * R6 - 0
  42. */
  43. r6 = 0;
  44. p5.l = 0;
  45. p5.h = hi(COREMMR_BASE);
  46. /* Zero out registers required by Blackfin ABI */
  47. /* Disable circular buffers */
  48. L0 = r6;
  49. L1 = r6;
  50. L2 = r6;
  51. L3 = r6;
  52. /* Disable hardware loops in case we were started by 'go' */
  53. LC0 = r6;
  54. LC1 = r6;
  55. /*
  56. * Clear ITEST_COMMAND and DTEST_COMMAND registers,
  57. * Leaving these as non-zero can confuse the emulator
  58. */
  59. [p5 + (DTEST_COMMAND - COREMMR_BASE)] = r6;
  60. [p5 + (ITEST_COMMAND - COREMMR_BASE)] = r6;
  61. CSYNC;
  62. trace_buffer_init(p0,r0);
  63. /* Turn off the icache */
  64. r1 = [p5 + (IMEM_CONTROL - COREMMR_BASE)];
  65. BITCLR (r1, ENICPLB_P);
  66. [p5 + (IMEM_CONTROL - COREMMR_BASE)] = r1;
  67. SSYNC;
  68. /* Turn off the dcache */
  69. r1 = [p5 + (DMEM_CONTROL - COREMMR_BASE)];
  70. BITCLR (r1, ENDCPLB_P);
  71. [p5 + (DMEM_CONTROL - COREMMR_BASE)] = r1;
  72. SSYNC;
  73. /* in case of double faults, save a few things */
  74. p0.l = _init_retx;
  75. p0.h = _init_retx;
  76. R0 = RETX;
  77. [P0] = R0;
  78. #ifdef CONFIG_DEBUG_DOUBLEFAULT
  79. /* Only save these if we are storing them,
  80. * This happens here, since L1 gets clobbered
  81. * below
  82. */
  83. GET_PDA(p0, r0);
  84. r5 = [p0 + PDA_DF_RETX];
  85. p1.l = _init_saved_retx;
  86. p1.h = _init_saved_retx;
  87. [p1] = r5;
  88. r5 = [p0 + PDA_DF_DCPLB];
  89. p1.l = _init_saved_dcplb_fault_addr;
  90. p1.h = _init_saved_dcplb_fault_addr;
  91. [p1] = r5;
  92. r5 = [p0 + PDA_DF_ICPLB];
  93. p1.l = _init_saved_icplb_fault_addr;
  94. p1.h = _init_saved_icplb_fault_addr;
  95. [p1] = r5;
  96. r5 = [p0 + PDA_DF_SEQSTAT];
  97. p1.l = _init_saved_seqstat;
  98. p1.h = _init_saved_seqstat;
  99. [p1] = r5;
  100. #endif
  101. /* Initialize stack pointer */
  102. sp.l = _init_thread_union + THREAD_SIZE;
  103. sp.h = _init_thread_union + THREAD_SIZE;
  104. fp = sp;
  105. usp = sp;
  106. #ifdef CONFIG_EARLY_PRINTK
  107. call _init_early_exception_vectors;
  108. r0 = (EVT_IVHW | EVT_IRPTEN | EVT_EVX | EVT_NMI | EVT_RST | EVT_EMU);
  109. sti r0;
  110. #endif
  111. r0 = r6;
  112. /* Zero out all of the fun bss regions */
  113. #if L1_DATA_A_LENGTH > 0
  114. r1.l = __sbss_l1;
  115. r1.h = __sbss_l1;
  116. r2.l = __ebss_l1;
  117. r2.h = __ebss_l1;
  118. call __init_clear_bss
  119. #endif
  120. #if L1_DATA_B_LENGTH > 0
  121. r1.l = __sbss_b_l1;
  122. r1.h = __sbss_b_l1;
  123. r2.l = __ebss_b_l1;
  124. r2.h = __ebss_b_l1;
  125. call __init_clear_bss
  126. #endif
  127. #if L2_LENGTH > 0
  128. r1.l = __sbss_l2;
  129. r1.h = __sbss_l2;
  130. r2.l = __ebss_l2;
  131. r2.h = __ebss_l2;
  132. call __init_clear_bss
  133. #endif
  134. r1.l = ___bss_start;
  135. r1.h = ___bss_start;
  136. r2.l = ___bss_stop;
  137. r2.h = ___bss_stop;
  138. call __init_clear_bss
  139. /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
  140. call _bfin_relocate_l1_mem;
  141. #ifdef CONFIG_ROMKERNEL
  142. call _bfin_relocate_xip_data;
  143. #endif
  144. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  145. /* Only use on-chip scratch space for stack when absolutely required
  146. * to avoid Anomaly 05000227 ... we know the init_clocks() func only
  147. * uses L1 text and stack space and no other memory region.
  148. */
  149. # define KERNEL_CLOCK_STACK (L1_SCRATCH_START + L1_SCRATCH_LENGTH - 12)
  150. sp.l = lo(KERNEL_CLOCK_STACK);
  151. sp.h = hi(KERNEL_CLOCK_STACK);
  152. call _init_clocks;
  153. sp = usp; /* usp hasnt been touched, so restore from there */
  154. #endif
  155. /* This section keeps the processor in supervisor mode
  156. * during kernel boot. Switches to user mode at end of boot.
  157. * See page 3-9 of Hardware Reference manual for documentation.
  158. */
  159. /* EVT15 = _real_start */
  160. p1.l = _real_start;
  161. p1.h = _real_start;
  162. [p5 + (EVT15 - COREMMR_BASE)] = p1;
  163. csync;
  164. #ifdef CONFIG_EARLY_PRINTK
  165. r0 = (EVT_IVG15 | EVT_IVHW | EVT_IRPTEN | EVT_EVX | EVT_NMI | EVT_RST | EVT_EMU) (z);
  166. #else
  167. r0 = EVT_IVG15 (z);
  168. #endif
  169. sti r0;
  170. raise 15;
  171. #ifdef CONFIG_EARLY_PRINTK
  172. p0.l = _early_trap;
  173. p0.h = _early_trap;
  174. #else
  175. p0.l = .LWAIT_HERE;
  176. p0.h = .LWAIT_HERE;
  177. #endif
  178. reti = p0;
  179. #if ANOMALY_05000281
  180. nop; nop; nop;
  181. #endif
  182. rti;
  183. .LWAIT_HERE:
  184. jump .LWAIT_HERE;
  185. ENDPROC(__start)
  186. /* A little BF561 glue ... */
  187. #ifndef WDOG_CTL
  188. # define WDOG_CTL WDOGA_CTL
  189. #endif
  190. ENTRY(_real_start)
  191. /* Enable nested interrupts */
  192. [--sp] = reti;
  193. /* watchdog off for now */
  194. p0.l = lo(WDOG_CTL);
  195. p0.h = hi(WDOG_CTL);
  196. r0 = 0xAD6(z);
  197. w[p0] = r0;
  198. ssync;
  199. /* Pass the u-boot arguments to the global value command line */
  200. R0 = R7;
  201. call _cmdline_init;
  202. sp += -12 + 4; /* +4 is for reti loading above */
  203. call _init_pda
  204. sp += 12;
  205. jump.l _start_kernel;
  206. ENDPROC(_real_start)
  207. __FINIT