dpmc_modes.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright 2004-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #include <linux/linkage.h>
  7. #include <asm/blackfin.h>
  8. #include <mach/irq.h>
  9. #include <asm/dpmc.h>
  10. .section .l1.text
  11. ENTRY(_sleep_mode)
  12. [--SP] = ( R7:0, P5:0 );
  13. [--SP] = RETS;
  14. call _set_sic_iwr;
  15. P0.H = hi(PLL_CTL);
  16. P0.L = lo(PLL_CTL);
  17. R1 = W[P0](z);
  18. BITSET (R1, 3);
  19. W[P0] = R1.L;
  20. CLI R2;
  21. SSYNC;
  22. IDLE;
  23. STI R2;
  24. call _test_pll_locked;
  25. R0 = IWR_ENABLE(0);
  26. R1 = IWR_DISABLE_ALL;
  27. R2 = IWR_DISABLE_ALL;
  28. call _set_sic_iwr;
  29. P0.H = hi(PLL_CTL);
  30. P0.L = lo(PLL_CTL);
  31. R7 = w[p0](z);
  32. BITCLR (R7, 3);
  33. BITCLR (R7, 5);
  34. w[p0] = R7.L;
  35. IDLE;
  36. call _test_pll_locked;
  37. RETS = [SP++];
  38. ( R7:0, P5:0 ) = [SP++];
  39. RTS;
  40. ENDPROC(_sleep_mode)
  41. ENTRY(_hibernate_mode)
  42. [--SP] = ( R7:0, P5:0 );
  43. [--SP] = RETS;
  44. R3 = R0;
  45. R0 = IWR_DISABLE_ALL;
  46. R1 = IWR_DISABLE_ALL;
  47. R2 = IWR_DISABLE_ALL;
  48. call _set_sic_iwr;
  49. call _set_dram_srfs;
  50. SSYNC;
  51. P0.H = hi(VR_CTL);
  52. P0.L = lo(VR_CTL);
  53. W[P0] = R3.L;
  54. CLI R2;
  55. IDLE;
  56. .Lforever:
  57. jump .Lforever;
  58. ENDPROC(_hibernate_mode)
  59. ENTRY(_sleep_deeper)
  60. [--SP] = ( R7:0, P5:0 );
  61. [--SP] = RETS;
  62. CLI R4;
  63. P3 = R0;
  64. P4 = R1;
  65. P5 = R2;
  66. R0 = IWR_ENABLE(0);
  67. R1 = IWR_DISABLE_ALL;
  68. R2 = IWR_DISABLE_ALL;
  69. call _set_sic_iwr;
  70. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  71. P0.H = hi(PLL_DIV);
  72. P0.L = lo(PLL_DIV);
  73. R6 = W[P0](z);
  74. R0.L = 0xF;
  75. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  76. P0.H = hi(PLL_CTL);
  77. P0.L = lo(PLL_CTL);
  78. R5 = W[P0](z);
  79. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  80. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  81. SSYNC;
  82. IDLE;
  83. call _test_pll_locked;
  84. P0.H = hi(VR_CTL);
  85. P0.L = lo(VR_CTL);
  86. R7 = W[P0](z);
  87. R1 = 0x6;
  88. R1 <<= 16;
  89. R2 = 0x0404(Z);
  90. R1 = R1|R2;
  91. R2 = DEPOSIT(R7, R1);
  92. W[P0] = R2; /* Set Min Core Voltage */
  93. SSYNC;
  94. IDLE;
  95. call _test_pll_locked;
  96. R0 = P3;
  97. R1 = P4;
  98. R3 = P5;
  99. call _set_sic_iwr; /* Set Awake from IDLE */
  100. P0.H = hi(PLL_CTL);
  101. P0.L = lo(PLL_CTL);
  102. R0 = W[P0](z);
  103. BITSET (R0, 3);
  104. W[P0] = R0.L; /* Turn CCLK OFF */
  105. SSYNC;
  106. IDLE;
  107. call _test_pll_locked;
  108. R0 = IWR_ENABLE(0);
  109. R1 = IWR_DISABLE_ALL;
  110. R2 = IWR_DISABLE_ALL;
  111. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  112. P0.H = hi(VR_CTL);
  113. P0.L = lo(VR_CTL);
  114. W[P0]= R7;
  115. SSYNC;
  116. IDLE;
  117. call _test_pll_locked;
  118. P0.H = hi(PLL_DIV);
  119. P0.L = lo(PLL_DIV);
  120. W[P0]= R6; /* Restore CCLK and SCLK divider */
  121. P0.H = hi(PLL_CTL);
  122. P0.L = lo(PLL_CTL);
  123. w[p0] = R5; /* Restore VCO multiplier */
  124. IDLE;
  125. call _test_pll_locked;
  126. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  127. STI R4;
  128. RETS = [SP++];
  129. ( R7:0, P5:0 ) = [SP++];
  130. RTS;
  131. ENDPROC(_sleep_deeper)
  132. ENTRY(_set_dram_srfs)
  133. /* set the dram to self refresh mode */
  134. SSYNC;
  135. #if defined(EBIU_RSTCTL) /* DDR */
  136. P0.H = hi(EBIU_RSTCTL);
  137. P0.L = lo(EBIU_RSTCTL);
  138. R2 = [P0];
  139. BITSET(R2, 3); /* SRREQ enter self-refresh mode */
  140. [P0] = R2;
  141. SSYNC;
  142. 1:
  143. R2 = [P0];
  144. CC = BITTST(R2, 4);
  145. if !CC JUMP 1b;
  146. #else /* SDRAM */
  147. P0.L = lo(EBIU_SDGCTL);
  148. P0.H = hi(EBIU_SDGCTL);
  149. R2 = [P0];
  150. BITSET(R2, 24); /* SRFS enter self-refresh mode */
  151. [P0] = R2;
  152. SSYNC;
  153. P0.L = lo(EBIU_SDSTAT);
  154. P0.H = hi(EBIU_SDSTAT);
  155. 1:
  156. R2 = w[P0];
  157. SSYNC;
  158. cc = BITTST(R2, 1); /* SDSRA poll self-refresh status */
  159. if !cc jump 1b;
  160. P0.L = lo(EBIU_SDGCTL);
  161. P0.H = hi(EBIU_SDGCTL);
  162. R2 = [P0];
  163. BITCLR(R2, 0); /* SCTLE disable CLKOUT */
  164. [P0] = R2;
  165. #endif
  166. RTS;
  167. ENDPROC(_set_dram_srfs)
  168. ENTRY(_unset_dram_srfs)
  169. /* set the dram out of self refresh mode */
  170. #if defined(EBIU_RSTCTL) /* DDR */
  171. P0.H = hi(EBIU_RSTCTL);
  172. P0.L = lo(EBIU_RSTCTL);
  173. R2 = [P0];
  174. BITCLR(R2, 3); /* clear SRREQ bit */
  175. [P0] = R2;
  176. #elif defined(EBIU_SDGCTL) /* SDRAM */
  177. P0.L = lo(EBIU_SDGCTL); /* release CLKOUT from self-refresh */
  178. P0.H = hi(EBIU_SDGCTL);
  179. R2 = [P0];
  180. BITSET(R2, 0); /* SCTLE enable CLKOUT */
  181. [P0] = R2
  182. SSYNC;
  183. P0.L = lo(EBIU_SDGCTL); /* release SDRAM from self-refresh */
  184. P0.H = hi(EBIU_SDGCTL);
  185. R2 = [P0];
  186. BITCLR(R2, 24); /* clear SRFS bit */
  187. [P0] = R2
  188. #endif
  189. SSYNC;
  190. RTS;
  191. ENDPROC(_unset_dram_srfs)
  192. ENTRY(_set_sic_iwr)
  193. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) || \
  194. defined(CONFIG_BF538) || defined(CONFIG_BF539) || defined(CONFIG_BF51x)
  195. P0.H = hi(SIC_IWR0);
  196. P0.L = lo(SIC_IWR0);
  197. P1.H = hi(SIC_IWR1);
  198. P1.L = lo(SIC_IWR1);
  199. [P1] = R1;
  200. #if defined(CONFIG_BF54x)
  201. P1.H = hi(SIC_IWR2);
  202. P1.L = lo(SIC_IWR2);
  203. [P1] = R2;
  204. #endif
  205. #else
  206. P0.H = hi(SIC_IWR);
  207. P0.L = lo(SIC_IWR);
  208. #endif
  209. [P0] = R0;
  210. SSYNC;
  211. RTS;
  212. ENDPROC(_set_sic_iwr)
  213. ENTRY(_test_pll_locked)
  214. P0.H = hi(PLL_STAT);
  215. P0.L = lo(PLL_STAT);
  216. 1:
  217. R0 = W[P0] (Z);
  218. CC = BITTST(R0,5);
  219. IF !CC JUMP 1b;
  220. RTS;
  221. ENDPROC(_test_pll_locked)
  222. .section .text
  223. ENTRY(_do_hibernate)
  224. [--SP] = ( R7:0, P5:0 );
  225. [--SP] = RETS;
  226. /* Save System MMRs */
  227. R2 = R0;
  228. P0.H = hi(PLL_CTL);
  229. P0.L = lo(PLL_CTL);
  230. #ifdef SIC_IMASK0
  231. PM_SYS_PUSH(SIC_IMASK0)
  232. #endif
  233. #ifdef SIC_IMASK1
  234. PM_SYS_PUSH(SIC_IMASK1)
  235. #endif
  236. #ifdef SIC_IMASK2
  237. PM_SYS_PUSH(SIC_IMASK2)
  238. #endif
  239. #ifdef SIC_IMASK
  240. PM_SYS_PUSH(SIC_IMASK)
  241. #endif
  242. #ifdef SIC_IAR0
  243. PM_SYS_PUSH(SIC_IAR0)
  244. PM_SYS_PUSH(SIC_IAR1)
  245. PM_SYS_PUSH(SIC_IAR2)
  246. #endif
  247. #ifdef SIC_IAR3
  248. PM_SYS_PUSH(SIC_IAR3)
  249. #endif
  250. #ifdef SIC_IAR4
  251. PM_SYS_PUSH(SIC_IAR4)
  252. PM_SYS_PUSH(SIC_IAR5)
  253. PM_SYS_PUSH(SIC_IAR6)
  254. #endif
  255. #ifdef SIC_IAR7
  256. PM_SYS_PUSH(SIC_IAR7)
  257. #endif
  258. #ifdef SIC_IAR8
  259. PM_SYS_PUSH(SIC_IAR8)
  260. PM_SYS_PUSH(SIC_IAR9)
  261. PM_SYS_PUSH(SIC_IAR10)
  262. PM_SYS_PUSH(SIC_IAR11)
  263. #endif
  264. #ifdef SIC_IWR
  265. PM_SYS_PUSH(SIC_IWR)
  266. #endif
  267. #ifdef SIC_IWR0
  268. PM_SYS_PUSH(SIC_IWR0)
  269. #endif
  270. #ifdef SIC_IWR1
  271. PM_SYS_PUSH(SIC_IWR1)
  272. #endif
  273. #ifdef SIC_IWR2
  274. PM_SYS_PUSH(SIC_IWR2)
  275. #endif
  276. #ifdef PINT0_ASSIGN
  277. PM_SYS_PUSH(PINT0_MASK_SET)
  278. PM_SYS_PUSH(PINT1_MASK_SET)
  279. PM_SYS_PUSH(PINT2_MASK_SET)
  280. PM_SYS_PUSH(PINT3_MASK_SET)
  281. PM_SYS_PUSH(PINT0_ASSIGN)
  282. PM_SYS_PUSH(PINT1_ASSIGN)
  283. PM_SYS_PUSH(PINT2_ASSIGN)
  284. PM_SYS_PUSH(PINT3_ASSIGN)
  285. PM_SYS_PUSH(PINT0_INVERT_SET)
  286. PM_SYS_PUSH(PINT1_INVERT_SET)
  287. PM_SYS_PUSH(PINT2_INVERT_SET)
  288. PM_SYS_PUSH(PINT3_INVERT_SET)
  289. PM_SYS_PUSH(PINT0_EDGE_SET)
  290. PM_SYS_PUSH(PINT1_EDGE_SET)
  291. PM_SYS_PUSH(PINT2_EDGE_SET)
  292. PM_SYS_PUSH(PINT3_EDGE_SET)
  293. #endif
  294. PM_SYS_PUSH(EBIU_AMBCTL0)
  295. PM_SYS_PUSH(EBIU_AMBCTL1)
  296. PM_SYS_PUSH16(EBIU_AMGCTL)
  297. #ifdef EBIU_FCTL
  298. PM_SYS_PUSH(EBIU_MBSCTL)
  299. PM_SYS_PUSH(EBIU_MODE)
  300. PM_SYS_PUSH(EBIU_FCTL)
  301. #endif
  302. #ifdef PORTCIO_FER
  303. PM_SYS_PUSH16(PORTCIO_DIR)
  304. PM_SYS_PUSH16(PORTCIO_INEN)
  305. PM_SYS_PUSH16(PORTCIO)
  306. PM_SYS_PUSH16(PORTCIO_FER)
  307. PM_SYS_PUSH16(PORTDIO_DIR)
  308. PM_SYS_PUSH16(PORTDIO_INEN)
  309. PM_SYS_PUSH16(PORTDIO)
  310. PM_SYS_PUSH16(PORTDIO_FER)
  311. PM_SYS_PUSH16(PORTEIO_DIR)
  312. PM_SYS_PUSH16(PORTEIO_INEN)
  313. PM_SYS_PUSH16(PORTEIO)
  314. PM_SYS_PUSH16(PORTEIO_FER)
  315. #endif
  316. PM_SYS_PUSH16(SYSCR)
  317. /* Save Core MMRs */
  318. P0.H = hi(SRAM_BASE_ADDRESS);
  319. P0.L = lo(SRAM_BASE_ADDRESS);
  320. PM_PUSH(DMEM_CONTROL)
  321. PM_PUSH(DCPLB_ADDR0)
  322. PM_PUSH(DCPLB_ADDR1)
  323. PM_PUSH(DCPLB_ADDR2)
  324. PM_PUSH(DCPLB_ADDR3)
  325. PM_PUSH(DCPLB_ADDR4)
  326. PM_PUSH(DCPLB_ADDR5)
  327. PM_PUSH(DCPLB_ADDR6)
  328. PM_PUSH(DCPLB_ADDR7)
  329. PM_PUSH(DCPLB_ADDR8)
  330. PM_PUSH(DCPLB_ADDR9)
  331. PM_PUSH(DCPLB_ADDR10)
  332. PM_PUSH(DCPLB_ADDR11)
  333. PM_PUSH(DCPLB_ADDR12)
  334. PM_PUSH(DCPLB_ADDR13)
  335. PM_PUSH(DCPLB_ADDR14)
  336. PM_PUSH(DCPLB_ADDR15)
  337. PM_PUSH(DCPLB_DATA0)
  338. PM_PUSH(DCPLB_DATA1)
  339. PM_PUSH(DCPLB_DATA2)
  340. PM_PUSH(DCPLB_DATA3)
  341. PM_PUSH(DCPLB_DATA4)
  342. PM_PUSH(DCPLB_DATA5)
  343. PM_PUSH(DCPLB_DATA6)
  344. PM_PUSH(DCPLB_DATA7)
  345. PM_PUSH(DCPLB_DATA8)
  346. PM_PUSH(DCPLB_DATA9)
  347. PM_PUSH(DCPLB_DATA10)
  348. PM_PUSH(DCPLB_DATA11)
  349. PM_PUSH(DCPLB_DATA12)
  350. PM_PUSH(DCPLB_DATA13)
  351. PM_PUSH(DCPLB_DATA14)
  352. PM_PUSH(DCPLB_DATA15)
  353. PM_PUSH(IMEM_CONTROL)
  354. PM_PUSH(ICPLB_ADDR0)
  355. PM_PUSH(ICPLB_ADDR1)
  356. PM_PUSH(ICPLB_ADDR2)
  357. PM_PUSH(ICPLB_ADDR3)
  358. PM_PUSH(ICPLB_ADDR4)
  359. PM_PUSH(ICPLB_ADDR5)
  360. PM_PUSH(ICPLB_ADDR6)
  361. PM_PUSH(ICPLB_ADDR7)
  362. PM_PUSH(ICPLB_ADDR8)
  363. PM_PUSH(ICPLB_ADDR9)
  364. PM_PUSH(ICPLB_ADDR10)
  365. PM_PUSH(ICPLB_ADDR11)
  366. PM_PUSH(ICPLB_ADDR12)
  367. PM_PUSH(ICPLB_ADDR13)
  368. PM_PUSH(ICPLB_ADDR14)
  369. PM_PUSH(ICPLB_ADDR15)
  370. PM_PUSH(ICPLB_DATA0)
  371. PM_PUSH(ICPLB_DATA1)
  372. PM_PUSH(ICPLB_DATA2)
  373. PM_PUSH(ICPLB_DATA3)
  374. PM_PUSH(ICPLB_DATA4)
  375. PM_PUSH(ICPLB_DATA5)
  376. PM_PUSH(ICPLB_DATA6)
  377. PM_PUSH(ICPLB_DATA7)
  378. PM_PUSH(ICPLB_DATA8)
  379. PM_PUSH(ICPLB_DATA9)
  380. PM_PUSH(ICPLB_DATA10)
  381. PM_PUSH(ICPLB_DATA11)
  382. PM_PUSH(ICPLB_DATA12)
  383. PM_PUSH(ICPLB_DATA13)
  384. PM_PUSH(ICPLB_DATA14)
  385. PM_PUSH(ICPLB_DATA15)
  386. PM_PUSH(EVT0)
  387. PM_PUSH(EVT1)
  388. PM_PUSH(EVT2)
  389. PM_PUSH(EVT3)
  390. PM_PUSH(EVT4)
  391. PM_PUSH(EVT5)
  392. PM_PUSH(EVT6)
  393. PM_PUSH(EVT7)
  394. PM_PUSH(EVT8)
  395. PM_PUSH(EVT9)
  396. PM_PUSH(EVT10)
  397. PM_PUSH(EVT11)
  398. PM_PUSH(EVT12)
  399. PM_PUSH(EVT13)
  400. PM_PUSH(EVT14)
  401. PM_PUSH(EVT15)
  402. PM_PUSH(IMASK)
  403. PM_PUSH(ILAT)
  404. PM_PUSH(IPRIO)
  405. PM_PUSH(TCNTL)
  406. PM_PUSH(TPERIOD)
  407. PM_PUSH(TSCALE)
  408. PM_PUSH(TCOUNT)
  409. PM_PUSH(TBUFCTL)
  410. /* Save Core Registers */
  411. [--sp] = SYSCFG;
  412. [--sp] = ( R7:0, P5:0 );
  413. [--sp] = fp;
  414. [--sp] = usp;
  415. [--sp] = i0;
  416. [--sp] = i1;
  417. [--sp] = i2;
  418. [--sp] = i3;
  419. [--sp] = m0;
  420. [--sp] = m1;
  421. [--sp] = m2;
  422. [--sp] = m3;
  423. [--sp] = l0;
  424. [--sp] = l1;
  425. [--sp] = l2;
  426. [--sp] = l3;
  427. [--sp] = b0;
  428. [--sp] = b1;
  429. [--sp] = b2;
  430. [--sp] = b3;
  431. [--sp] = a0.x;
  432. [--sp] = a0.w;
  433. [--sp] = a1.x;
  434. [--sp] = a1.w;
  435. [--sp] = LC0;
  436. [--sp] = LC1;
  437. [--sp] = LT0;
  438. [--sp] = LT1;
  439. [--sp] = LB0;
  440. [--sp] = LB1;
  441. [--sp] = ASTAT;
  442. [--sp] = CYCLES;
  443. [--sp] = CYCLES2;
  444. [--sp] = RETS;
  445. r0 = RETI;
  446. [--sp] = r0;
  447. [--sp] = RETX;
  448. [--sp] = RETN;
  449. [--sp] = RETE;
  450. [--sp] = SEQSTAT;
  451. /* Save Magic, return address and Stack Pointer */
  452. P0.H = 0;
  453. P0.L = 0;
  454. R0.H = 0xDEAD; /* Hibernate Magic */
  455. R0.L = 0xBEEF;
  456. [P0++] = R0; /* Store Hibernate Magic */
  457. R0.H = .Lpm_resume_here;
  458. R0.L = .Lpm_resume_here;
  459. [P0++] = R0; /* Save Return Address */
  460. [P0++] = SP; /* Save Stack Pointer */
  461. P0.H = _hibernate_mode;
  462. P0.L = _hibernate_mode;
  463. R0 = R2;
  464. call (P0); /* Goodbye */
  465. .Lpm_resume_here:
  466. /* Restore Core Registers */
  467. SEQSTAT = [sp++];
  468. RETE = [sp++];
  469. RETN = [sp++];
  470. RETX = [sp++];
  471. r0 = [sp++];
  472. RETI = r0;
  473. RETS = [sp++];
  474. CYCLES2 = [sp++];
  475. CYCLES = [sp++];
  476. ASTAT = [sp++];
  477. LB1 = [sp++];
  478. LB0 = [sp++];
  479. LT1 = [sp++];
  480. LT0 = [sp++];
  481. LC1 = [sp++];
  482. LC0 = [sp++];
  483. a1.w = [sp++];
  484. a1.x = [sp++];
  485. a0.w = [sp++];
  486. a0.x = [sp++];
  487. b3 = [sp++];
  488. b2 = [sp++];
  489. b1 = [sp++];
  490. b0 = [sp++];
  491. l3 = [sp++];
  492. l2 = [sp++];
  493. l1 = [sp++];
  494. l0 = [sp++];
  495. m3 = [sp++];
  496. m2 = [sp++];
  497. m1 = [sp++];
  498. m0 = [sp++];
  499. i3 = [sp++];
  500. i2 = [sp++];
  501. i1 = [sp++];
  502. i0 = [sp++];
  503. usp = [sp++];
  504. fp = [sp++];
  505. ( R7 : 0, P5 : 0) = [ SP ++ ];
  506. SYSCFG = [sp++];
  507. /* Restore Core MMRs */
  508. PM_POP(TBUFCTL)
  509. PM_POP(TCOUNT)
  510. PM_POP(TSCALE)
  511. PM_POP(TPERIOD)
  512. PM_POP(TCNTL)
  513. PM_POP(IPRIO)
  514. PM_POP(ILAT)
  515. PM_POP(IMASK)
  516. PM_POP(EVT15)
  517. PM_POP(EVT14)
  518. PM_POP(EVT13)
  519. PM_POP(EVT12)
  520. PM_POP(EVT11)
  521. PM_POP(EVT10)
  522. PM_POP(EVT9)
  523. PM_POP(EVT8)
  524. PM_POP(EVT7)
  525. PM_POP(EVT6)
  526. PM_POP(EVT5)
  527. PM_POP(EVT4)
  528. PM_POP(EVT3)
  529. PM_POP(EVT2)
  530. PM_POP(EVT1)
  531. PM_POP(EVT0)
  532. PM_POP(ICPLB_DATA15)
  533. PM_POP(ICPLB_DATA14)
  534. PM_POP(ICPLB_DATA13)
  535. PM_POP(ICPLB_DATA12)
  536. PM_POP(ICPLB_DATA11)
  537. PM_POP(ICPLB_DATA10)
  538. PM_POP(ICPLB_DATA9)
  539. PM_POP(ICPLB_DATA8)
  540. PM_POP(ICPLB_DATA7)
  541. PM_POP(ICPLB_DATA6)
  542. PM_POP(ICPLB_DATA5)
  543. PM_POP(ICPLB_DATA4)
  544. PM_POP(ICPLB_DATA3)
  545. PM_POP(ICPLB_DATA2)
  546. PM_POP(ICPLB_DATA1)
  547. PM_POP(ICPLB_DATA0)
  548. PM_POP(ICPLB_ADDR15)
  549. PM_POP(ICPLB_ADDR14)
  550. PM_POP(ICPLB_ADDR13)
  551. PM_POP(ICPLB_ADDR12)
  552. PM_POP(ICPLB_ADDR11)
  553. PM_POP(ICPLB_ADDR10)
  554. PM_POP(ICPLB_ADDR9)
  555. PM_POP(ICPLB_ADDR8)
  556. PM_POP(ICPLB_ADDR7)
  557. PM_POP(ICPLB_ADDR6)
  558. PM_POP(ICPLB_ADDR5)
  559. PM_POP(ICPLB_ADDR4)
  560. PM_POP(ICPLB_ADDR3)
  561. PM_POP(ICPLB_ADDR2)
  562. PM_POP(ICPLB_ADDR1)
  563. PM_POP(ICPLB_ADDR0)
  564. PM_POP(IMEM_CONTROL)
  565. PM_POP(DCPLB_DATA15)
  566. PM_POP(DCPLB_DATA14)
  567. PM_POP(DCPLB_DATA13)
  568. PM_POP(DCPLB_DATA12)
  569. PM_POP(DCPLB_DATA11)
  570. PM_POP(DCPLB_DATA10)
  571. PM_POP(DCPLB_DATA9)
  572. PM_POP(DCPLB_DATA8)
  573. PM_POP(DCPLB_DATA7)
  574. PM_POP(DCPLB_DATA6)
  575. PM_POP(DCPLB_DATA5)
  576. PM_POP(DCPLB_DATA4)
  577. PM_POP(DCPLB_DATA3)
  578. PM_POP(DCPLB_DATA2)
  579. PM_POP(DCPLB_DATA1)
  580. PM_POP(DCPLB_DATA0)
  581. PM_POP(DCPLB_ADDR15)
  582. PM_POP(DCPLB_ADDR14)
  583. PM_POP(DCPLB_ADDR13)
  584. PM_POP(DCPLB_ADDR12)
  585. PM_POP(DCPLB_ADDR11)
  586. PM_POP(DCPLB_ADDR10)
  587. PM_POP(DCPLB_ADDR9)
  588. PM_POP(DCPLB_ADDR8)
  589. PM_POP(DCPLB_ADDR7)
  590. PM_POP(DCPLB_ADDR6)
  591. PM_POP(DCPLB_ADDR5)
  592. PM_POP(DCPLB_ADDR4)
  593. PM_POP(DCPLB_ADDR3)
  594. PM_POP(DCPLB_ADDR2)
  595. PM_POP(DCPLB_ADDR1)
  596. PM_POP(DCPLB_ADDR0)
  597. PM_POP(DMEM_CONTROL)
  598. /* Restore System MMRs */
  599. P0.H = hi(PLL_CTL);
  600. P0.L = lo(PLL_CTL);
  601. PM_SYS_POP16(SYSCR)
  602. #ifdef PORTCIO_FER
  603. PM_SYS_POP16(PORTEIO_FER)
  604. PM_SYS_POP16(PORTEIO)
  605. PM_SYS_POP16(PORTEIO_INEN)
  606. PM_SYS_POP16(PORTEIO_DIR)
  607. PM_SYS_POP16(PORTDIO_FER)
  608. PM_SYS_POP16(PORTDIO)
  609. PM_SYS_POP16(PORTDIO_INEN)
  610. PM_SYS_POP16(PORTDIO_DIR)
  611. PM_SYS_POP16(PORTCIO_FER)
  612. PM_SYS_POP16(PORTCIO)
  613. PM_SYS_POP16(PORTCIO_INEN)
  614. PM_SYS_POP16(PORTCIO_DIR)
  615. #endif
  616. #ifdef EBIU_FCTL
  617. PM_SYS_POP(EBIU_FCTL)
  618. PM_SYS_POP(EBIU_MODE)
  619. PM_SYS_POP(EBIU_MBSCTL)
  620. #endif
  621. PM_SYS_POP16(EBIU_AMGCTL)
  622. PM_SYS_POP(EBIU_AMBCTL1)
  623. PM_SYS_POP(EBIU_AMBCTL0)
  624. #ifdef PINT0_ASSIGN
  625. PM_SYS_POP(PINT3_EDGE_SET)
  626. PM_SYS_POP(PINT2_EDGE_SET)
  627. PM_SYS_POP(PINT1_EDGE_SET)
  628. PM_SYS_POP(PINT0_EDGE_SET)
  629. PM_SYS_POP(PINT3_INVERT_SET)
  630. PM_SYS_POP(PINT2_INVERT_SET)
  631. PM_SYS_POP(PINT1_INVERT_SET)
  632. PM_SYS_POP(PINT0_INVERT_SET)
  633. PM_SYS_POP(PINT3_ASSIGN)
  634. PM_SYS_POP(PINT2_ASSIGN)
  635. PM_SYS_POP(PINT1_ASSIGN)
  636. PM_SYS_POP(PINT0_ASSIGN)
  637. PM_SYS_POP(PINT3_MASK_SET)
  638. PM_SYS_POP(PINT2_MASK_SET)
  639. PM_SYS_POP(PINT1_MASK_SET)
  640. PM_SYS_POP(PINT0_MASK_SET)
  641. #endif
  642. #ifdef SIC_IWR2
  643. PM_SYS_POP(SIC_IWR2)
  644. #endif
  645. #ifdef SIC_IWR1
  646. PM_SYS_POP(SIC_IWR1)
  647. #endif
  648. #ifdef SIC_IWR0
  649. PM_SYS_POP(SIC_IWR0)
  650. #endif
  651. #ifdef SIC_IWR
  652. PM_SYS_POP(SIC_IWR)
  653. #endif
  654. #ifdef SIC_IAR8
  655. PM_SYS_POP(SIC_IAR11)
  656. PM_SYS_POP(SIC_IAR10)
  657. PM_SYS_POP(SIC_IAR9)
  658. PM_SYS_POP(SIC_IAR8)
  659. #endif
  660. #ifdef SIC_IAR7
  661. PM_SYS_POP(SIC_IAR7)
  662. #endif
  663. #ifdef SIC_IAR6
  664. PM_SYS_POP(SIC_IAR6)
  665. PM_SYS_POP(SIC_IAR5)
  666. PM_SYS_POP(SIC_IAR4)
  667. #endif
  668. #ifdef SIC_IAR3
  669. PM_SYS_POP(SIC_IAR3)
  670. #endif
  671. #ifdef SIC_IAR0
  672. PM_SYS_POP(SIC_IAR2)
  673. PM_SYS_POP(SIC_IAR1)
  674. PM_SYS_POP(SIC_IAR0)
  675. #endif
  676. #ifdef SIC_IMASK
  677. PM_SYS_POP(SIC_IMASK)
  678. #endif
  679. #ifdef SIC_IMASK2
  680. PM_SYS_POP(SIC_IMASK2)
  681. #endif
  682. #ifdef SIC_IMASK1
  683. PM_SYS_POP(SIC_IMASK1)
  684. #endif
  685. #ifdef SIC_IMASK0
  686. PM_SYS_POP(SIC_IMASK0)
  687. #endif
  688. [--sp] = RETI; /* Clear Global Interrupt Disable */
  689. SP += 4;
  690. RETS = [SP++];
  691. ( R7:0, P5:0 ) = [SP++];
  692. RTS;
  693. ENDPROC(_do_hibernate)