atomic.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright 2007-2008 Analog Devices Inc.
  3. * Philippe Gerum <rpm@xenomai.org>
  4. *
  5. * Licensed under the GPL-2 or later.
  6. */
  7. #include <linux/linkage.h>
  8. #include <asm/blackfin.h>
  9. #include <asm/cache.h>
  10. #include <asm/asm-offsets.h>
  11. #include <asm/rwlock.h>
  12. #include <asm/cplb.h>
  13. .text
  14. .macro coreslot_loadaddr reg:req
  15. \reg\().l = _corelock;
  16. \reg\().h = _corelock;
  17. .endm
  18. .macro safe_testset addr:req, scratch:req
  19. #if ANOMALY_05000477
  20. cli \scratch;
  21. testset (\addr);
  22. sti \scratch;
  23. #else
  24. testset (\addr);
  25. #endif
  26. .endm
  27. /*
  28. * r0 = address of atomic data to flush and invalidate (32bit).
  29. *
  30. * Clear interrupts and return the old mask.
  31. * We assume that no atomic data can span cachelines.
  32. *
  33. * Clobbers: r2:0, p0
  34. */
  35. ENTRY(_get_core_lock)
  36. r1 = -L1_CACHE_BYTES;
  37. r1 = r0 & r1;
  38. cli r0;
  39. coreslot_loadaddr p0;
  40. .Lretry_corelock:
  41. safe_testset p0, r2;
  42. if cc jump .Ldone_corelock;
  43. SSYNC(r2);
  44. jump .Lretry_corelock
  45. .Ldone_corelock:
  46. p0 = r1;
  47. /* flush core internal write buffer before invalidate dcache */
  48. CSYNC(r2);
  49. flushinv[p0];
  50. SSYNC(r2);
  51. rts;
  52. ENDPROC(_get_core_lock)
  53. /*
  54. * r0 = address of atomic data in uncacheable memory region (32bit).
  55. *
  56. * Clear interrupts and return the old mask.
  57. *
  58. * Clobbers: r0, p0
  59. */
  60. ENTRY(_get_core_lock_noflush)
  61. cli r0;
  62. coreslot_loadaddr p0;
  63. .Lretry_corelock_noflush:
  64. safe_testset p0, r2;
  65. if cc jump .Ldone_corelock_noflush;
  66. SSYNC(r2);
  67. jump .Lretry_corelock_noflush
  68. .Ldone_corelock_noflush:
  69. rts;
  70. ENDPROC(_get_core_lock_noflush)
  71. /*
  72. * r0 = interrupt mask to restore.
  73. * r1 = address of atomic data to flush and invalidate (32bit).
  74. *
  75. * Interrupts are masked on entry (see _get_core_lock).
  76. * Clobbers: r2:0, p0
  77. */
  78. ENTRY(_put_core_lock)
  79. /* Write-through cache assumed, so no flush needed here. */
  80. coreslot_loadaddr p0;
  81. r1 = 0;
  82. [p0] = r1;
  83. SSYNC(r2);
  84. sti r0;
  85. rts;
  86. ENDPROC(_put_core_lock)
  87. #ifdef __ARCH_SYNC_CORE_DCACHE
  88. ENTRY(___raw_smp_mark_barrier_asm)
  89. [--sp] = rets;
  90. [--sp] = ( r7:5 );
  91. [--sp] = r0;
  92. [--sp] = p1;
  93. [--sp] = p0;
  94. call _get_core_lock_noflush;
  95. /*
  96. * Calculate current core mask
  97. */
  98. GET_CPUID(p1, r7);
  99. r6 = 1;
  100. r6 <<= r7;
  101. /*
  102. * Set bit of other cores in barrier mask. Don't change current core bit.
  103. */
  104. p1.l = _barrier_mask;
  105. p1.h = _barrier_mask;
  106. r7 = [p1];
  107. r5 = r7 & r6;
  108. r7 = ~r6;
  109. cc = r5 == 0;
  110. if cc jump 1f;
  111. r7 = r7 | r6;
  112. 1:
  113. [p1] = r7;
  114. SSYNC(r2);
  115. call _put_core_lock;
  116. p0 = [sp++];
  117. p1 = [sp++];
  118. r0 = [sp++];
  119. ( r7:5 ) = [sp++];
  120. rets = [sp++];
  121. rts;
  122. ENDPROC(___raw_smp_mark_barrier_asm)
  123. ENTRY(___raw_smp_check_barrier_asm)
  124. [--sp] = rets;
  125. [--sp] = ( r7:5 );
  126. [--sp] = r0;
  127. [--sp] = p1;
  128. [--sp] = p0;
  129. call _get_core_lock_noflush;
  130. /*
  131. * Calculate current core mask
  132. */
  133. GET_CPUID(p1, r7);
  134. r6 = 1;
  135. r6 <<= r7;
  136. /*
  137. * Clear current core bit in barrier mask if it is set.
  138. */
  139. p1.l = _barrier_mask;
  140. p1.h = _barrier_mask;
  141. r7 = [p1];
  142. r5 = r7 & r6;
  143. cc = r5 == 0;
  144. if cc jump 1f;
  145. r6 = ~r6;
  146. r7 = r7 & r6;
  147. [p1] = r7;
  148. SSYNC(r2);
  149. call _put_core_lock;
  150. /*
  151. * Invalidate the entire D-cache of current core.
  152. */
  153. sp += -12;
  154. call _resync_core_dcache
  155. sp += 12;
  156. jump 2f;
  157. 1:
  158. call _put_core_lock;
  159. 2:
  160. p0 = [sp++];
  161. p1 = [sp++];
  162. r0 = [sp++];
  163. ( r7:5 ) = [sp++];
  164. rets = [sp++];
  165. rts;
  166. ENDPROC(___raw_smp_check_barrier_asm)
  167. /*
  168. * r0 = irqflags
  169. * r1 = address of atomic data
  170. *
  171. * Clobbers: r2:0, p1:0
  172. */
  173. _start_lock_coherent:
  174. [--sp] = rets;
  175. [--sp] = ( r7:6 );
  176. r7 = r0;
  177. p1 = r1;
  178. /*
  179. * Determine whether the atomic data was previously
  180. * owned by another CPU (=r6).
  181. */
  182. GET_CPUID(p0, r2);
  183. r1 = 1;
  184. r1 <<= r2;
  185. r2 = ~r1;
  186. r1 = [p1];
  187. r1 >>= 28; /* CPU fingerprints are stored in the high nibble. */
  188. r6 = r1 & r2;
  189. r1 = [p1];
  190. r1 <<= 4;
  191. r1 >>= 4;
  192. [p1] = r1;
  193. /*
  194. * Release the core lock now, but keep IRQs disabled while we are
  195. * performing the remaining housekeeping chores for the current CPU.
  196. */
  197. coreslot_loadaddr p0;
  198. r1 = 0;
  199. [p0] = r1;
  200. /*
  201. * If another CPU has owned the same atomic section before us,
  202. * then our D-cached copy of the shared data protected by the
  203. * current spin/write_lock may be obsolete.
  204. */
  205. cc = r6 == 0;
  206. if cc jump .Lcache_synced
  207. /*
  208. * Invalidate the entire D-cache of the current core.
  209. */
  210. sp += -12;
  211. call _resync_core_dcache
  212. sp += 12;
  213. .Lcache_synced:
  214. SSYNC(r2);
  215. sti r7;
  216. ( r7:6 ) = [sp++];
  217. rets = [sp++];
  218. rts
  219. /*
  220. * r0 = irqflags
  221. * r1 = address of atomic data
  222. *
  223. * Clobbers: r2:0, p1:0
  224. */
  225. _end_lock_coherent:
  226. p1 = r1;
  227. GET_CPUID(p0, r2);
  228. r2 += 28;
  229. r1 = 1;
  230. r1 <<= r2;
  231. r2 = [p1];
  232. r2 = r1 | r2;
  233. [p1] = r2;
  234. r1 = p1;
  235. jump _put_core_lock;
  236. #endif /* __ARCH_SYNC_CORE_DCACHE */
  237. /*
  238. * r0 = &spinlock->lock
  239. *
  240. * Clobbers: r3:0, p1:0
  241. */
  242. ENTRY(___raw_spin_is_locked_asm)
  243. p1 = r0;
  244. [--sp] = rets;
  245. call _get_core_lock;
  246. r3 = [p1];
  247. cc = bittst( r3, 0 );
  248. r3 = cc;
  249. r1 = p1;
  250. call _put_core_lock;
  251. rets = [sp++];
  252. r0 = r3;
  253. rts;
  254. ENDPROC(___raw_spin_is_locked_asm)
  255. /*
  256. * r0 = &spinlock->lock
  257. *
  258. * Clobbers: r3:0, p1:0
  259. */
  260. ENTRY(___raw_spin_lock_asm)
  261. p1 = r0;
  262. [--sp] = rets;
  263. .Lretry_spinlock:
  264. call _get_core_lock;
  265. r1 = p1;
  266. r2 = [p1];
  267. cc = bittst( r2, 0 );
  268. if cc jump .Lbusy_spinlock
  269. #ifdef __ARCH_SYNC_CORE_DCACHE
  270. r3 = p1;
  271. bitset ( r2, 0 ); /* Raise the lock bit. */
  272. [p1] = r2;
  273. call _start_lock_coherent
  274. #else
  275. r2 = 1;
  276. [p1] = r2;
  277. call _put_core_lock;
  278. #endif
  279. rets = [sp++];
  280. rts;
  281. .Lbusy_spinlock:
  282. /* We don't touch the atomic area if busy, so that flush
  283. will behave like nop in _put_core_lock. */
  284. call _put_core_lock;
  285. SSYNC(r2);
  286. r0 = p1;
  287. jump .Lretry_spinlock
  288. ENDPROC(___raw_spin_lock_asm)
  289. /*
  290. * r0 = &spinlock->lock
  291. *
  292. * Clobbers: r3:0, p1:0
  293. */
  294. ENTRY(___raw_spin_trylock_asm)
  295. p1 = r0;
  296. [--sp] = rets;
  297. call _get_core_lock;
  298. r1 = p1;
  299. r3 = [p1];
  300. cc = bittst( r3, 0 );
  301. if cc jump .Lfailed_trylock
  302. #ifdef __ARCH_SYNC_CORE_DCACHE
  303. bitset ( r3, 0 ); /* Raise the lock bit. */
  304. [p1] = r3;
  305. call _start_lock_coherent
  306. #else
  307. r2 = 1;
  308. [p1] = r2;
  309. call _put_core_lock;
  310. #endif
  311. r0 = 1;
  312. rets = [sp++];
  313. rts;
  314. .Lfailed_trylock:
  315. call _put_core_lock;
  316. r0 = 0;
  317. rets = [sp++];
  318. rts;
  319. ENDPROC(___raw_spin_trylock_asm)
  320. /*
  321. * r0 = &spinlock->lock
  322. *
  323. * Clobbers: r2:0, p1:0
  324. */
  325. ENTRY(___raw_spin_unlock_asm)
  326. p1 = r0;
  327. [--sp] = rets;
  328. call _get_core_lock;
  329. r2 = [p1];
  330. bitclr ( r2, 0 );
  331. [p1] = r2;
  332. r1 = p1;
  333. #ifdef __ARCH_SYNC_CORE_DCACHE
  334. call _end_lock_coherent
  335. #else
  336. call _put_core_lock;
  337. #endif
  338. rets = [sp++];
  339. rts;
  340. ENDPROC(___raw_spin_unlock_asm)
  341. /*
  342. * r0 = &rwlock->lock
  343. *
  344. * Clobbers: r2:0, p1:0
  345. */
  346. ENTRY(___raw_read_lock_asm)
  347. p1 = r0;
  348. [--sp] = rets;
  349. call _get_core_lock;
  350. .Lrdlock_try:
  351. r1 = [p1];
  352. r1 += -1;
  353. [p1] = r1;
  354. cc = r1 < 0;
  355. if cc jump .Lrdlock_failed
  356. r1 = p1;
  357. #ifdef __ARCH_SYNC_CORE_DCACHE
  358. call _start_lock_coherent
  359. #else
  360. call _put_core_lock;
  361. #endif
  362. rets = [sp++];
  363. rts;
  364. .Lrdlock_failed:
  365. r1 += 1;
  366. [p1] = r1;
  367. .Lrdlock_wait:
  368. r1 = p1;
  369. call _put_core_lock;
  370. SSYNC(r2);
  371. r0 = p1;
  372. call _get_core_lock;
  373. r1 = [p1];
  374. cc = r1 < 2;
  375. if cc jump .Lrdlock_wait;
  376. jump .Lrdlock_try
  377. ENDPROC(___raw_read_lock_asm)
  378. /*
  379. * r0 = &rwlock->lock
  380. *
  381. * Clobbers: r3:0, p1:0
  382. */
  383. ENTRY(___raw_read_trylock_asm)
  384. p1 = r0;
  385. [--sp] = rets;
  386. call _get_core_lock;
  387. r1 = [p1];
  388. cc = r1 <= 0;
  389. if cc jump .Lfailed_tryrdlock;
  390. r1 += -1;
  391. [p1] = r1;
  392. r1 = p1;
  393. #ifdef __ARCH_SYNC_CORE_DCACHE
  394. call _start_lock_coherent
  395. #else
  396. call _put_core_lock;
  397. #endif
  398. rets = [sp++];
  399. r0 = 1;
  400. rts;
  401. .Lfailed_tryrdlock:
  402. r1 = p1;
  403. call _put_core_lock;
  404. rets = [sp++];
  405. r0 = 0;
  406. rts;
  407. ENDPROC(___raw_read_trylock_asm)
  408. /*
  409. * r0 = &rwlock->lock
  410. *
  411. * Note: Processing controlled by a reader lock should not have
  412. * any side-effect on cache issues with the other core, so we
  413. * just release the core lock and exit (no _end_lock_coherent).
  414. *
  415. * Clobbers: r3:0, p1:0
  416. */
  417. ENTRY(___raw_read_unlock_asm)
  418. p1 = r0;
  419. [--sp] = rets;
  420. call _get_core_lock;
  421. r1 = [p1];
  422. r1 += 1;
  423. [p1] = r1;
  424. r1 = p1;
  425. call _put_core_lock;
  426. rets = [sp++];
  427. rts;
  428. ENDPROC(___raw_read_unlock_asm)
  429. /*
  430. * r0 = &rwlock->lock
  431. *
  432. * Clobbers: r3:0, p1:0
  433. */
  434. ENTRY(___raw_write_lock_asm)
  435. p1 = r0;
  436. r3.l = lo(RW_LOCK_BIAS);
  437. r3.h = hi(RW_LOCK_BIAS);
  438. [--sp] = rets;
  439. call _get_core_lock;
  440. .Lwrlock_try:
  441. r1 = [p1];
  442. r1 = r1 - r3;
  443. #ifdef __ARCH_SYNC_CORE_DCACHE
  444. r2 = r1;
  445. r2 <<= 4;
  446. r2 >>= 4;
  447. cc = r2 == 0;
  448. #else
  449. cc = r1 == 0;
  450. #endif
  451. if !cc jump .Lwrlock_wait
  452. [p1] = r1;
  453. r1 = p1;
  454. #ifdef __ARCH_SYNC_CORE_DCACHE
  455. call _start_lock_coherent
  456. #else
  457. call _put_core_lock;
  458. #endif
  459. rets = [sp++];
  460. rts;
  461. .Lwrlock_wait:
  462. r1 = p1;
  463. call _put_core_lock;
  464. SSYNC(r2);
  465. r0 = p1;
  466. call _get_core_lock;
  467. r1 = [p1];
  468. #ifdef __ARCH_SYNC_CORE_DCACHE
  469. r1 <<= 4;
  470. r1 >>= 4;
  471. #endif
  472. cc = r1 == r3;
  473. if !cc jump .Lwrlock_wait;
  474. jump .Lwrlock_try
  475. ENDPROC(___raw_write_lock_asm)
  476. /*
  477. * r0 = &rwlock->lock
  478. *
  479. * Clobbers: r3:0, p1:0
  480. */
  481. ENTRY(___raw_write_trylock_asm)
  482. p1 = r0;
  483. [--sp] = rets;
  484. call _get_core_lock;
  485. r1 = [p1];
  486. r2.l = lo(RW_LOCK_BIAS);
  487. r2.h = hi(RW_LOCK_BIAS);
  488. cc = r1 == r2;
  489. if !cc jump .Lfailed_trywrlock;
  490. #ifdef __ARCH_SYNC_CORE_DCACHE
  491. r1 >>= 28;
  492. r1 <<= 28;
  493. #else
  494. r1 = 0;
  495. #endif
  496. [p1] = r1;
  497. r1 = p1;
  498. #ifdef __ARCH_SYNC_CORE_DCACHE
  499. call _start_lock_coherent
  500. #else
  501. call _put_core_lock;
  502. #endif
  503. rets = [sp++];
  504. r0 = 1;
  505. rts;
  506. .Lfailed_trywrlock:
  507. r1 = p1;
  508. call _put_core_lock;
  509. rets = [sp++];
  510. r0 = 0;
  511. rts;
  512. ENDPROC(___raw_write_trylock_asm)
  513. /*
  514. * r0 = &rwlock->lock
  515. *
  516. * Clobbers: r3:0, p1:0
  517. */
  518. ENTRY(___raw_write_unlock_asm)
  519. p1 = r0;
  520. r3.l = lo(RW_LOCK_BIAS);
  521. r3.h = hi(RW_LOCK_BIAS);
  522. [--sp] = rets;
  523. call _get_core_lock;
  524. r1 = [p1];
  525. r1 = r1 + r3;
  526. [p1] = r1;
  527. r1 = p1;
  528. #ifdef __ARCH_SYNC_CORE_DCACHE
  529. call _end_lock_coherent
  530. #else
  531. call _put_core_lock;
  532. #endif
  533. rets = [sp++];
  534. rts;
  535. ENDPROC(___raw_write_unlock_asm)
  536. /*
  537. * r0 = ptr
  538. * r1 = value
  539. *
  540. * Add a signed value to a 32bit word and return the new value atomically.
  541. * Clobbers: r3:0, p1:0
  542. */
  543. ENTRY(___raw_atomic_update_asm)
  544. p1 = r0;
  545. r3 = r1;
  546. [--sp] = rets;
  547. call _get_core_lock;
  548. r2 = [p1];
  549. r3 = r3 + r2;
  550. [p1] = r3;
  551. r1 = p1;
  552. call _put_core_lock;
  553. r0 = r3;
  554. rets = [sp++];
  555. rts;
  556. ENDPROC(___raw_atomic_update_asm)
  557. /*
  558. * r0 = ptr
  559. * r1 = mask
  560. *
  561. * Clear the mask bits from a 32bit word and return the old 32bit value
  562. * atomically.
  563. * Clobbers: r3:0, p1:0
  564. */
  565. ENTRY(___raw_atomic_clear_asm)
  566. p1 = r0;
  567. r3 = ~r1;
  568. [--sp] = rets;
  569. call _get_core_lock;
  570. r2 = [p1];
  571. r3 = r2 & r3;
  572. [p1] = r3;
  573. r3 = r2;
  574. r1 = p1;
  575. call _put_core_lock;
  576. r0 = r3;
  577. rets = [sp++];
  578. rts;
  579. ENDPROC(___raw_atomic_clear_asm)
  580. /*
  581. * r0 = ptr
  582. * r1 = mask
  583. *
  584. * Set the mask bits into a 32bit word and return the old 32bit value
  585. * atomically.
  586. * Clobbers: r3:0, p1:0
  587. */
  588. ENTRY(___raw_atomic_set_asm)
  589. p1 = r0;
  590. r3 = r1;
  591. [--sp] = rets;
  592. call _get_core_lock;
  593. r2 = [p1];
  594. r3 = r2 | r3;
  595. [p1] = r3;
  596. r3 = r2;
  597. r1 = p1;
  598. call _put_core_lock;
  599. r0 = r3;
  600. rets = [sp++];
  601. rts;
  602. ENDPROC(___raw_atomic_set_asm)
  603. /*
  604. * r0 = ptr
  605. * r1 = mask
  606. *
  607. * XOR the mask bits with a 32bit word and return the old 32bit value
  608. * atomically.
  609. * Clobbers: r3:0, p1:0
  610. */
  611. ENTRY(___raw_atomic_xor_asm)
  612. p1 = r0;
  613. r3 = r1;
  614. [--sp] = rets;
  615. call _get_core_lock;
  616. r2 = [p1];
  617. r3 = r2 ^ r3;
  618. [p1] = r3;
  619. r3 = r2;
  620. r1 = p1;
  621. call _put_core_lock;
  622. r0 = r3;
  623. rets = [sp++];
  624. rts;
  625. ENDPROC(___raw_atomic_xor_asm)
  626. /*
  627. * r0 = ptr
  628. * r1 = mask
  629. *
  630. * Perform a logical AND between the mask bits and a 32bit word, and
  631. * return the masked value. We need this on this architecture in
  632. * order to invalidate the local cache before testing.
  633. *
  634. * Clobbers: r3:0, p1:0
  635. */
  636. ENTRY(___raw_atomic_test_asm)
  637. p1 = r0;
  638. r3 = r1;
  639. r1 = -L1_CACHE_BYTES;
  640. r1 = r0 & r1;
  641. p0 = r1;
  642. /* flush core internal write buffer before invalidate dcache */
  643. CSYNC(r2);
  644. flushinv[p0];
  645. SSYNC(r2);
  646. r0 = [p1];
  647. r0 = r0 & r3;
  648. rts;
  649. ENDPROC(___raw_atomic_test_asm)
  650. /*
  651. * r0 = ptr
  652. * r1 = value
  653. *
  654. * Swap *ptr with value and return the old 32bit value atomically.
  655. * Clobbers: r3:0, p1:0
  656. */
  657. #define __do_xchg(src, dst) \
  658. p1 = r0; \
  659. r3 = r1; \
  660. [--sp] = rets; \
  661. call _get_core_lock; \
  662. r2 = src; \
  663. dst = r3; \
  664. r3 = r2; \
  665. r1 = p1; \
  666. call _put_core_lock; \
  667. r0 = r3; \
  668. rets = [sp++]; \
  669. rts;
  670. ENTRY(___raw_xchg_1_asm)
  671. __do_xchg(b[p1] (z), b[p1])
  672. ENDPROC(___raw_xchg_1_asm)
  673. ENTRY(___raw_xchg_2_asm)
  674. __do_xchg(w[p1] (z), w[p1])
  675. ENDPROC(___raw_xchg_2_asm)
  676. ENTRY(___raw_xchg_4_asm)
  677. __do_xchg([p1], [p1])
  678. ENDPROC(___raw_xchg_4_asm)
  679. /*
  680. * r0 = ptr
  681. * r1 = new
  682. * r2 = old
  683. *
  684. * Swap *ptr with new if *ptr == old and return the previous *ptr
  685. * value atomically.
  686. *
  687. * Clobbers: r3:0, p1:0
  688. */
  689. #define __do_cmpxchg(src, dst) \
  690. [--sp] = rets; \
  691. [--sp] = r4; \
  692. p1 = r0; \
  693. r3 = r1; \
  694. r4 = r2; \
  695. call _get_core_lock; \
  696. r2 = src; \
  697. cc = r2 == r4; \
  698. if !cc jump 1f; \
  699. dst = r3; \
  700. 1: r3 = r2; \
  701. r1 = p1; \
  702. call _put_core_lock; \
  703. r0 = r3; \
  704. r4 = [sp++]; \
  705. rets = [sp++]; \
  706. rts;
  707. ENTRY(___raw_cmpxchg_1_asm)
  708. __do_cmpxchg(b[p1] (z), b[p1])
  709. ENDPROC(___raw_cmpxchg_1_asm)
  710. ENTRY(___raw_cmpxchg_2_asm)
  711. __do_cmpxchg(w[p1] (z), w[p1])
  712. ENDPROC(___raw_cmpxchg_2_asm)
  713. ENTRY(___raw_cmpxchg_4_asm)
  714. __do_cmpxchg([p1], [p1])
  715. ENDPROC(___raw_cmpxchg_4_asm)
  716. /*
  717. * r0 = ptr
  718. * r1 = bitnr
  719. *
  720. * Set a bit in a 32bit word and return the old 32bit value atomically.
  721. * Clobbers: r3:0, p1:0
  722. */
  723. ENTRY(___raw_bit_set_asm)
  724. r2 = r1;
  725. r1 = 1;
  726. r1 <<= r2;
  727. jump ___raw_atomic_set_asm
  728. ENDPROC(___raw_bit_set_asm)
  729. /*
  730. * r0 = ptr
  731. * r1 = bitnr
  732. *
  733. * Clear a bit in a 32bit word and return the old 32bit value atomically.
  734. * Clobbers: r3:0, p1:0
  735. */
  736. ENTRY(___raw_bit_clear_asm)
  737. r2 = r1;
  738. r1 = 1;
  739. r1 <<= r2;
  740. jump ___raw_atomic_clear_asm
  741. ENDPROC(___raw_bit_clear_asm)
  742. /*
  743. * r0 = ptr
  744. * r1 = bitnr
  745. *
  746. * Toggle a bit in a 32bit word and return the old 32bit value atomically.
  747. * Clobbers: r3:0, p1:0
  748. */
  749. ENTRY(___raw_bit_toggle_asm)
  750. r2 = r1;
  751. r1 = 1;
  752. r1 <<= r2;
  753. jump ___raw_atomic_xor_asm
  754. ENDPROC(___raw_bit_toggle_asm)
  755. /*
  756. * r0 = ptr
  757. * r1 = bitnr
  758. *
  759. * Test-and-set a bit in a 32bit word and return the old bit value atomically.
  760. * Clobbers: r3:0, p1:0
  761. */
  762. ENTRY(___raw_bit_test_set_asm)
  763. [--sp] = rets;
  764. [--sp] = r1;
  765. call ___raw_bit_set_asm
  766. r1 = [sp++];
  767. r2 = 1;
  768. r2 <<= r1;
  769. r0 = r0 & r2;
  770. cc = r0 == 0;
  771. if cc jump 1f
  772. r0 = 1;
  773. 1:
  774. rets = [sp++];
  775. rts;
  776. ENDPROC(___raw_bit_test_set_asm)
  777. /*
  778. * r0 = ptr
  779. * r1 = bitnr
  780. *
  781. * Test-and-clear a bit in a 32bit word and return the old bit value atomically.
  782. * Clobbers: r3:0, p1:0
  783. */
  784. ENTRY(___raw_bit_test_clear_asm)
  785. [--sp] = rets;
  786. [--sp] = r1;
  787. call ___raw_bit_clear_asm
  788. r1 = [sp++];
  789. r2 = 1;
  790. r2 <<= r1;
  791. r0 = r0 & r2;
  792. cc = r0 == 0;
  793. if cc jump 1f
  794. r0 = 1;
  795. 1:
  796. rets = [sp++];
  797. rts;
  798. ENDPROC(___raw_bit_test_clear_asm)
  799. /*
  800. * r0 = ptr
  801. * r1 = bitnr
  802. *
  803. * Test-and-toggle a bit in a 32bit word,
  804. * and return the old bit value atomically.
  805. * Clobbers: r3:0, p1:0
  806. */
  807. ENTRY(___raw_bit_test_toggle_asm)
  808. [--sp] = rets;
  809. [--sp] = r1;
  810. call ___raw_bit_toggle_asm
  811. r1 = [sp++];
  812. r2 = 1;
  813. r2 <<= r1;
  814. r0 = r0 & r2;
  815. cc = r0 == 0;
  816. if cc jump 1f
  817. r0 = 1;
  818. 1:
  819. rets = [sp++];
  820. rts;
  821. ENDPROC(___raw_bit_test_toggle_asm)
  822. /*
  823. * r0 = ptr
  824. * r1 = bitnr
  825. *
  826. * Test a bit in a 32bit word and return its value.
  827. * We need this on this architecture in order to invalidate
  828. * the local cache before testing.
  829. *
  830. * Clobbers: r3:0, p1:0
  831. */
  832. ENTRY(___raw_bit_test_asm)
  833. r2 = r1;
  834. r1 = 1;
  835. r1 <<= r2;
  836. jump ___raw_atomic_test_asm
  837. ENDPROC(___raw_bit_test_asm)
  838. /*
  839. * r0 = ptr
  840. *
  841. * Fetch and return an uncached 32bit value.
  842. *
  843. * Clobbers: r2:0, p1:0
  844. */
  845. ENTRY(___raw_uncached_fetch_asm)
  846. p1 = r0;
  847. r1 = -L1_CACHE_BYTES;
  848. r1 = r0 & r1;
  849. p0 = r1;
  850. /* flush core internal write buffer before invalidate dcache */
  851. CSYNC(r2);
  852. flushinv[p0];
  853. SSYNC(r2);
  854. r0 = [p1];
  855. rts;
  856. ENDPROC(___raw_uncached_fetch_asm)