irq-gpioint.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /* linux/arch/arm/plat-s5p/irq-gpioint.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * Author: Kyungmin Park <kyungmin.park@samsung.com>
  5. * Author: Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Author: Marek Szyprowski <m.szyprowski@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/io.h>
  18. #include <linux/gpio.h>
  19. #include <linux/slab.h>
  20. #include <mach/map.h>
  21. #include <plat/gpio-core.h>
  22. #include <plat/gpio-cfg.h>
  23. #define GPIO_BASE(chip) (((unsigned long)(chip)->base) & 0xFFFFF000u)
  24. #define CON_OFFSET 0x700
  25. #define MASK_OFFSET 0x900
  26. #define PEND_OFFSET 0xA00
  27. #define REG_OFFSET(x) ((x) << 2)
  28. struct s5p_gpioint_bank {
  29. struct list_head list;
  30. int start;
  31. int nr_groups;
  32. int irq;
  33. struct s3c_gpio_chip **chips;
  34. void (*handler)(unsigned int, struct irq_desc *);
  35. };
  36. LIST_HEAD(banks);
  37. static int s5p_gpioint_get_offset(struct irq_data *data)
  38. {
  39. struct s3c_gpio_chip *chip = irq_data_get_irq_handler_data(data);
  40. return data->irq - chip->irq_base;
  41. }
  42. static void s5p_gpioint_ack(struct irq_data *data)
  43. {
  44. struct s3c_gpio_chip *chip = irq_data_get_irq_handler_data(data);
  45. int group, offset, pend_offset;
  46. unsigned int value;
  47. group = chip->group;
  48. offset = s5p_gpioint_get_offset(data);
  49. pend_offset = REG_OFFSET(group);
  50. value = __raw_readl(GPIO_BASE(chip) + PEND_OFFSET + pend_offset);
  51. value |= BIT(offset);
  52. __raw_writel(value, GPIO_BASE(chip) + PEND_OFFSET + pend_offset);
  53. }
  54. static void s5p_gpioint_mask(struct irq_data *data)
  55. {
  56. struct s3c_gpio_chip *chip = irq_data_get_irq_handler_data(data);
  57. int group, offset, mask_offset;
  58. unsigned int value;
  59. group = chip->group;
  60. offset = s5p_gpioint_get_offset(data);
  61. mask_offset = REG_OFFSET(group);
  62. value = __raw_readl(GPIO_BASE(chip) + MASK_OFFSET + mask_offset);
  63. value |= BIT(offset);
  64. __raw_writel(value, GPIO_BASE(chip) + MASK_OFFSET + mask_offset);
  65. }
  66. static void s5p_gpioint_unmask(struct irq_data *data)
  67. {
  68. struct s3c_gpio_chip *chip = irq_data_get_irq_handler_data(data);
  69. int group, offset, mask_offset;
  70. unsigned int value;
  71. group = chip->group;
  72. offset = s5p_gpioint_get_offset(data);
  73. mask_offset = REG_OFFSET(group);
  74. value = __raw_readl(GPIO_BASE(chip) + MASK_OFFSET + mask_offset);
  75. value &= ~BIT(offset);
  76. __raw_writel(value, GPIO_BASE(chip) + MASK_OFFSET + mask_offset);
  77. }
  78. static void s5p_gpioint_mask_ack(struct irq_data *data)
  79. {
  80. s5p_gpioint_mask(data);
  81. s5p_gpioint_ack(data);
  82. }
  83. static int s5p_gpioint_set_type(struct irq_data *data, unsigned int type)
  84. {
  85. struct s3c_gpio_chip *chip = irq_data_get_irq_handler_data(data);
  86. int group, offset, con_offset;
  87. unsigned int value;
  88. group = chip->group;
  89. offset = s5p_gpioint_get_offset(data);
  90. con_offset = REG_OFFSET(group);
  91. switch (type) {
  92. case IRQ_TYPE_EDGE_RISING:
  93. type = S5P_IRQ_TYPE_EDGE_RISING;
  94. break;
  95. case IRQ_TYPE_EDGE_FALLING:
  96. type = S5P_IRQ_TYPE_EDGE_FALLING;
  97. break;
  98. case IRQ_TYPE_EDGE_BOTH:
  99. type = S5P_IRQ_TYPE_EDGE_BOTH;
  100. break;
  101. case IRQ_TYPE_LEVEL_HIGH:
  102. type = S5P_IRQ_TYPE_LEVEL_HIGH;
  103. break;
  104. case IRQ_TYPE_LEVEL_LOW:
  105. type = S5P_IRQ_TYPE_LEVEL_LOW;
  106. break;
  107. case IRQ_TYPE_NONE:
  108. default:
  109. printk(KERN_WARNING "No irq type\n");
  110. return -EINVAL;
  111. }
  112. value = __raw_readl(GPIO_BASE(chip) + CON_OFFSET + con_offset);
  113. value &= ~(0x7 << (offset * 0x4));
  114. value |= (type << (offset * 0x4));
  115. __raw_writel(value, GPIO_BASE(chip) + CON_OFFSET + con_offset);
  116. return 0;
  117. }
  118. static struct irq_chip s5p_gpioint = {
  119. .name = "s5p_gpioint",
  120. .irq_ack = s5p_gpioint_ack,
  121. .irq_mask = s5p_gpioint_mask,
  122. .irq_mask_ack = s5p_gpioint_mask_ack,
  123. .irq_unmask = s5p_gpioint_unmask,
  124. .irq_set_type = s5p_gpioint_set_type,
  125. };
  126. static void s5p_gpioint_handler(unsigned int irq, struct irq_desc *desc)
  127. {
  128. struct s5p_gpioint_bank *bank = irq_get_handler_data(irq);
  129. int group, pend_offset, mask_offset;
  130. unsigned int pend, mask;
  131. for (group = 0; group < bank->nr_groups; group++) {
  132. struct s3c_gpio_chip *chip = bank->chips[group];
  133. if (!chip)
  134. continue;
  135. pend_offset = REG_OFFSET(group);
  136. pend = __raw_readl(GPIO_BASE(chip) + PEND_OFFSET + pend_offset);
  137. if (!pend)
  138. continue;
  139. mask_offset = REG_OFFSET(group);
  140. mask = __raw_readl(GPIO_BASE(chip) + MASK_OFFSET + mask_offset);
  141. pend &= ~mask;
  142. while (pend) {
  143. int offset = fls(pend) - 1;
  144. int real_irq = chip->irq_base + offset;
  145. generic_handle_irq(real_irq);
  146. pend &= ~BIT(offset);
  147. }
  148. }
  149. }
  150. static __init int s5p_gpioint_add(struct s3c_gpio_chip *chip)
  151. {
  152. static int used_gpioint_groups = 0;
  153. int irq, group = chip->group;
  154. int i;
  155. struct s5p_gpioint_bank *bank = NULL;
  156. if (used_gpioint_groups >= S5P_GPIOINT_GROUP_COUNT)
  157. return -ENOMEM;
  158. list_for_each_entry(bank, &banks, list) {
  159. if (group >= bank->start &&
  160. group < bank->start + bank->nr_groups)
  161. break;
  162. }
  163. if (!bank)
  164. return -EINVAL;
  165. if (!bank->handler) {
  166. bank->chips = kzalloc(sizeof(struct s3c_gpio_chip *) *
  167. bank->nr_groups, GFP_KERNEL);
  168. if (!bank->chips)
  169. return -ENOMEM;
  170. irq_set_chained_handler(bank->irq, s5p_gpioint_handler);
  171. irq_set_handler_data(bank->irq, bank);
  172. bank->handler = s5p_gpioint_handler;
  173. printk(KERN_INFO "Registered chained gpio int handler for interrupt %d.\n",
  174. bank->irq);
  175. }
  176. /*
  177. * chained GPIO irq has been sucessfully registered, allocate new gpio
  178. * int group and assign irq nubmers
  179. */
  180. chip->irq_base = S5P_GPIOINT_BASE +
  181. used_gpioint_groups * S5P_GPIOINT_GROUP_SIZE;
  182. used_gpioint_groups++;
  183. bank->chips[group - bank->start] = chip;
  184. for (i = 0; i < chip->chip.ngpio; i++) {
  185. irq = chip->irq_base + i;
  186. irq_set_chip(irq, &s5p_gpioint);
  187. irq_set_handler_data(irq, chip);
  188. irq_set_handler(irq, handle_level_irq);
  189. set_irq_flags(irq, IRQF_VALID);
  190. }
  191. return 0;
  192. }
  193. int __init s5p_register_gpio_interrupt(int pin)
  194. {
  195. struct s3c_gpio_chip *my_chip = s3c_gpiolib_getchip(pin);
  196. int offset, group;
  197. int ret;
  198. if (!my_chip)
  199. return -EINVAL;
  200. offset = pin - my_chip->chip.base;
  201. group = my_chip->group;
  202. /* check if the group has been already registered */
  203. if (my_chip->irq_base)
  204. return my_chip->irq_base + offset;
  205. /* register gpio group */
  206. ret = s5p_gpioint_add(my_chip);
  207. if (ret == 0) {
  208. my_chip->chip.to_irq = samsung_gpiolib_to_irq;
  209. printk(KERN_INFO "Registered interrupt support for gpio group %d.\n",
  210. group);
  211. return my_chip->irq_base + offset;
  212. }
  213. return ret;
  214. }
  215. int __init s5p_register_gpioint_bank(int chain_irq, int start, int nr_groups)
  216. {
  217. struct s5p_gpioint_bank *bank;
  218. bank = kzalloc(sizeof(*bank), GFP_KERNEL);
  219. if (!bank)
  220. return -ENOMEM;
  221. bank->start = start;
  222. bank->nr_groups = nr_groups;
  223. bank->irq = chain_irq;
  224. list_add_tail(&bank->list, &banks);
  225. return 0;
  226. }