gpio.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/pm_runtime.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <mach/irqs.h>
  28. #include <mach/gpio.h>
  29. #include <asm/mach/irq.h>
  30. /*
  31. * OMAP1510 GPIO registers
  32. */
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP7XX specific GPIO registers
  63. */
  64. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  65. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  66. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  67. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  68. #define OMAP7XX_GPIO_INT_MASK 0x10
  69. #define OMAP7XX_GPIO_INT_STATUS 0x14
  70. /*
  71. * omap2+ specific GPIO registers
  72. */
  73. #define OMAP24XX_GPIO_REVISION 0x0000
  74. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  75. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  76. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  77. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  78. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  79. #define OMAP24XX_GPIO_CTRL 0x0030
  80. #define OMAP24XX_GPIO_OE 0x0034
  81. #define OMAP24XX_GPIO_DATAIN 0x0038
  82. #define OMAP24XX_GPIO_DATAOUT 0x003c
  83. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  84. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  85. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  86. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  87. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  88. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  89. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  90. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  91. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  92. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  93. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  94. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  95. #define OMAP4_GPIO_REVISION 0x0000
  96. #define OMAP4_GPIO_EOI 0x0020
  97. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  98. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  99. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  100. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  101. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  102. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  103. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  104. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  105. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  106. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  107. #define OMAP4_GPIO_IRQENABLE1 0x011c
  108. #define OMAP4_GPIO_WAKE_EN 0x0120
  109. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  110. #define OMAP4_GPIO_IRQENABLE2 0x012c
  111. #define OMAP4_GPIO_CTRL 0x0130
  112. #define OMAP4_GPIO_OE 0x0134
  113. #define OMAP4_GPIO_DATAIN 0x0138
  114. #define OMAP4_GPIO_DATAOUT 0x013c
  115. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  116. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  117. #define OMAP4_GPIO_RISINGDETECT 0x0148
  118. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  119. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  120. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  121. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  122. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  123. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  124. #define OMAP4_GPIO_SETWKUENA 0x0184
  125. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  126. #define OMAP4_GPIO_SETDATAOUT 0x0194
  127. struct gpio_bank {
  128. unsigned long pbase;
  129. void __iomem *base;
  130. u16 irq;
  131. u16 virtual_irq_start;
  132. int method;
  133. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  134. u32 suspend_wakeup;
  135. u32 saved_wakeup;
  136. #endif
  137. u32 non_wakeup_gpios;
  138. u32 enabled_non_wakeup_gpios;
  139. u32 saved_datain;
  140. u32 saved_fallingdetect;
  141. u32 saved_risingdetect;
  142. u32 level_mask;
  143. u32 toggle_mask;
  144. spinlock_t lock;
  145. struct gpio_chip chip;
  146. struct clk *dbck;
  147. u32 mod_usage;
  148. u32 dbck_enable_mask;
  149. struct device *dev;
  150. bool dbck_flag;
  151. int stride;
  152. };
  153. #ifdef CONFIG_ARCH_OMAP3
  154. struct omap3_gpio_regs {
  155. u32 irqenable1;
  156. u32 irqenable2;
  157. u32 wake_en;
  158. u32 ctrl;
  159. u32 oe;
  160. u32 leveldetect0;
  161. u32 leveldetect1;
  162. u32 risingdetect;
  163. u32 fallingdetect;
  164. u32 dataout;
  165. };
  166. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  167. #endif
  168. /*
  169. * TODO: Cleanup gpio_bank usage as it is having information
  170. * related to all instances of the device
  171. */
  172. static struct gpio_bank *gpio_bank;
  173. static int bank_width;
  174. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  175. int gpio_bank_count;
  176. static inline struct gpio_bank *get_gpio_bank(int gpio)
  177. {
  178. if (cpu_is_omap15xx()) {
  179. if (OMAP_GPIO_IS_MPUIO(gpio))
  180. return &gpio_bank[0];
  181. return &gpio_bank[1];
  182. }
  183. if (cpu_is_omap16xx()) {
  184. if (OMAP_GPIO_IS_MPUIO(gpio))
  185. return &gpio_bank[0];
  186. return &gpio_bank[1 + (gpio >> 4)];
  187. }
  188. if (cpu_is_omap7xx()) {
  189. if (OMAP_GPIO_IS_MPUIO(gpio))
  190. return &gpio_bank[0];
  191. return &gpio_bank[1 + (gpio >> 5)];
  192. }
  193. if (cpu_is_omap24xx())
  194. return &gpio_bank[gpio >> 5];
  195. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  196. return &gpio_bank[gpio >> 5];
  197. BUG();
  198. return NULL;
  199. }
  200. static inline int get_gpio_index(int gpio)
  201. {
  202. if (cpu_is_omap7xx())
  203. return gpio & 0x1f;
  204. if (cpu_is_omap24xx())
  205. return gpio & 0x1f;
  206. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  207. return gpio & 0x1f;
  208. return gpio & 0x0f;
  209. }
  210. static inline int gpio_valid(int gpio)
  211. {
  212. if (gpio < 0)
  213. return -1;
  214. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  215. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  216. return -1;
  217. return 0;
  218. }
  219. if (cpu_is_omap15xx() && gpio < 16)
  220. return 0;
  221. if ((cpu_is_omap16xx()) && gpio < 64)
  222. return 0;
  223. if (cpu_is_omap7xx() && gpio < 192)
  224. return 0;
  225. if (cpu_is_omap2420() && gpio < 128)
  226. return 0;
  227. if (cpu_is_omap2430() && gpio < 160)
  228. return 0;
  229. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  230. return 0;
  231. return -1;
  232. }
  233. static int check_gpio(int gpio)
  234. {
  235. if (unlikely(gpio_valid(gpio) < 0)) {
  236. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  237. dump_stack();
  238. return -1;
  239. }
  240. return 0;
  241. }
  242. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  243. {
  244. void __iomem *reg = bank->base;
  245. u32 l;
  246. switch (bank->method) {
  247. #ifdef CONFIG_ARCH_OMAP1
  248. case METHOD_MPUIO:
  249. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  250. break;
  251. #endif
  252. #ifdef CONFIG_ARCH_OMAP15XX
  253. case METHOD_GPIO_1510:
  254. reg += OMAP1510_GPIO_DIR_CONTROL;
  255. break;
  256. #endif
  257. #ifdef CONFIG_ARCH_OMAP16XX
  258. case METHOD_GPIO_1610:
  259. reg += OMAP1610_GPIO_DIRECTION;
  260. break;
  261. #endif
  262. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  263. case METHOD_GPIO_7XX:
  264. reg += OMAP7XX_GPIO_DIR_CONTROL;
  265. break;
  266. #endif
  267. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  268. case METHOD_GPIO_24XX:
  269. reg += OMAP24XX_GPIO_OE;
  270. break;
  271. #endif
  272. #if defined(CONFIG_ARCH_OMAP4)
  273. case METHOD_GPIO_44XX:
  274. reg += OMAP4_GPIO_OE;
  275. break;
  276. #endif
  277. default:
  278. WARN_ON(1);
  279. return;
  280. }
  281. l = __raw_readl(reg);
  282. if (is_input)
  283. l |= 1 << gpio;
  284. else
  285. l &= ~(1 << gpio);
  286. __raw_writel(l, reg);
  287. }
  288. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  289. {
  290. void __iomem *reg = bank->base;
  291. u32 l = 0;
  292. switch (bank->method) {
  293. #ifdef CONFIG_ARCH_OMAP1
  294. case METHOD_MPUIO:
  295. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  296. l = __raw_readl(reg);
  297. if (enable)
  298. l |= 1 << gpio;
  299. else
  300. l &= ~(1 << gpio);
  301. break;
  302. #endif
  303. #ifdef CONFIG_ARCH_OMAP15XX
  304. case METHOD_GPIO_1510:
  305. reg += OMAP1510_GPIO_DATA_OUTPUT;
  306. l = __raw_readl(reg);
  307. if (enable)
  308. l |= 1 << gpio;
  309. else
  310. l &= ~(1 << gpio);
  311. break;
  312. #endif
  313. #ifdef CONFIG_ARCH_OMAP16XX
  314. case METHOD_GPIO_1610:
  315. if (enable)
  316. reg += OMAP1610_GPIO_SET_DATAOUT;
  317. else
  318. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  319. l = 1 << gpio;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  323. case METHOD_GPIO_7XX:
  324. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  325. l = __raw_readl(reg);
  326. if (enable)
  327. l |= 1 << gpio;
  328. else
  329. l &= ~(1 << gpio);
  330. break;
  331. #endif
  332. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  333. case METHOD_GPIO_24XX:
  334. if (enable)
  335. reg += OMAP24XX_GPIO_SETDATAOUT;
  336. else
  337. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  338. l = 1 << gpio;
  339. break;
  340. #endif
  341. #ifdef CONFIG_ARCH_OMAP4
  342. case METHOD_GPIO_44XX:
  343. if (enable)
  344. reg += OMAP4_GPIO_SETDATAOUT;
  345. else
  346. reg += OMAP4_GPIO_CLEARDATAOUT;
  347. l = 1 << gpio;
  348. break;
  349. #endif
  350. default:
  351. WARN_ON(1);
  352. return;
  353. }
  354. __raw_writel(l, reg);
  355. }
  356. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  357. {
  358. void __iomem *reg;
  359. if (check_gpio(gpio) < 0)
  360. return -EINVAL;
  361. reg = bank->base;
  362. switch (bank->method) {
  363. #ifdef CONFIG_ARCH_OMAP1
  364. case METHOD_MPUIO:
  365. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  366. break;
  367. #endif
  368. #ifdef CONFIG_ARCH_OMAP15XX
  369. case METHOD_GPIO_1510:
  370. reg += OMAP1510_GPIO_DATA_INPUT;
  371. break;
  372. #endif
  373. #ifdef CONFIG_ARCH_OMAP16XX
  374. case METHOD_GPIO_1610:
  375. reg += OMAP1610_GPIO_DATAIN;
  376. break;
  377. #endif
  378. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  379. case METHOD_GPIO_7XX:
  380. reg += OMAP7XX_GPIO_DATA_INPUT;
  381. break;
  382. #endif
  383. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  384. case METHOD_GPIO_24XX:
  385. reg += OMAP24XX_GPIO_DATAIN;
  386. break;
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP4
  389. case METHOD_GPIO_44XX:
  390. reg += OMAP4_GPIO_DATAIN;
  391. break;
  392. #endif
  393. default:
  394. return -EINVAL;
  395. }
  396. return (__raw_readl(reg)
  397. & (1 << get_gpio_index(gpio))) != 0;
  398. }
  399. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  400. {
  401. void __iomem *reg;
  402. if (check_gpio(gpio) < 0)
  403. return -EINVAL;
  404. reg = bank->base;
  405. switch (bank->method) {
  406. #ifdef CONFIG_ARCH_OMAP1
  407. case METHOD_MPUIO:
  408. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  409. break;
  410. #endif
  411. #ifdef CONFIG_ARCH_OMAP15XX
  412. case METHOD_GPIO_1510:
  413. reg += OMAP1510_GPIO_DATA_OUTPUT;
  414. break;
  415. #endif
  416. #ifdef CONFIG_ARCH_OMAP16XX
  417. case METHOD_GPIO_1610:
  418. reg += OMAP1610_GPIO_DATAOUT;
  419. break;
  420. #endif
  421. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  422. case METHOD_GPIO_7XX:
  423. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  424. break;
  425. #endif
  426. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  427. case METHOD_GPIO_24XX:
  428. reg += OMAP24XX_GPIO_DATAOUT;
  429. break;
  430. #endif
  431. #ifdef CONFIG_ARCH_OMAP4
  432. case METHOD_GPIO_44XX:
  433. reg += OMAP4_GPIO_DATAOUT;
  434. break;
  435. #endif
  436. default:
  437. return -EINVAL;
  438. }
  439. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  440. }
  441. #define MOD_REG_BIT(reg, bit_mask, set) \
  442. do { \
  443. int l = __raw_readl(base + reg); \
  444. if (set) l |= bit_mask; \
  445. else l &= ~bit_mask; \
  446. __raw_writel(l, base + reg); \
  447. } while(0)
  448. /**
  449. * _set_gpio_debounce - low level gpio debounce time
  450. * @bank: the gpio bank we're acting upon
  451. * @gpio: the gpio number on this @gpio
  452. * @debounce: debounce time to use
  453. *
  454. * OMAP's debounce time is in 31us steps so we need
  455. * to convert and round up to the closest unit.
  456. */
  457. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  458. unsigned debounce)
  459. {
  460. void __iomem *reg = bank->base;
  461. u32 val;
  462. u32 l;
  463. if (!bank->dbck_flag)
  464. return;
  465. if (debounce < 32)
  466. debounce = 0x01;
  467. else if (debounce > 7936)
  468. debounce = 0xff;
  469. else
  470. debounce = (debounce / 0x1f) - 1;
  471. l = 1 << get_gpio_index(gpio);
  472. if (bank->method == METHOD_GPIO_44XX)
  473. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  474. else
  475. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  476. __raw_writel(debounce, reg);
  477. reg = bank->base;
  478. if (bank->method == METHOD_GPIO_44XX)
  479. reg += OMAP4_GPIO_DEBOUNCENABLE;
  480. else
  481. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  482. val = __raw_readl(reg);
  483. if (debounce) {
  484. val |= l;
  485. clk_enable(bank->dbck);
  486. } else {
  487. val &= ~l;
  488. clk_disable(bank->dbck);
  489. }
  490. bank->dbck_enable_mask = val;
  491. __raw_writel(val, reg);
  492. }
  493. #ifdef CONFIG_ARCH_OMAP2PLUS
  494. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  495. int trigger)
  496. {
  497. void __iomem *base = bank->base;
  498. u32 gpio_bit = 1 << gpio;
  499. u32 val;
  500. if (cpu_is_omap44xx()) {
  501. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  502. trigger & IRQ_TYPE_LEVEL_LOW);
  503. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  504. trigger & IRQ_TYPE_LEVEL_HIGH);
  505. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  506. trigger & IRQ_TYPE_EDGE_RISING);
  507. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  508. trigger & IRQ_TYPE_EDGE_FALLING);
  509. } else {
  510. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  511. trigger & IRQ_TYPE_LEVEL_LOW);
  512. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  513. trigger & IRQ_TYPE_LEVEL_HIGH);
  514. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  515. trigger & IRQ_TYPE_EDGE_RISING);
  516. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  517. trigger & IRQ_TYPE_EDGE_FALLING);
  518. }
  519. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  520. if (cpu_is_omap44xx()) {
  521. if (trigger != 0)
  522. __raw_writel(1 << gpio, bank->base+
  523. OMAP4_GPIO_IRQWAKEN0);
  524. else {
  525. val = __raw_readl(bank->base +
  526. OMAP4_GPIO_IRQWAKEN0);
  527. __raw_writel(val & (~(1 << gpio)), bank->base +
  528. OMAP4_GPIO_IRQWAKEN0);
  529. }
  530. } else {
  531. /*
  532. * GPIO wakeup request can only be generated on edge
  533. * transitions
  534. */
  535. if (trigger & IRQ_TYPE_EDGE_BOTH)
  536. __raw_writel(1 << gpio, bank->base
  537. + OMAP24XX_GPIO_SETWKUENA);
  538. else
  539. __raw_writel(1 << gpio, bank->base
  540. + OMAP24XX_GPIO_CLEARWKUENA);
  541. }
  542. }
  543. /* This part needs to be executed always for OMAP34xx */
  544. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  545. /*
  546. * Log the edge gpio and manually trigger the IRQ
  547. * after resume if the input level changes
  548. * to avoid irq lost during PER RET/OFF mode
  549. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  550. */
  551. if (trigger & IRQ_TYPE_EDGE_BOTH)
  552. bank->enabled_non_wakeup_gpios |= gpio_bit;
  553. else
  554. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  555. }
  556. if (cpu_is_omap44xx()) {
  557. bank->level_mask =
  558. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  559. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  560. } else {
  561. bank->level_mask =
  562. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  563. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  564. }
  565. }
  566. #endif
  567. #ifdef CONFIG_ARCH_OMAP1
  568. /*
  569. * This only applies to chips that can't do both rising and falling edge
  570. * detection at once. For all other chips, this function is a noop.
  571. */
  572. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  573. {
  574. void __iomem *reg = bank->base;
  575. u32 l = 0;
  576. switch (bank->method) {
  577. case METHOD_MPUIO:
  578. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  579. break;
  580. #ifdef CONFIG_ARCH_OMAP15XX
  581. case METHOD_GPIO_1510:
  582. reg += OMAP1510_GPIO_INT_CONTROL;
  583. break;
  584. #endif
  585. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  586. case METHOD_GPIO_7XX:
  587. reg += OMAP7XX_GPIO_INT_CONTROL;
  588. break;
  589. #endif
  590. default:
  591. return;
  592. }
  593. l = __raw_readl(reg);
  594. if ((l >> gpio) & 1)
  595. l &= ~(1 << gpio);
  596. else
  597. l |= 1 << gpio;
  598. __raw_writel(l, reg);
  599. }
  600. #endif
  601. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  602. {
  603. void __iomem *reg = bank->base;
  604. u32 l = 0;
  605. switch (bank->method) {
  606. #ifdef CONFIG_ARCH_OMAP1
  607. case METHOD_MPUIO:
  608. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  609. l = __raw_readl(reg);
  610. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  611. bank->toggle_mask |= 1 << gpio;
  612. if (trigger & IRQ_TYPE_EDGE_RISING)
  613. l |= 1 << gpio;
  614. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  615. l &= ~(1 << gpio);
  616. else
  617. goto bad;
  618. break;
  619. #endif
  620. #ifdef CONFIG_ARCH_OMAP15XX
  621. case METHOD_GPIO_1510:
  622. reg += OMAP1510_GPIO_INT_CONTROL;
  623. l = __raw_readl(reg);
  624. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  625. bank->toggle_mask |= 1 << gpio;
  626. if (trigger & IRQ_TYPE_EDGE_RISING)
  627. l |= 1 << gpio;
  628. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  629. l &= ~(1 << gpio);
  630. else
  631. goto bad;
  632. break;
  633. #endif
  634. #ifdef CONFIG_ARCH_OMAP16XX
  635. case METHOD_GPIO_1610:
  636. if (gpio & 0x08)
  637. reg += OMAP1610_GPIO_EDGE_CTRL2;
  638. else
  639. reg += OMAP1610_GPIO_EDGE_CTRL1;
  640. gpio &= 0x07;
  641. l = __raw_readl(reg);
  642. l &= ~(3 << (gpio << 1));
  643. if (trigger & IRQ_TYPE_EDGE_RISING)
  644. l |= 2 << (gpio << 1);
  645. if (trigger & IRQ_TYPE_EDGE_FALLING)
  646. l |= 1 << (gpio << 1);
  647. if (trigger)
  648. /* Enable wake-up during idle for dynamic tick */
  649. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  650. else
  651. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  652. break;
  653. #endif
  654. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  655. case METHOD_GPIO_7XX:
  656. reg += OMAP7XX_GPIO_INT_CONTROL;
  657. l = __raw_readl(reg);
  658. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  659. bank->toggle_mask |= 1 << gpio;
  660. if (trigger & IRQ_TYPE_EDGE_RISING)
  661. l |= 1 << gpio;
  662. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  663. l &= ~(1 << gpio);
  664. else
  665. goto bad;
  666. break;
  667. #endif
  668. #ifdef CONFIG_ARCH_OMAP2PLUS
  669. case METHOD_GPIO_24XX:
  670. case METHOD_GPIO_44XX:
  671. set_24xx_gpio_triggering(bank, gpio, trigger);
  672. return 0;
  673. #endif
  674. default:
  675. goto bad;
  676. }
  677. __raw_writel(l, reg);
  678. return 0;
  679. bad:
  680. return -EINVAL;
  681. }
  682. static int gpio_irq_type(struct irq_data *d, unsigned type)
  683. {
  684. struct gpio_bank *bank;
  685. unsigned gpio;
  686. int retval;
  687. unsigned long flags;
  688. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  689. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  690. else
  691. gpio = d->irq - IH_GPIO_BASE;
  692. if (check_gpio(gpio) < 0)
  693. return -EINVAL;
  694. if (type & ~IRQ_TYPE_SENSE_MASK)
  695. return -EINVAL;
  696. /* OMAP1 allows only only edge triggering */
  697. if (!cpu_class_is_omap2()
  698. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  699. return -EINVAL;
  700. bank = irq_data_get_irq_chip_data(d);
  701. spin_lock_irqsave(&bank->lock, flags);
  702. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  703. spin_unlock_irqrestore(&bank->lock, flags);
  704. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  705. __irq_set_handler_locked(d->irq, handle_level_irq);
  706. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  707. __irq_set_handler_locked(d->irq, handle_edge_irq);
  708. return retval;
  709. }
  710. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  711. {
  712. void __iomem *reg = bank->base;
  713. switch (bank->method) {
  714. #ifdef CONFIG_ARCH_OMAP1
  715. case METHOD_MPUIO:
  716. /* MPUIO irqstatus is reset by reading the status register,
  717. * so do nothing here */
  718. return;
  719. #endif
  720. #ifdef CONFIG_ARCH_OMAP15XX
  721. case METHOD_GPIO_1510:
  722. reg += OMAP1510_GPIO_INT_STATUS;
  723. break;
  724. #endif
  725. #ifdef CONFIG_ARCH_OMAP16XX
  726. case METHOD_GPIO_1610:
  727. reg += OMAP1610_GPIO_IRQSTATUS1;
  728. break;
  729. #endif
  730. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  731. case METHOD_GPIO_7XX:
  732. reg += OMAP7XX_GPIO_INT_STATUS;
  733. break;
  734. #endif
  735. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  736. case METHOD_GPIO_24XX:
  737. reg += OMAP24XX_GPIO_IRQSTATUS1;
  738. break;
  739. #endif
  740. #if defined(CONFIG_ARCH_OMAP4)
  741. case METHOD_GPIO_44XX:
  742. reg += OMAP4_GPIO_IRQSTATUS0;
  743. break;
  744. #endif
  745. default:
  746. WARN_ON(1);
  747. return;
  748. }
  749. __raw_writel(gpio_mask, reg);
  750. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  751. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  752. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  753. else if (cpu_is_omap44xx())
  754. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  755. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  756. __raw_writel(gpio_mask, reg);
  757. /* Flush posted write for the irq status to avoid spurious interrupts */
  758. __raw_readl(reg);
  759. }
  760. }
  761. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  762. {
  763. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  764. }
  765. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  766. {
  767. void __iomem *reg = bank->base;
  768. int inv = 0;
  769. u32 l;
  770. u32 mask;
  771. switch (bank->method) {
  772. #ifdef CONFIG_ARCH_OMAP1
  773. case METHOD_MPUIO:
  774. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  775. mask = 0xffff;
  776. inv = 1;
  777. break;
  778. #endif
  779. #ifdef CONFIG_ARCH_OMAP15XX
  780. case METHOD_GPIO_1510:
  781. reg += OMAP1510_GPIO_INT_MASK;
  782. mask = 0xffff;
  783. inv = 1;
  784. break;
  785. #endif
  786. #ifdef CONFIG_ARCH_OMAP16XX
  787. case METHOD_GPIO_1610:
  788. reg += OMAP1610_GPIO_IRQENABLE1;
  789. mask = 0xffff;
  790. break;
  791. #endif
  792. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  793. case METHOD_GPIO_7XX:
  794. reg += OMAP7XX_GPIO_INT_MASK;
  795. mask = 0xffffffff;
  796. inv = 1;
  797. break;
  798. #endif
  799. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  800. case METHOD_GPIO_24XX:
  801. reg += OMAP24XX_GPIO_IRQENABLE1;
  802. mask = 0xffffffff;
  803. break;
  804. #endif
  805. #if defined(CONFIG_ARCH_OMAP4)
  806. case METHOD_GPIO_44XX:
  807. reg += OMAP4_GPIO_IRQSTATUSSET0;
  808. mask = 0xffffffff;
  809. break;
  810. #endif
  811. default:
  812. WARN_ON(1);
  813. return 0;
  814. }
  815. l = __raw_readl(reg);
  816. if (inv)
  817. l = ~l;
  818. l &= mask;
  819. return l;
  820. }
  821. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  822. {
  823. void __iomem *reg = bank->base;
  824. u32 l;
  825. switch (bank->method) {
  826. #ifdef CONFIG_ARCH_OMAP1
  827. case METHOD_MPUIO:
  828. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  829. l = __raw_readl(reg);
  830. if (enable)
  831. l &= ~(gpio_mask);
  832. else
  833. l |= gpio_mask;
  834. break;
  835. #endif
  836. #ifdef CONFIG_ARCH_OMAP15XX
  837. case METHOD_GPIO_1510:
  838. reg += OMAP1510_GPIO_INT_MASK;
  839. l = __raw_readl(reg);
  840. if (enable)
  841. l &= ~(gpio_mask);
  842. else
  843. l |= gpio_mask;
  844. break;
  845. #endif
  846. #ifdef CONFIG_ARCH_OMAP16XX
  847. case METHOD_GPIO_1610:
  848. if (enable)
  849. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  850. else
  851. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  852. l = gpio_mask;
  853. break;
  854. #endif
  855. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  856. case METHOD_GPIO_7XX:
  857. reg += OMAP7XX_GPIO_INT_MASK;
  858. l = __raw_readl(reg);
  859. if (enable)
  860. l &= ~(gpio_mask);
  861. else
  862. l |= gpio_mask;
  863. break;
  864. #endif
  865. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  866. case METHOD_GPIO_24XX:
  867. if (enable)
  868. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  869. else
  870. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  871. l = gpio_mask;
  872. break;
  873. #endif
  874. #ifdef CONFIG_ARCH_OMAP4
  875. case METHOD_GPIO_44XX:
  876. if (enable)
  877. reg += OMAP4_GPIO_IRQSTATUSSET0;
  878. else
  879. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  880. l = gpio_mask;
  881. break;
  882. #endif
  883. default:
  884. WARN_ON(1);
  885. return;
  886. }
  887. __raw_writel(l, reg);
  888. }
  889. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  890. {
  891. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  892. }
  893. /*
  894. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  895. * 1510 does not seem to have a wake-up register. If JTAG is connected
  896. * to the target, system will wake up always on GPIO events. While
  897. * system is running all registered GPIO interrupts need to have wake-up
  898. * enabled. When system is suspended, only selected GPIO interrupts need
  899. * to have wake-up enabled.
  900. */
  901. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  902. {
  903. unsigned long uninitialized_var(flags);
  904. switch (bank->method) {
  905. #ifdef CONFIG_ARCH_OMAP16XX
  906. case METHOD_MPUIO:
  907. case METHOD_GPIO_1610:
  908. spin_lock_irqsave(&bank->lock, flags);
  909. if (enable)
  910. bank->suspend_wakeup |= (1 << gpio);
  911. else
  912. bank->suspend_wakeup &= ~(1 << gpio);
  913. spin_unlock_irqrestore(&bank->lock, flags);
  914. return 0;
  915. #endif
  916. #ifdef CONFIG_ARCH_OMAP2PLUS
  917. case METHOD_GPIO_24XX:
  918. case METHOD_GPIO_44XX:
  919. if (bank->non_wakeup_gpios & (1 << gpio)) {
  920. printk(KERN_ERR "Unable to modify wakeup on "
  921. "non-wakeup GPIO%d\n",
  922. (bank - gpio_bank) * 32 + gpio);
  923. return -EINVAL;
  924. }
  925. spin_lock_irqsave(&bank->lock, flags);
  926. if (enable)
  927. bank->suspend_wakeup |= (1 << gpio);
  928. else
  929. bank->suspend_wakeup &= ~(1 << gpio);
  930. spin_unlock_irqrestore(&bank->lock, flags);
  931. return 0;
  932. #endif
  933. default:
  934. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  935. bank->method);
  936. return -EINVAL;
  937. }
  938. }
  939. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  940. {
  941. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  942. _set_gpio_irqenable(bank, gpio, 0);
  943. _clear_gpio_irqstatus(bank, gpio);
  944. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  945. }
  946. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  947. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  948. {
  949. unsigned int gpio = d->irq - IH_GPIO_BASE;
  950. struct gpio_bank *bank;
  951. int retval;
  952. if (check_gpio(gpio) < 0)
  953. return -ENODEV;
  954. bank = irq_data_get_irq_chip_data(d);
  955. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  956. return retval;
  957. }
  958. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  959. {
  960. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  961. unsigned long flags;
  962. spin_lock_irqsave(&bank->lock, flags);
  963. /* Set trigger to none. You need to enable the desired trigger with
  964. * request_irq() or set_irq_type().
  965. */
  966. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  967. #ifdef CONFIG_ARCH_OMAP15XX
  968. if (bank->method == METHOD_GPIO_1510) {
  969. void __iomem *reg;
  970. /* Claim the pin for MPU */
  971. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  972. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  973. }
  974. #endif
  975. if (!cpu_class_is_omap1()) {
  976. if (!bank->mod_usage) {
  977. void __iomem *reg = bank->base;
  978. u32 ctrl;
  979. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  980. reg += OMAP24XX_GPIO_CTRL;
  981. else if (cpu_is_omap44xx())
  982. reg += OMAP4_GPIO_CTRL;
  983. ctrl = __raw_readl(reg);
  984. /* Module is enabled, clocks are not gated */
  985. ctrl &= 0xFFFFFFFE;
  986. __raw_writel(ctrl, reg);
  987. }
  988. bank->mod_usage |= 1 << offset;
  989. }
  990. spin_unlock_irqrestore(&bank->lock, flags);
  991. return 0;
  992. }
  993. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  994. {
  995. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  996. unsigned long flags;
  997. spin_lock_irqsave(&bank->lock, flags);
  998. #ifdef CONFIG_ARCH_OMAP16XX
  999. if (bank->method == METHOD_GPIO_1610) {
  1000. /* Disable wake-up during idle for dynamic tick */
  1001. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1002. __raw_writel(1 << offset, reg);
  1003. }
  1004. #endif
  1005. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1006. if (bank->method == METHOD_GPIO_24XX) {
  1007. /* Disable wake-up during idle for dynamic tick */
  1008. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1009. __raw_writel(1 << offset, reg);
  1010. }
  1011. #endif
  1012. #ifdef CONFIG_ARCH_OMAP4
  1013. if (bank->method == METHOD_GPIO_44XX) {
  1014. /* Disable wake-up during idle for dynamic tick */
  1015. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1016. __raw_writel(1 << offset, reg);
  1017. }
  1018. #endif
  1019. if (!cpu_class_is_omap1()) {
  1020. bank->mod_usage &= ~(1 << offset);
  1021. if (!bank->mod_usage) {
  1022. void __iomem *reg = bank->base;
  1023. u32 ctrl;
  1024. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1025. reg += OMAP24XX_GPIO_CTRL;
  1026. else if (cpu_is_omap44xx())
  1027. reg += OMAP4_GPIO_CTRL;
  1028. ctrl = __raw_readl(reg);
  1029. /* Module is disabled, clocks are gated */
  1030. ctrl |= 1;
  1031. __raw_writel(ctrl, reg);
  1032. }
  1033. }
  1034. _reset_gpio(bank, bank->chip.base + offset);
  1035. spin_unlock_irqrestore(&bank->lock, flags);
  1036. }
  1037. /*
  1038. * We need to unmask the GPIO bank interrupt as soon as possible to
  1039. * avoid missing GPIO interrupts for other lines in the bank.
  1040. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1041. * in the bank to avoid missing nested interrupts for a GPIO line.
  1042. * If we wait to unmask individual GPIO lines in the bank after the
  1043. * line's interrupt handler has been run, we may miss some nested
  1044. * interrupts.
  1045. */
  1046. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1047. {
  1048. void __iomem *isr_reg = NULL;
  1049. u32 isr;
  1050. unsigned int gpio_irq, gpio_index;
  1051. struct gpio_bank *bank;
  1052. u32 retrigger = 0;
  1053. int unmasked = 0;
  1054. desc->irq_data.chip->irq_ack(&desc->irq_data);
  1055. bank = irq_get_handler_data(irq);
  1056. #ifdef CONFIG_ARCH_OMAP1
  1057. if (bank->method == METHOD_MPUIO)
  1058. isr_reg = bank->base +
  1059. OMAP_MPUIO_GPIO_INT / bank->stride;
  1060. #endif
  1061. #ifdef CONFIG_ARCH_OMAP15XX
  1062. if (bank->method == METHOD_GPIO_1510)
  1063. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1064. #endif
  1065. #if defined(CONFIG_ARCH_OMAP16XX)
  1066. if (bank->method == METHOD_GPIO_1610)
  1067. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1068. #endif
  1069. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1070. if (bank->method == METHOD_GPIO_7XX)
  1071. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1072. #endif
  1073. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1074. if (bank->method == METHOD_GPIO_24XX)
  1075. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1076. #endif
  1077. #if defined(CONFIG_ARCH_OMAP4)
  1078. if (bank->method == METHOD_GPIO_44XX)
  1079. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1080. #endif
  1081. if (WARN_ON(!isr_reg))
  1082. goto exit;
  1083. while(1) {
  1084. u32 isr_saved, level_mask = 0;
  1085. u32 enabled;
  1086. enabled = _get_gpio_irqbank_mask(bank);
  1087. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1088. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1089. isr &= 0x0000ffff;
  1090. if (cpu_class_is_omap2()) {
  1091. level_mask = bank->level_mask & enabled;
  1092. }
  1093. /* clear edge sensitive interrupts before handler(s) are
  1094. called so that we don't miss any interrupt occurred while
  1095. executing them */
  1096. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1097. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1098. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1099. /* if there is only edge sensitive GPIO pin interrupts
  1100. configured, we could unmask GPIO bank interrupt immediately */
  1101. if (!level_mask && !unmasked) {
  1102. unmasked = 1;
  1103. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  1104. }
  1105. isr |= retrigger;
  1106. retrigger = 0;
  1107. if (!isr)
  1108. break;
  1109. gpio_irq = bank->virtual_irq_start;
  1110. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1111. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1112. if (!(isr & 1))
  1113. continue;
  1114. #ifdef CONFIG_ARCH_OMAP1
  1115. /*
  1116. * Some chips can't respond to both rising and falling
  1117. * at the same time. If this irq was requested with
  1118. * both flags, we need to flip the ICR data for the IRQ
  1119. * to respond to the IRQ for the opposite direction.
  1120. * This will be indicated in the bank toggle_mask.
  1121. */
  1122. if (bank->toggle_mask & (1 << gpio_index))
  1123. _toggle_gpio_edge_triggering(bank, gpio_index);
  1124. #endif
  1125. generic_handle_irq(gpio_irq);
  1126. }
  1127. }
  1128. /* if bank has any level sensitive GPIO pin interrupt
  1129. configured, we must unmask the bank interrupt only after
  1130. handler(s) are executed in order to avoid spurious bank
  1131. interrupt */
  1132. exit:
  1133. if (!unmasked)
  1134. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  1135. }
  1136. static void gpio_irq_shutdown(struct irq_data *d)
  1137. {
  1138. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1139. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1140. _reset_gpio(bank, gpio);
  1141. }
  1142. static void gpio_ack_irq(struct irq_data *d)
  1143. {
  1144. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1145. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1146. _clear_gpio_irqstatus(bank, gpio);
  1147. }
  1148. static void gpio_mask_irq(struct irq_data *d)
  1149. {
  1150. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1151. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1152. _set_gpio_irqenable(bank, gpio, 0);
  1153. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1154. }
  1155. static void gpio_unmask_irq(struct irq_data *d)
  1156. {
  1157. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1158. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1159. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1160. u32 trigger = irqd_get_trigger_type(d);
  1161. if (trigger)
  1162. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1163. /* For level-triggered GPIOs, the clearing must be done after
  1164. * the HW source is cleared, thus after the handler has run */
  1165. if (bank->level_mask & irq_mask) {
  1166. _set_gpio_irqenable(bank, gpio, 0);
  1167. _clear_gpio_irqstatus(bank, gpio);
  1168. }
  1169. _set_gpio_irqenable(bank, gpio, 1);
  1170. }
  1171. static struct irq_chip gpio_irq_chip = {
  1172. .name = "GPIO",
  1173. .irq_shutdown = gpio_irq_shutdown,
  1174. .irq_ack = gpio_ack_irq,
  1175. .irq_mask = gpio_mask_irq,
  1176. .irq_unmask = gpio_unmask_irq,
  1177. .irq_set_type = gpio_irq_type,
  1178. .irq_set_wake = gpio_wake_enable,
  1179. };
  1180. /*---------------------------------------------------------------------*/
  1181. #ifdef CONFIG_ARCH_OMAP1
  1182. /* MPUIO uses the always-on 32k clock */
  1183. static void mpuio_ack_irq(struct irq_data *d)
  1184. {
  1185. /* The ISR is reset automatically, so do nothing here. */
  1186. }
  1187. static void mpuio_mask_irq(struct irq_data *d)
  1188. {
  1189. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1190. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1191. _set_gpio_irqenable(bank, gpio, 0);
  1192. }
  1193. static void mpuio_unmask_irq(struct irq_data *d)
  1194. {
  1195. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1196. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1197. _set_gpio_irqenable(bank, gpio, 1);
  1198. }
  1199. static struct irq_chip mpuio_irq_chip = {
  1200. .name = "MPUIO",
  1201. .irq_ack = mpuio_ack_irq,
  1202. .irq_mask = mpuio_mask_irq,
  1203. .irq_unmask = mpuio_unmask_irq,
  1204. .irq_set_type = gpio_irq_type,
  1205. #ifdef CONFIG_ARCH_OMAP16XX
  1206. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1207. .irq_set_wake = gpio_wake_enable,
  1208. #endif
  1209. };
  1210. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1211. #ifdef CONFIG_ARCH_OMAP16XX
  1212. #include <linux/platform_device.h>
  1213. static int omap_mpuio_suspend_noirq(struct device *dev)
  1214. {
  1215. struct platform_device *pdev = to_platform_device(dev);
  1216. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1217. void __iomem *mask_reg = bank->base +
  1218. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1219. unsigned long flags;
  1220. spin_lock_irqsave(&bank->lock, flags);
  1221. bank->saved_wakeup = __raw_readl(mask_reg);
  1222. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1223. spin_unlock_irqrestore(&bank->lock, flags);
  1224. return 0;
  1225. }
  1226. static int omap_mpuio_resume_noirq(struct device *dev)
  1227. {
  1228. struct platform_device *pdev = to_platform_device(dev);
  1229. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1230. void __iomem *mask_reg = bank->base +
  1231. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1232. unsigned long flags;
  1233. spin_lock_irqsave(&bank->lock, flags);
  1234. __raw_writel(bank->saved_wakeup, mask_reg);
  1235. spin_unlock_irqrestore(&bank->lock, flags);
  1236. return 0;
  1237. }
  1238. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1239. .suspend_noirq = omap_mpuio_suspend_noirq,
  1240. .resume_noirq = omap_mpuio_resume_noirq,
  1241. };
  1242. /* use platform_driver for this, now that there's no longer any
  1243. * point to sys_device (other than not disturbing old code).
  1244. */
  1245. static struct platform_driver omap_mpuio_driver = {
  1246. .driver = {
  1247. .name = "mpuio",
  1248. .pm = &omap_mpuio_dev_pm_ops,
  1249. },
  1250. };
  1251. static struct platform_device omap_mpuio_device = {
  1252. .name = "mpuio",
  1253. .id = -1,
  1254. .dev = {
  1255. .driver = &omap_mpuio_driver.driver,
  1256. }
  1257. /* could list the /proc/iomem resources */
  1258. };
  1259. static inline void mpuio_init(void)
  1260. {
  1261. struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
  1262. platform_set_drvdata(&omap_mpuio_device, bank);
  1263. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1264. (void) platform_device_register(&omap_mpuio_device);
  1265. }
  1266. #else
  1267. static inline void mpuio_init(void) {}
  1268. #endif /* 16xx */
  1269. #else
  1270. extern struct irq_chip mpuio_irq_chip;
  1271. #define bank_is_mpuio(bank) 0
  1272. static inline void mpuio_init(void) {}
  1273. #endif
  1274. /*---------------------------------------------------------------------*/
  1275. /* REVISIT these are stupid implementations! replace by ones that
  1276. * don't switch on METHOD_* and which mostly avoid spinlocks
  1277. */
  1278. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1279. {
  1280. struct gpio_bank *bank;
  1281. unsigned long flags;
  1282. bank = container_of(chip, struct gpio_bank, chip);
  1283. spin_lock_irqsave(&bank->lock, flags);
  1284. _set_gpio_direction(bank, offset, 1);
  1285. spin_unlock_irqrestore(&bank->lock, flags);
  1286. return 0;
  1287. }
  1288. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1289. {
  1290. void __iomem *reg = bank->base;
  1291. switch (bank->method) {
  1292. case METHOD_MPUIO:
  1293. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1294. break;
  1295. case METHOD_GPIO_1510:
  1296. reg += OMAP1510_GPIO_DIR_CONTROL;
  1297. break;
  1298. case METHOD_GPIO_1610:
  1299. reg += OMAP1610_GPIO_DIRECTION;
  1300. break;
  1301. case METHOD_GPIO_7XX:
  1302. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1303. break;
  1304. case METHOD_GPIO_24XX:
  1305. reg += OMAP24XX_GPIO_OE;
  1306. break;
  1307. case METHOD_GPIO_44XX:
  1308. reg += OMAP4_GPIO_OE;
  1309. break;
  1310. default:
  1311. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1312. return -EINVAL;
  1313. }
  1314. return __raw_readl(reg) & mask;
  1315. }
  1316. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1317. {
  1318. struct gpio_bank *bank;
  1319. void __iomem *reg;
  1320. int gpio;
  1321. u32 mask;
  1322. gpio = chip->base + offset;
  1323. bank = get_gpio_bank(gpio);
  1324. reg = bank->base;
  1325. mask = 1 << get_gpio_index(gpio);
  1326. if (gpio_is_input(bank, mask))
  1327. return _get_gpio_datain(bank, gpio);
  1328. else
  1329. return _get_gpio_dataout(bank, gpio);
  1330. }
  1331. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1332. {
  1333. struct gpio_bank *bank;
  1334. unsigned long flags;
  1335. bank = container_of(chip, struct gpio_bank, chip);
  1336. spin_lock_irqsave(&bank->lock, flags);
  1337. _set_gpio_dataout(bank, offset, value);
  1338. _set_gpio_direction(bank, offset, 0);
  1339. spin_unlock_irqrestore(&bank->lock, flags);
  1340. return 0;
  1341. }
  1342. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1343. unsigned debounce)
  1344. {
  1345. struct gpio_bank *bank;
  1346. unsigned long flags;
  1347. bank = container_of(chip, struct gpio_bank, chip);
  1348. if (!bank->dbck) {
  1349. bank->dbck = clk_get(bank->dev, "dbclk");
  1350. if (IS_ERR(bank->dbck))
  1351. dev_err(bank->dev, "Could not get gpio dbck\n");
  1352. }
  1353. spin_lock_irqsave(&bank->lock, flags);
  1354. _set_gpio_debounce(bank, offset, debounce);
  1355. spin_unlock_irqrestore(&bank->lock, flags);
  1356. return 0;
  1357. }
  1358. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1359. {
  1360. struct gpio_bank *bank;
  1361. unsigned long flags;
  1362. bank = container_of(chip, struct gpio_bank, chip);
  1363. spin_lock_irqsave(&bank->lock, flags);
  1364. _set_gpio_dataout(bank, offset, value);
  1365. spin_unlock_irqrestore(&bank->lock, flags);
  1366. }
  1367. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1368. {
  1369. struct gpio_bank *bank;
  1370. bank = container_of(chip, struct gpio_bank, chip);
  1371. return bank->virtual_irq_start + offset;
  1372. }
  1373. /*---------------------------------------------------------------------*/
  1374. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1375. {
  1376. u32 rev;
  1377. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1378. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1379. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1380. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1381. else if (cpu_is_omap44xx())
  1382. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1383. else
  1384. return;
  1385. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1386. (rev >> 4) & 0x0f, rev & 0x0f);
  1387. }
  1388. /* This lock class tells lockdep that GPIO irqs are in a different
  1389. * category than their parents, so it won't report false recursion.
  1390. */
  1391. static struct lock_class_key gpio_lock_class;
  1392. static inline int init_gpio_info(struct platform_device *pdev)
  1393. {
  1394. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1395. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1396. GFP_KERNEL);
  1397. if (!gpio_bank) {
  1398. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1399. return -ENOMEM;
  1400. }
  1401. return 0;
  1402. }
  1403. /* TODO: Cleanup cpu_is_* checks */
  1404. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1405. {
  1406. if (cpu_class_is_omap2()) {
  1407. if (cpu_is_omap44xx()) {
  1408. __raw_writel(0xffffffff, bank->base +
  1409. OMAP4_GPIO_IRQSTATUSCLR0);
  1410. __raw_writel(0x00000000, bank->base +
  1411. OMAP4_GPIO_DEBOUNCENABLE);
  1412. /* Initialize interface clk ungated, module enabled */
  1413. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1414. } else if (cpu_is_omap34xx()) {
  1415. __raw_writel(0x00000000, bank->base +
  1416. OMAP24XX_GPIO_IRQENABLE1);
  1417. __raw_writel(0xffffffff, bank->base +
  1418. OMAP24XX_GPIO_IRQSTATUS1);
  1419. __raw_writel(0x00000000, bank->base +
  1420. OMAP24XX_GPIO_DEBOUNCE_EN);
  1421. /* Initialize interface clk ungated, module enabled */
  1422. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1423. } else if (cpu_is_omap24xx()) {
  1424. static const u32 non_wakeup_gpios[] = {
  1425. 0xe203ffc0, 0x08700040
  1426. };
  1427. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1428. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1429. }
  1430. } else if (cpu_class_is_omap1()) {
  1431. if (bank_is_mpuio(bank))
  1432. __raw_writew(0xffff, bank->base +
  1433. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1434. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1435. __raw_writew(0xffff, bank->base
  1436. + OMAP1510_GPIO_INT_MASK);
  1437. __raw_writew(0x0000, bank->base
  1438. + OMAP1510_GPIO_INT_STATUS);
  1439. }
  1440. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1441. __raw_writew(0x0000, bank->base
  1442. + OMAP1610_GPIO_IRQENABLE1);
  1443. __raw_writew(0xffff, bank->base
  1444. + OMAP1610_GPIO_IRQSTATUS1);
  1445. __raw_writew(0x0014, bank->base
  1446. + OMAP1610_GPIO_SYSCONFIG);
  1447. /*
  1448. * Enable system clock for GPIO module.
  1449. * The CAM_CLK_CTRL *is* really the right place.
  1450. */
  1451. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1452. ULPD_CAM_CLK_CTRL);
  1453. }
  1454. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1455. __raw_writel(0xffffffff, bank->base
  1456. + OMAP7XX_GPIO_INT_MASK);
  1457. __raw_writel(0x00000000, bank->base
  1458. + OMAP7XX_GPIO_INT_STATUS);
  1459. }
  1460. }
  1461. }
  1462. static void __init omap_gpio_chip_init(struct gpio_bank *bank)
  1463. {
  1464. int j;
  1465. static int gpio;
  1466. bank->mod_usage = 0;
  1467. /*
  1468. * REVISIT eventually switch from OMAP-specific gpio structs
  1469. * over to the generic ones
  1470. */
  1471. bank->chip.request = omap_gpio_request;
  1472. bank->chip.free = omap_gpio_free;
  1473. bank->chip.direction_input = gpio_input;
  1474. bank->chip.get = gpio_get;
  1475. bank->chip.direction_output = gpio_output;
  1476. bank->chip.set_debounce = gpio_debounce;
  1477. bank->chip.set = gpio_set;
  1478. bank->chip.to_irq = gpio_2irq;
  1479. if (bank_is_mpuio(bank)) {
  1480. bank->chip.label = "mpuio";
  1481. #ifdef CONFIG_ARCH_OMAP16XX
  1482. bank->chip.dev = &omap_mpuio_device.dev;
  1483. #endif
  1484. bank->chip.base = OMAP_MPUIO(0);
  1485. } else {
  1486. bank->chip.label = "gpio";
  1487. bank->chip.base = gpio;
  1488. gpio += bank_width;
  1489. }
  1490. bank->chip.ngpio = bank_width;
  1491. gpiochip_add(&bank->chip);
  1492. for (j = bank->virtual_irq_start;
  1493. j < bank->virtual_irq_start + bank_width; j++) {
  1494. irq_set_lockdep_class(j, &gpio_lock_class);
  1495. irq_set_chip_data(j, bank);
  1496. if (bank_is_mpuio(bank))
  1497. irq_set_chip(j, &mpuio_irq_chip);
  1498. else
  1499. irq_set_chip(j, &gpio_irq_chip);
  1500. irq_set_handler(j, handle_simple_irq);
  1501. set_irq_flags(j, IRQF_VALID);
  1502. }
  1503. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1504. irq_set_handler_data(bank->irq, bank);
  1505. }
  1506. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1507. {
  1508. static int gpio_init_done;
  1509. struct omap_gpio_platform_data *pdata;
  1510. struct resource *res;
  1511. int id;
  1512. struct gpio_bank *bank;
  1513. if (!pdev->dev.platform_data)
  1514. return -EINVAL;
  1515. pdata = pdev->dev.platform_data;
  1516. if (!gpio_init_done) {
  1517. int ret;
  1518. ret = init_gpio_info(pdev);
  1519. if (ret)
  1520. return ret;
  1521. }
  1522. id = pdev->id;
  1523. bank = &gpio_bank[id];
  1524. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1525. if (unlikely(!res)) {
  1526. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1527. return -ENODEV;
  1528. }
  1529. bank->irq = res->start;
  1530. bank->virtual_irq_start = pdata->virtual_irq_start;
  1531. bank->method = pdata->bank_type;
  1532. bank->dev = &pdev->dev;
  1533. bank->dbck_flag = pdata->dbck_flag;
  1534. bank->stride = pdata->bank_stride;
  1535. bank_width = pdata->bank_width;
  1536. spin_lock_init(&bank->lock);
  1537. /* Static mapping, never released */
  1538. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1539. if (unlikely(!res)) {
  1540. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1541. return -ENODEV;
  1542. }
  1543. bank->base = ioremap(res->start, resource_size(res));
  1544. if (!bank->base) {
  1545. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1546. return -ENOMEM;
  1547. }
  1548. pm_runtime_enable(bank->dev);
  1549. pm_runtime_get_sync(bank->dev);
  1550. omap_gpio_mod_init(bank, id);
  1551. omap_gpio_chip_init(bank);
  1552. omap_gpio_show_rev(bank);
  1553. if (!gpio_init_done)
  1554. gpio_init_done = 1;
  1555. return 0;
  1556. }
  1557. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1558. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1559. {
  1560. int i;
  1561. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1562. return 0;
  1563. for (i = 0; i < gpio_bank_count; i++) {
  1564. struct gpio_bank *bank = &gpio_bank[i];
  1565. void __iomem *wake_status;
  1566. void __iomem *wake_clear;
  1567. void __iomem *wake_set;
  1568. unsigned long flags;
  1569. switch (bank->method) {
  1570. #ifdef CONFIG_ARCH_OMAP16XX
  1571. case METHOD_GPIO_1610:
  1572. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1573. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1574. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1575. break;
  1576. #endif
  1577. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1578. case METHOD_GPIO_24XX:
  1579. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1580. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1581. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1582. break;
  1583. #endif
  1584. #ifdef CONFIG_ARCH_OMAP4
  1585. case METHOD_GPIO_44XX:
  1586. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1587. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1588. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1589. break;
  1590. #endif
  1591. default:
  1592. continue;
  1593. }
  1594. spin_lock_irqsave(&bank->lock, flags);
  1595. bank->saved_wakeup = __raw_readl(wake_status);
  1596. __raw_writel(0xffffffff, wake_clear);
  1597. __raw_writel(bank->suspend_wakeup, wake_set);
  1598. spin_unlock_irqrestore(&bank->lock, flags);
  1599. }
  1600. return 0;
  1601. }
  1602. static int omap_gpio_resume(struct sys_device *dev)
  1603. {
  1604. int i;
  1605. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1606. return 0;
  1607. for (i = 0; i < gpio_bank_count; i++) {
  1608. struct gpio_bank *bank = &gpio_bank[i];
  1609. void __iomem *wake_clear;
  1610. void __iomem *wake_set;
  1611. unsigned long flags;
  1612. switch (bank->method) {
  1613. #ifdef CONFIG_ARCH_OMAP16XX
  1614. case METHOD_GPIO_1610:
  1615. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1616. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1617. break;
  1618. #endif
  1619. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1620. case METHOD_GPIO_24XX:
  1621. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1622. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1623. break;
  1624. #endif
  1625. #ifdef CONFIG_ARCH_OMAP4
  1626. case METHOD_GPIO_44XX:
  1627. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1628. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1629. break;
  1630. #endif
  1631. default:
  1632. continue;
  1633. }
  1634. spin_lock_irqsave(&bank->lock, flags);
  1635. __raw_writel(0xffffffff, wake_clear);
  1636. __raw_writel(bank->saved_wakeup, wake_set);
  1637. spin_unlock_irqrestore(&bank->lock, flags);
  1638. }
  1639. return 0;
  1640. }
  1641. static struct sysdev_class omap_gpio_sysclass = {
  1642. .name = "gpio",
  1643. .suspend = omap_gpio_suspend,
  1644. .resume = omap_gpio_resume,
  1645. };
  1646. static struct sys_device omap_gpio_device = {
  1647. .id = 0,
  1648. .cls = &omap_gpio_sysclass,
  1649. };
  1650. #endif
  1651. #ifdef CONFIG_ARCH_OMAP2PLUS
  1652. static int workaround_enabled;
  1653. void omap2_gpio_prepare_for_idle(int off_mode)
  1654. {
  1655. int i, c = 0;
  1656. int min = 0;
  1657. if (cpu_is_omap34xx())
  1658. min = 1;
  1659. for (i = min; i < gpio_bank_count; i++) {
  1660. struct gpio_bank *bank = &gpio_bank[i];
  1661. u32 l1 = 0, l2 = 0;
  1662. int j;
  1663. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1664. clk_disable(bank->dbck);
  1665. if (!off_mode)
  1666. continue;
  1667. /* If going to OFF, remove triggering for all
  1668. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1669. * generated. See OMAP2420 Errata item 1.101. */
  1670. if (!(bank->enabled_non_wakeup_gpios))
  1671. continue;
  1672. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1673. bank->saved_datain = __raw_readl(bank->base +
  1674. OMAP24XX_GPIO_DATAIN);
  1675. l1 = __raw_readl(bank->base +
  1676. OMAP24XX_GPIO_FALLINGDETECT);
  1677. l2 = __raw_readl(bank->base +
  1678. OMAP24XX_GPIO_RISINGDETECT);
  1679. }
  1680. if (cpu_is_omap44xx()) {
  1681. bank->saved_datain = __raw_readl(bank->base +
  1682. OMAP4_GPIO_DATAIN);
  1683. l1 = __raw_readl(bank->base +
  1684. OMAP4_GPIO_FALLINGDETECT);
  1685. l2 = __raw_readl(bank->base +
  1686. OMAP4_GPIO_RISINGDETECT);
  1687. }
  1688. bank->saved_fallingdetect = l1;
  1689. bank->saved_risingdetect = l2;
  1690. l1 &= ~bank->enabled_non_wakeup_gpios;
  1691. l2 &= ~bank->enabled_non_wakeup_gpios;
  1692. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1693. __raw_writel(l1, bank->base +
  1694. OMAP24XX_GPIO_FALLINGDETECT);
  1695. __raw_writel(l2, bank->base +
  1696. OMAP24XX_GPIO_RISINGDETECT);
  1697. }
  1698. if (cpu_is_omap44xx()) {
  1699. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1700. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1701. }
  1702. c++;
  1703. }
  1704. if (!c) {
  1705. workaround_enabled = 0;
  1706. return;
  1707. }
  1708. workaround_enabled = 1;
  1709. }
  1710. void omap2_gpio_resume_after_idle(void)
  1711. {
  1712. int i;
  1713. int min = 0;
  1714. if (cpu_is_omap34xx())
  1715. min = 1;
  1716. for (i = min; i < gpio_bank_count; i++) {
  1717. struct gpio_bank *bank = &gpio_bank[i];
  1718. u32 l = 0, gen, gen0, gen1;
  1719. int j;
  1720. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1721. clk_enable(bank->dbck);
  1722. if (!workaround_enabled)
  1723. continue;
  1724. if (!(bank->enabled_non_wakeup_gpios))
  1725. continue;
  1726. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1727. __raw_writel(bank->saved_fallingdetect,
  1728. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1729. __raw_writel(bank->saved_risingdetect,
  1730. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1731. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1732. }
  1733. if (cpu_is_omap44xx()) {
  1734. __raw_writel(bank->saved_fallingdetect,
  1735. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1736. __raw_writel(bank->saved_risingdetect,
  1737. bank->base + OMAP4_GPIO_RISINGDETECT);
  1738. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1739. }
  1740. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1741. * state. If so, generate an IRQ by software. This is
  1742. * horribly racy, but it's the best we can do to work around
  1743. * this silicon bug. */
  1744. l ^= bank->saved_datain;
  1745. l &= bank->enabled_non_wakeup_gpios;
  1746. /*
  1747. * No need to generate IRQs for the rising edge for gpio IRQs
  1748. * configured with falling edge only; and vice versa.
  1749. */
  1750. gen0 = l & bank->saved_fallingdetect;
  1751. gen0 &= bank->saved_datain;
  1752. gen1 = l & bank->saved_risingdetect;
  1753. gen1 &= ~(bank->saved_datain);
  1754. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1755. gen = l & (~(bank->saved_fallingdetect) &
  1756. ~(bank->saved_risingdetect));
  1757. /* Consider all GPIO IRQs needed to be updated */
  1758. gen |= gen0 | gen1;
  1759. if (gen) {
  1760. u32 old0, old1;
  1761. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1762. old0 = __raw_readl(bank->base +
  1763. OMAP24XX_GPIO_LEVELDETECT0);
  1764. old1 = __raw_readl(bank->base +
  1765. OMAP24XX_GPIO_LEVELDETECT1);
  1766. __raw_writel(old0 | gen, bank->base +
  1767. OMAP24XX_GPIO_LEVELDETECT0);
  1768. __raw_writel(old1 | gen, bank->base +
  1769. OMAP24XX_GPIO_LEVELDETECT1);
  1770. __raw_writel(old0, bank->base +
  1771. OMAP24XX_GPIO_LEVELDETECT0);
  1772. __raw_writel(old1, bank->base +
  1773. OMAP24XX_GPIO_LEVELDETECT1);
  1774. }
  1775. if (cpu_is_omap44xx()) {
  1776. old0 = __raw_readl(bank->base +
  1777. OMAP4_GPIO_LEVELDETECT0);
  1778. old1 = __raw_readl(bank->base +
  1779. OMAP4_GPIO_LEVELDETECT1);
  1780. __raw_writel(old0 | l, bank->base +
  1781. OMAP4_GPIO_LEVELDETECT0);
  1782. __raw_writel(old1 | l, bank->base +
  1783. OMAP4_GPIO_LEVELDETECT1);
  1784. __raw_writel(old0, bank->base +
  1785. OMAP4_GPIO_LEVELDETECT0);
  1786. __raw_writel(old1, bank->base +
  1787. OMAP4_GPIO_LEVELDETECT1);
  1788. }
  1789. }
  1790. }
  1791. }
  1792. #endif
  1793. #ifdef CONFIG_ARCH_OMAP3
  1794. /* save the registers of bank 2-6 */
  1795. void omap_gpio_save_context(void)
  1796. {
  1797. int i;
  1798. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1799. for (i = 1; i < gpio_bank_count; i++) {
  1800. struct gpio_bank *bank = &gpio_bank[i];
  1801. gpio_context[i].irqenable1 =
  1802. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1803. gpio_context[i].irqenable2 =
  1804. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1805. gpio_context[i].wake_en =
  1806. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1807. gpio_context[i].ctrl =
  1808. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1809. gpio_context[i].oe =
  1810. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1811. gpio_context[i].leveldetect0 =
  1812. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1813. gpio_context[i].leveldetect1 =
  1814. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1815. gpio_context[i].risingdetect =
  1816. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1817. gpio_context[i].fallingdetect =
  1818. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1819. gpio_context[i].dataout =
  1820. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1821. }
  1822. }
  1823. /* restore the required registers of bank 2-6 */
  1824. void omap_gpio_restore_context(void)
  1825. {
  1826. int i;
  1827. for (i = 1; i < gpio_bank_count; i++) {
  1828. struct gpio_bank *bank = &gpio_bank[i];
  1829. __raw_writel(gpio_context[i].irqenable1,
  1830. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1831. __raw_writel(gpio_context[i].irqenable2,
  1832. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1833. __raw_writel(gpio_context[i].wake_en,
  1834. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1835. __raw_writel(gpio_context[i].ctrl,
  1836. bank->base + OMAP24XX_GPIO_CTRL);
  1837. __raw_writel(gpio_context[i].oe,
  1838. bank->base + OMAP24XX_GPIO_OE);
  1839. __raw_writel(gpio_context[i].leveldetect0,
  1840. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1841. __raw_writel(gpio_context[i].leveldetect1,
  1842. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1843. __raw_writel(gpio_context[i].risingdetect,
  1844. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1845. __raw_writel(gpio_context[i].fallingdetect,
  1846. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1847. __raw_writel(gpio_context[i].dataout,
  1848. bank->base + OMAP24XX_GPIO_DATAOUT);
  1849. }
  1850. }
  1851. #endif
  1852. static struct platform_driver omap_gpio_driver = {
  1853. .probe = omap_gpio_probe,
  1854. .driver = {
  1855. .name = "omap_gpio",
  1856. },
  1857. };
  1858. /*
  1859. * gpio driver register needs to be done before
  1860. * machine_init functions access gpio APIs.
  1861. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1862. */
  1863. static int __init omap_gpio_drv_reg(void)
  1864. {
  1865. return platform_driver_register(&omap_gpio_driver);
  1866. }
  1867. postcore_initcall(omap_gpio_drv_reg);
  1868. static int __init omap_gpio_sysinit(void)
  1869. {
  1870. int ret = 0;
  1871. mpuio_init();
  1872. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1873. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1874. if (ret == 0) {
  1875. ret = sysdev_class_register(&omap_gpio_sysclass);
  1876. if (ret == 0)
  1877. ret = sysdev_register(&omap_gpio_device);
  1878. }
  1879. }
  1880. #endif
  1881. return ret;
  1882. }
  1883. arch_initcall(omap_gpio_sysinit);