ste_dma40.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2007-2010
  3. * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
  4. * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
  5. * License terms: GNU General Public License (GPL) version 2
  6. */
  7. #ifndef STE_DMA40_H
  8. #define STE_DMA40_H
  9. #include <linux/dmaengine.h>
  10. #include <linux/workqueue.h>
  11. #include <linux/interrupt.h>
  12. /*
  13. * Maxium size for a single dma descriptor
  14. * Size is limited to 16 bits.
  15. * Size is in the units of addr-widths (1,2,4,8 bytes)
  16. * Larger transfers will be split up to multiple linked desc
  17. */
  18. #define STEDMA40_MAX_SEG_SIZE 0xFFFF
  19. /* dev types for memcpy */
  20. #define STEDMA40_DEV_DST_MEMORY (-1)
  21. #define STEDMA40_DEV_SRC_MEMORY (-1)
  22. enum stedma40_mode {
  23. STEDMA40_MODE_LOGICAL = 0,
  24. STEDMA40_MODE_PHYSICAL,
  25. STEDMA40_MODE_OPERATION,
  26. };
  27. enum stedma40_mode_opt {
  28. STEDMA40_PCHAN_BASIC_MODE = 0,
  29. STEDMA40_LCHAN_SRC_LOG_DST_LOG = 0,
  30. STEDMA40_PCHAN_MODULO_MODE,
  31. STEDMA40_PCHAN_DOUBLE_DST_MODE,
  32. STEDMA40_LCHAN_SRC_PHY_DST_LOG,
  33. STEDMA40_LCHAN_SRC_LOG_DST_PHY,
  34. };
  35. #define STEDMA40_ESIZE_8_BIT 0x0
  36. #define STEDMA40_ESIZE_16_BIT 0x1
  37. #define STEDMA40_ESIZE_32_BIT 0x2
  38. #define STEDMA40_ESIZE_64_BIT 0x3
  39. /* The value 4 indicates that PEN-reg shall be set to 0 */
  40. #define STEDMA40_PSIZE_PHY_1 0x4
  41. #define STEDMA40_PSIZE_PHY_2 0x0
  42. #define STEDMA40_PSIZE_PHY_4 0x1
  43. #define STEDMA40_PSIZE_PHY_8 0x2
  44. #define STEDMA40_PSIZE_PHY_16 0x3
  45. /*
  46. * The number of elements differ in logical and
  47. * physical mode
  48. */
  49. #define STEDMA40_PSIZE_LOG_1 STEDMA40_PSIZE_PHY_2
  50. #define STEDMA40_PSIZE_LOG_4 STEDMA40_PSIZE_PHY_4
  51. #define STEDMA40_PSIZE_LOG_8 STEDMA40_PSIZE_PHY_8
  52. #define STEDMA40_PSIZE_LOG_16 STEDMA40_PSIZE_PHY_16
  53. /* Maximum number of possible physical channels */
  54. #define STEDMA40_MAX_PHYS 32
  55. enum stedma40_flow_ctrl {
  56. STEDMA40_NO_FLOW_CTRL,
  57. STEDMA40_FLOW_CTRL,
  58. };
  59. enum stedma40_periph_data_width {
  60. STEDMA40_BYTE_WIDTH = STEDMA40_ESIZE_8_BIT,
  61. STEDMA40_HALFWORD_WIDTH = STEDMA40_ESIZE_16_BIT,
  62. STEDMA40_WORD_WIDTH = STEDMA40_ESIZE_32_BIT,
  63. STEDMA40_DOUBLEWORD_WIDTH = STEDMA40_ESIZE_64_BIT
  64. };
  65. enum stedma40_xfer_dir {
  66. STEDMA40_MEM_TO_MEM = 1,
  67. STEDMA40_MEM_TO_PERIPH,
  68. STEDMA40_PERIPH_TO_MEM,
  69. STEDMA40_PERIPH_TO_PERIPH
  70. };
  71. /**
  72. * struct stedma40_chan_cfg - dst/src channel configuration
  73. *
  74. * @big_endian: true if the src/dst should be read as big endian
  75. * @data_width: Data width of the src/dst hardware
  76. * @p_size: Burst size
  77. * @flow_ctrl: Flow control on/off.
  78. */
  79. struct stedma40_half_channel_info {
  80. bool big_endian;
  81. enum stedma40_periph_data_width data_width;
  82. int psize;
  83. enum stedma40_flow_ctrl flow_ctrl;
  84. };
  85. /**
  86. * struct stedma40_chan_cfg - Structure to be filled by client drivers.
  87. *
  88. * @dir: MEM 2 MEM, PERIPH 2 MEM , MEM 2 PERIPH, PERIPH 2 PERIPH
  89. * @high_priority: true if high-priority
  90. * @realtime: true if realtime mode is to be enabled. Only available on DMA40
  91. * version 3+, i.e DB8500v2+
  92. * @mode: channel mode: physical, logical, or operation
  93. * @mode_opt: options for the chosen channel mode
  94. * @src_dev_type: Src device type
  95. * @dst_dev_type: Dst device type
  96. * @src_info: Parameters for dst half channel
  97. * @dst_info: Parameters for dst half channel
  98. *
  99. *
  100. * This structure has to be filled by the client drivers.
  101. * It is recommended to do all dma configurations for clients in the machine.
  102. *
  103. */
  104. struct stedma40_chan_cfg {
  105. enum stedma40_xfer_dir dir;
  106. bool high_priority;
  107. bool realtime;
  108. enum stedma40_mode mode;
  109. enum stedma40_mode_opt mode_opt;
  110. int src_dev_type;
  111. int dst_dev_type;
  112. struct stedma40_half_channel_info src_info;
  113. struct stedma40_half_channel_info dst_info;
  114. };
  115. /**
  116. * struct stedma40_platform_data - Configuration struct for the dma device.
  117. *
  118. * @dev_len: length of dev_tx and dev_rx
  119. * @dev_tx: mapping between destination event line and io address
  120. * @dev_rx: mapping between source event line and io address
  121. * @memcpy: list of memcpy event lines
  122. * @memcpy_len: length of memcpy
  123. * @memcpy_conf_phy: default configuration of physical channel memcpy
  124. * @memcpy_conf_log: default configuration of logical channel memcpy
  125. * @disabled_channels: A vector, ending with -1, that marks physical channels
  126. * that are for different reasons not available for the driver.
  127. */
  128. struct stedma40_platform_data {
  129. u32 dev_len;
  130. const dma_addr_t *dev_tx;
  131. const dma_addr_t *dev_rx;
  132. int *memcpy;
  133. u32 memcpy_len;
  134. struct stedma40_chan_cfg *memcpy_conf_phy;
  135. struct stedma40_chan_cfg *memcpy_conf_log;
  136. int disabled_channels[STEDMA40_MAX_PHYS];
  137. };
  138. #ifdef CONFIG_STE_DMA40
  139. /**
  140. * stedma40_filter() - Provides stedma40_chan_cfg to the
  141. * ste_dma40 dma driver via the dmaengine framework.
  142. * does some checking of what's provided.
  143. *
  144. * Never directly called by client. It used by dmaengine.
  145. * @chan: dmaengine handle.
  146. * @data: Must be of type: struct stedma40_chan_cfg and is
  147. * the configuration of the framework.
  148. *
  149. *
  150. */
  151. bool stedma40_filter(struct dma_chan *chan, void *data);
  152. /**
  153. * stedma40_slave_mem() - Transfers a raw data buffer to or from a slave
  154. * (=device)
  155. *
  156. * @chan: dmaengine handle
  157. * @addr: source or destination physicall address.
  158. * @size: bytes to transfer
  159. * @direction: direction of transfer
  160. * @flags: is actually enum dma_ctrl_flags. See dmaengine.h
  161. */
  162. static inline struct
  163. dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
  164. dma_addr_t addr,
  165. unsigned int size,
  166. enum dma_data_direction direction,
  167. unsigned long flags)
  168. {
  169. struct scatterlist sg;
  170. sg_init_table(&sg, 1);
  171. sg.dma_address = addr;
  172. sg.length = size;
  173. return chan->device->device_prep_slave_sg(chan, &sg, 1,
  174. direction, flags);
  175. }
  176. #else
  177. static inline bool stedma40_filter(struct dma_chan *chan, void *data)
  178. {
  179. return false;
  180. }
  181. static inline struct
  182. dma_async_tx_descriptor *stedma40_slave_mem(struct dma_chan *chan,
  183. dma_addr_t addr,
  184. unsigned int size,
  185. enum dma_data_direction direction,
  186. unsigned long flags)
  187. {
  188. return NULL;
  189. }
  190. #endif
  191. #endif