mx53.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. #ifndef __MACH_MX53_H__
  2. #define __MACH_MX53_H__
  3. /*
  4. * IROM
  5. */
  6. #define MX53_IROM_BASE_ADDR 0x0
  7. #define MX53_IROM_SIZE SZ_64K
  8. /* TZIC */
  9. #define MX53_TZIC_BASE_ADDR 0x0FFFC000
  10. /*
  11. * AHCI SATA
  12. */
  13. #define MX53_SATA_BASE_ADDR 0x10000000
  14. /*
  15. * NFC
  16. */
  17. #define MX53_NFC_AXI_BASE_ADDR 0xF7FF0000 /* NAND flash AXI */
  18. #define MX53_NFC_AXI_SIZE SZ_64K
  19. /*
  20. * IRAM
  21. */
  22. #define MX53_IRAM_BASE_ADDR 0xF8000000 /* internal ram */
  23. #define MX53_IRAM_PARTITIONS 16
  24. #define MX53_IRAM_SIZE (MX53_IRAM_PARTITIONS * SZ_8K) /* 128KB */
  25. /*
  26. * Graphics Memory of GPU
  27. */
  28. #define MX53_IPU_CTRL_BASE_ADDR 0x18000000
  29. #define MX53_GPU2D_BASE_ADDR 0x20000000
  30. #define MX53_GPU_BASE_ADDR 0x30000000
  31. #define MX53_GPU_GMEM_BASE_ADDR 0xF8020000
  32. #define MX53_DEBUG_BASE_ADDR 0x40000000
  33. #define MX53_DEBUG_SIZE SZ_1M
  34. #define MX53_ETB_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00001000)
  35. #define MX53_ETM_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00002000)
  36. #define MX53_TPIU_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00003000)
  37. #define MX53_CTI0_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00004000)
  38. #define MX53_CTI1_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00005000)
  39. #define MX53_CTI2_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00006000)
  40. #define MX53_CTI3_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00007000)
  41. #define MX53_CORTEX_DBG_BASE_ADDR (MX53_DEBUG_BASE_ADDR + 0x00008000)
  42. /*
  43. * SPBA global module enabled #0
  44. */
  45. #define MX53_SPBA0_BASE_ADDR 0x50000000
  46. #define MX53_SPBA0_SIZE SZ_1M
  47. #define MX53_ESDHC1_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00004000)
  48. #define MX53_ESDHC2_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00008000)
  49. #define MX53_UART3_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x0000C000)
  50. #define MX53_ECSPI1_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00010000)
  51. #define MX53_SSI2_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00014000)
  52. #define MX53_ESDHC3_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00020000)
  53. #define MX53_ESDHC4_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00024000)
  54. #define MX53_SPDIF_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00028000)
  55. #define MX53_ASRC_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x0002C000)
  56. #define MX53_ATA_DMA_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00030000)
  57. #define MX53_SLIM_DMA_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00034000)
  58. #define MX53_HSI2C_DMA_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x00038000)
  59. #define MX53_SPBA_CTRL_BASE_ADDR (MX53_SPBA0_BASE_ADDR + 0x0003C000)
  60. /*
  61. * AIPS 1
  62. */
  63. #define MX53_AIPS1_BASE_ADDR 0x53F00000
  64. #define MX53_AIPS1_SIZE SZ_1M
  65. #define MX53_OTG_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00080000)
  66. #define MX53_GPIO1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00084000)
  67. #define MX53_GPIO2_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00088000)
  68. #define MX53_GPIO3_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x0008C000)
  69. #define MX53_GPIO4_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00090000)
  70. #define MX53_KPP_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00094000)
  71. #define MX53_WDOG1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x00098000)
  72. #define MX53_WDOG2_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x0009C000)
  73. #define MX53_GPT1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000A0000)
  74. #define MX53_SRTC_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000A4000)
  75. #define MX53_IOMUXC_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000A8000)
  76. #define MX53_EPIT1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000AC000)
  77. #define MX53_EPIT2_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000B0000)
  78. #define MX53_PWM1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000B4000)
  79. #define MX53_PWM2_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000B8000)
  80. #define MX53_UART1_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000BC000)
  81. #define MX53_UART2_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000C0000)
  82. #define MX53_SRC_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000D0000)
  83. #define MX53_CCM_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000D4000)
  84. #define MX53_GPC_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000D8000)
  85. #define MX53_GPIO5_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000DC000)
  86. #define MX53_GPIO6_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000E0000)
  87. #define MX53_GPIO7_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000E4000)
  88. #define MX53_ATA_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000E8000)
  89. #define MX53_I2C3_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000EC000)
  90. #define MX53_UART4_BASE_ADDR (MX53_AIPS1_BASE_ADDR + 0x000F0000)
  91. /*
  92. * AIPS 2
  93. */
  94. #define MX53_AIPS2_BASE_ADDR 0x63F00000
  95. #define MX53_AIPS2_SIZE SZ_1M
  96. #define MX53_PLL1_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00080000)
  97. #define MX53_PLL2_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00084000)
  98. #define MX53_PLL3_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00088000)
  99. #define MX53_PLL4_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x0008C000)
  100. #define MX53_UART5_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00090000)
  101. #define MX53_AHBMAX_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00094000)
  102. #define MX53_IIM_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x00098000)
  103. #define MX53_CSU_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x0009C000)
  104. #define MX53_ARM_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000A0000)
  105. #define MX53_OWIRE_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000A4000)
  106. #define MX53_FIRI_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000A8000)
  107. #define MX53_ECSPI2_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000AC000)
  108. #define MX53_SDMA_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000B0000)
  109. #define MX53_SCC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000B4000)
  110. #define MX53_ROMCP_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000B8000)
  111. #define MX53_RTIC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000BC000)
  112. #define MX53_CSPI_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000C0000)
  113. #define MX53_I2C2_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000C4000)
  114. #define MX53_I2C1_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000C8000)
  115. #define MX53_SSI1_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000CC000)
  116. #define MX53_AUDMUX_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000D0000)
  117. #define MX53_RTC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000D4000)
  118. #define MX53_M4IF_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000D8000)
  119. #define MX53_ESDCTL_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000D9000)
  120. #define MX53_WEIM_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000DA000)
  121. #define MX53_NFC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000DB000)
  122. #define MX53_EMI_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000DBF00)
  123. #define MX53_MIPI_HSC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000DC000)
  124. #define MX53_MLB_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000E4000)
  125. #define MX53_SSI3_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000E8000)
  126. #define MX53_FEC_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000EC000)
  127. #define MX53_TVE_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000F0000)
  128. #define MX53_VPU_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000F4000)
  129. #define MX53_SAHARA_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000F8000)
  130. #define MX53_PTP_BASE_ADDR (MX53_AIPS2_BASE_ADDR + 0x000FC000)
  131. /*
  132. * Memory regions and CS
  133. */
  134. #define MX53_CSD0_BASE_ADDR 0x90000000
  135. #define MX53_CSD1_BASE_ADDR 0xA0000000
  136. #define MX53_CS0_BASE_ADDR 0xB0000000
  137. #define MX53_CS1_BASE_ADDR 0xB8000000
  138. #define MX53_CS2_BASE_ADDR 0xC0000000
  139. #define MX53_CS3_BASE_ADDR 0xC8000000
  140. #define MX53_CS4_BASE_ADDR 0xCC000000
  141. #define MX53_CS5_BASE_ADDR 0xCE000000
  142. #define MX53_IO_P2V(x) IMX_IO_P2V(x)
  143. #define MX53_IO_ADDRESS(x) IOMEM(MX53_IO_P2V(x))
  144. /*
  145. * defines for SPBA modules
  146. */
  147. #define MX53_SPBA_SDHC1 0x04
  148. #define MX53_SPBA_SDHC2 0x08
  149. #define MX53_SPBA_UART3 0x0C
  150. #define MX53_SPBA_CSPI1 0x10
  151. #define MX53_SPBA_SSI2 0x14
  152. #define MX53_SPBA_SDHC3 0x20
  153. #define MX53_SPBA_SDHC4 0x24
  154. #define MX53_SPBA_SPDIF 0x28
  155. #define MX53_SPBA_ATA 0x30
  156. #define MX53_SPBA_SLIM 0x34
  157. #define MX53_SPBA_HSI2C 0x38
  158. #define MX53_SPBA_CTRL 0x3C
  159. /*
  160. * DMA request assignments
  161. */
  162. #define MX53_DMA_REQ_SSI3_TX1 47
  163. #define MX53_DMA_REQ_SSI3_RX1 46
  164. #define MX53_DMA_REQ_SSI3_TX2 45
  165. #define MX53_DMA_REQ_SSI3_RX2 44
  166. #define MX53_DMA_REQ_UART3_TX 43
  167. #define MX53_DMA_REQ_UART3_RX 42
  168. #define MX53_DMA_REQ_ESAI_TX 41
  169. #define MX53_DMA_REQ_ESAI_RX 40
  170. #define MX53_DMA_REQ_CSPI_TX 39
  171. #define MX53_DMA_REQ_CSPI_RX 38
  172. #define MX53_DMA_REQ_ASRC_DMA6 37
  173. #define MX53_DMA_REQ_ASRC_DMA5 36
  174. #define MX53_DMA_REQ_ASRC_DMA4 35
  175. #define MX53_DMA_REQ_ASRC_DMA3 34
  176. #define MX53_DMA_REQ_ASRC_DMA2 33
  177. #define MX53_DMA_REQ_ASRC_DMA1 32
  178. #define MX53_DMA_REQ_EMI_WR 31
  179. #define MX53_DMA_REQ_EMI_RD 30
  180. #define MX53_DMA_REQ_SSI1_TX1 29
  181. #define MX53_DMA_REQ_SSI1_RX1 28
  182. #define MX53_DMA_REQ_SSI1_TX2 27
  183. #define MX53_DMA_REQ_SSI1_RX2 26
  184. #define MX53_DMA_REQ_SSI2_TX1 25
  185. #define MX53_DMA_REQ_SSI2_RX1 24
  186. #define MX53_DMA_REQ_SSI2_TX2 23
  187. #define MX53_DMA_REQ_SSI2_RX2 22
  188. #define MX53_DMA_REQ_I2C2_SDHC2 21
  189. #define MX53_DMA_REQ_I2C1_SDHC1 20
  190. #define MX53_DMA_REQ_UART1_TX 19
  191. #define MX53_DMA_REQ_UART1_RX 18
  192. #define MX53_DMA_REQ_UART5_TX 17
  193. #define MX53_DMA_REQ_UART5_RX 16
  194. #define MX53_DMA_REQ_SPDIF_TX 15
  195. #define MX53_DMA_REQ_SPDIF_RX 14
  196. #define MX53_DMA_REQ_UART2_FIRI_TX 13
  197. #define MX53_DMA_REQ_UART2_FIRI_RX 12
  198. #define MX53_DMA_REQ_SDHC4 11
  199. #define MX53_DMA_REQ_I2C3_SDHC3 10
  200. #define MX53_DMA_REQ_CSPI2_TX 9
  201. #define MX53_DMA_REQ_CSPI2_RX 8
  202. #define MX53_DMA_REQ_CSPI1_TX 7
  203. #define MX53_DMA_REQ_CSPI1_RX 6
  204. #define MX53_DMA_REQ_IPU 5
  205. #define MX53_DMA_REQ_ATA_TX_END 4
  206. #define MX53_DMA_REQ_ATA_UART4_TX 3
  207. #define MX53_DMA_REQ_ATA_UART4_RX 2
  208. #define MX53_DMA_REQ_GPC 1
  209. #define MX53_DMA_REQ_VPU 0
  210. /*
  211. * Interrupt numbers
  212. */
  213. #define MX53_INT_RESV0 0
  214. #define MX53_INT_ESDHC1 1
  215. #define MX53_INT_ESDHC2 2
  216. #define MX53_INT_ESDHC3 3
  217. #define MX53_INT_ESDHC4 4
  218. #define MX53_INT_RESV5 5
  219. #define MX53_INT_SDMA 6
  220. #define MX53_INT_IOMUX 7
  221. #define MX53_INT_NFC 8
  222. #define MX53_INT_VPU 9
  223. #define MX53_INT_IPU_ERR 10
  224. #define MX53_INT_IPU_SYN 11
  225. #define MX53_INT_GPU 12
  226. #define MX53_INT_RESV13 13
  227. #define MX53_INT_USB_H1 14
  228. #define MX53_INT_EMI 15
  229. #define MX53_INT_USB_H2 16
  230. #define MX53_INT_USB_H3 17
  231. #define MX53_INT_USB_OTG 18
  232. #define MX53_INT_SAHARA_H0 19
  233. #define MX53_INT_SAHARA_H1 20
  234. #define MX53_INT_SCC_SMN 21
  235. #define MX53_INT_SCC_STZ 22
  236. #define MX53_INT_SCC_SCM 23
  237. #define MX53_INT_SRTC_NTZ 24
  238. #define MX53_INT_SRTC_TZ 25
  239. #define MX53_INT_RTIC 26
  240. #define MX53_INT_CSU 27
  241. #define MX53_INT_SATA 28
  242. #define MX53_INT_SSI1 29
  243. #define MX53_INT_SSI2 30
  244. #define MX53_INT_UART1 31
  245. #define MX53_INT_UART2 32
  246. #define MX53_INT_UART3 33
  247. #define MX53_INT_RESV34 34
  248. #define MX53_INT_RESV35 35
  249. #define MX53_INT_ECSPI1 36
  250. #define MX53_INT_ECSPI2 37
  251. #define MX53_INT_CSPI 38
  252. #define MX53_INT_GPT 39
  253. #define MX53_INT_EPIT1 40
  254. #define MX53_INT_EPIT2 41
  255. #define MX53_INT_GPIO1_INT7 42
  256. #define MX53_INT_GPIO1_INT6 43
  257. #define MX53_INT_GPIO1_INT5 44
  258. #define MX53_INT_GPIO1_INT4 45
  259. #define MX53_INT_GPIO1_INT3 46
  260. #define MX53_INT_GPIO1_INT2 47
  261. #define MX53_INT_GPIO1_INT1 48
  262. #define MX53_INT_GPIO1_INT0 49
  263. #define MX53_INT_GPIO1_LOW 50
  264. #define MX53_INT_GPIO1_HIGH 51
  265. #define MX53_INT_GPIO2_LOW 52
  266. #define MX53_INT_GPIO2_HIGH 53
  267. #define MX53_INT_GPIO3_LOW 54
  268. #define MX53_INT_GPIO3_HIGH 55
  269. #define MX53_INT_GPIO4_LOW 56
  270. #define MX53_INT_GPIO4_HIGH 57
  271. #define MX53_INT_WDOG1 58
  272. #define MX53_INT_WDOG2 59
  273. #define MX53_INT_KPP 60
  274. #define MX53_INT_PWM1 61
  275. #define MX53_INT_I2C1 62
  276. #define MX53_INT_I2C2 63
  277. #define MX53_INT_I2C3 64
  278. #define MX53_INT_RESV65 65
  279. #define MX53_INT_RESV66 66
  280. #define MX53_INT_SPDIF 67
  281. #define MX53_INT_SIM_DAT 68
  282. #define MX53_INT_IIM 69
  283. #define MX53_INT_ATA 70
  284. #define MX53_INT_CCM1 71
  285. #define MX53_INT_CCM2 72
  286. #define MX53_INT_GPC1 73
  287. #define MX53_INT_GPC2 74
  288. #define MX53_INT_SRC 75
  289. #define MX53_INT_NM 76
  290. #define MX53_INT_PMU 77
  291. #define MX53_INT_CTI_IRQ 78
  292. #define MX53_INT_CTI1_TG0 79
  293. #define MX53_INT_CTI1_TG1 80
  294. #define MX53_INT_ESAI 81
  295. #define MX53_INT_CAN1 82
  296. #define MX53_INT_CAN2 83
  297. #define MX53_INT_GPU2_IRQ 84
  298. #define MX53_INT_GPU2_BUSY 85
  299. #define MX53_INT_RESV86 86
  300. #define MX53_INT_FEC 87
  301. #define MX53_INT_OWIRE 88
  302. #define MX53_INT_CTI1_TG2 89
  303. #define MX53_INT_SJC 90
  304. #define MX53_INT_TVE 92
  305. #define MX53_INT_FIRI 93
  306. #define MX53_INT_PWM2 94
  307. #define MX53_INT_SLIM_EXP 95
  308. #define MX53_INT_SSI3 96
  309. #define MX53_INT_EMI_BOOT 97
  310. #define MX53_INT_CTI1_TG3 98
  311. #define MX53_INT_SMC_RX 99
  312. #define MX53_INT_VPU_IDLE 100
  313. #define MX53_INT_EMI_NFC 101
  314. #define MX53_INT_GPU_IDLE 102
  315. #define MX53_INT_GPIO5_LOW 103
  316. #define MX53_INT_GPIO5_HIGH 104
  317. #define MX53_INT_GPIO6_LOW 105
  318. #define MX53_INT_GPIO6_HIGH 106
  319. #define MX53_INT_GPIO7_LOW 107
  320. #define MX53_INT_GPIO7_HIGH 108
  321. /* silicon revisions specific to i.MX53 */
  322. #define MX53_CHIP_REV_1_0 0x10
  323. #define MX53_CHIP_REV_1_1 0x11
  324. #define MX53_CHIP_REV_1_2 0x12
  325. #define MX53_CHIP_REV_1_3 0x13
  326. #define MX53_CHIP_REV_2_0 0x20
  327. #define MX53_CHIP_REV_2_1 0x21
  328. #define MX53_CHIP_REV_2_2 0x22
  329. #define MX53_CHIP_REV_2_3 0x23
  330. #define MX53_CHIP_REV_3_0 0x30
  331. #define MX53_CHIP_REV_3_1 0x31
  332. #define MX53_CHIP_REV_3_2 0x32
  333. #endif /* ifndef __MACH_MX53_H__ */