mx51.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. #ifndef __MACH_MX51_H__
  2. #define __MACH_MX51_H__
  3. /*
  4. * IROM
  5. */
  6. #define MX51_IROM_BASE_ADDR 0x0
  7. #define MX51_IROM_SIZE SZ_64K
  8. /*
  9. * IRAM
  10. */
  11. #define MX51_IRAM_BASE_ADDR 0x1ffe0000 /* internal ram */
  12. #define MX51_IRAM_PARTITIONS 16
  13. #define MX51_IRAM_SIZE (MX51_IRAM_PARTITIONS * SZ_8K) /* 128KB */
  14. #define MX51_GPU_BASE_ADDR 0x20000000
  15. #define MX51_GPU_CTRL_BASE_ADDR 0x30000000
  16. #define MX51_IPU_CTRL_BASE_ADDR 0x40000000
  17. #define MX51_DEBUG_BASE_ADDR 0x60000000
  18. #define MX51_DEBUG_SIZE SZ_1M
  19. #define MX51_ETB_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x01000)
  20. #define MX51_ETM_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x02000)
  21. #define MX51_TPIU_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x03000)
  22. #define MX51_CTI0_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x04000)
  23. #define MX51_CTI1_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x05000)
  24. #define MX51_CTI2_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x06000)
  25. #define MX51_CTI3_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x07000)
  26. #define MX51_CORTEX_DBG_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x08000)
  27. /*
  28. * SPBA global module enabled #0
  29. */
  30. #define MX51_SPBA0_BASE_ADDR 0x70000000
  31. #define MX51_SPBA0_SIZE SZ_1M
  32. #define MX51_ESDHC1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x04000)
  33. #define MX51_ESDHC2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x08000)
  34. #define MX51_UART3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x0c000)
  35. #define MX51_ECSPI1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x10000)
  36. #define MX51_SSI2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x14000)
  37. #define MX51_ESDHC3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x20000)
  38. #define MX51_ESDHC4_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x24000)
  39. #define MX51_SPDIF_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x28000)
  40. #define MX51_ATA_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x30000)
  41. #define MX51_SLIM_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x34000)
  42. #define MX51_HSI2C_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x38000)
  43. #define MX51_SPBA_CTRL_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x3c000)
  44. /*
  45. * AIPS 1
  46. */
  47. #define MX51_AIPS1_BASE_ADDR 0x73f00000
  48. #define MX51_AIPS1_SIZE SZ_1M
  49. #define MX51_OTG_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x80000)
  50. #define MX51_GPIO1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x84000)
  51. #define MX51_GPIO2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x88000)
  52. #define MX51_GPIO3_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x8c000)
  53. #define MX51_GPIO4_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x90000)
  54. #define MX51_KPP_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x94000)
  55. #define MX51_WDOG1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x98000)
  56. #define MX51_WDOG2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x9c000)
  57. #define MX51_GPT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa0000)
  58. #define MX51_SRTC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa4000)
  59. #define MX51_IOMUXC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa8000)
  60. #define MX51_EPIT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xac000)
  61. #define MX51_EPIT2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb0000)
  62. #define MX51_PWM1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb4000)
  63. #define MX51_PWM2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb8000)
  64. #define MX51_UART1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xbc000)
  65. #define MX51_UART2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xc0000)
  66. #define MX51_SRC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd0000)
  67. #define MX51_CCM_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd4000)
  68. #define MX51_GPC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd8000)
  69. /*
  70. * AIPS 2
  71. */
  72. #define MX51_AIPS2_BASE_ADDR 0x83f00000
  73. #define MX51_AIPS2_SIZE SZ_1M
  74. #define MX51_PLL1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x80000)
  75. #define MX51_PLL2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x84000)
  76. #define MX51_PLL3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x88000)
  77. #define MX51_AHBMAX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x94000)
  78. #define MX51_IIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x98000)
  79. #define MX51_CSU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x9c000)
  80. #define MX51_ARM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa0000)
  81. #define MX51_OWIRE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa4000)
  82. #define MX51_FIRI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa8000)
  83. #define MX51_ECSPI2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xac000)
  84. #define MX51_SDMA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb0000)
  85. #define MX51_SCC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb4000)
  86. #define MX51_ROMCP_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb8000)
  87. #define MX51_RTIC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xbc000)
  88. #define MX51_CSPI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc0000)
  89. #define MX51_I2C2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc4000)
  90. #define MX51_I2C1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc8000)
  91. #define MX51_SSI1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xcc000)
  92. #define MX51_AUDMUX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd0000)
  93. #define MX51_M4IF_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd8000)
  94. #define MX51_ESDCTL_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd9000)
  95. #define MX51_WEIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xda000)
  96. #define MX51_NFC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdb000)
  97. #define MX51_EMI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdbf00)
  98. #define MX51_MIPI_HSC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdc000)
  99. #define MX51_ATA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe0000)
  100. #define MX51_SIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe4000)
  101. #define MX51_SSI3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe8000)
  102. #define MX51_FEC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xec000)
  103. #define MX51_TVE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf0000)
  104. #define MX51_VPU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf4000)
  105. #define MX51_SAHARA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf8000)
  106. #define MX51_CSD0_BASE_ADDR 0x90000000
  107. #define MX51_CSD1_BASE_ADDR 0xa0000000
  108. #define MX51_CS0_BASE_ADDR 0xb0000000
  109. #define MX51_CS1_BASE_ADDR 0xb8000000
  110. #define MX51_CS2_BASE_ADDR 0xc0000000
  111. #define MX51_CS3_BASE_ADDR 0xc8000000
  112. #define MX51_CS4_BASE_ADDR 0xcc000000
  113. #define MX51_CS5_BASE_ADDR 0xce000000
  114. /*
  115. * NFC
  116. */
  117. #define MX51_NFC_AXI_BASE_ADDR 0xcfff0000 /* NAND flash AXI */
  118. #define MX51_NFC_AXI_SIZE SZ_64K
  119. #define MX51_GPU2D_BASE_ADDR 0xd0000000
  120. #define MX51_TZIC_BASE_ADDR 0xe0000000
  121. #define MX51_IO_P2V(x) IMX_IO_P2V(x)
  122. #define MX51_IO_ADDRESS(x) IOMEM(MX51_IO_P2V(x))
  123. /*
  124. * defines for SPBA modules
  125. */
  126. #define MX51_SPBA_SDHC1 0x04
  127. #define MX51_SPBA_SDHC2 0x08
  128. #define MX51_SPBA_UART3 0x0c
  129. #define MX51_SPBA_CSPI1 0x10
  130. #define MX51_SPBA_SSI2 0x14
  131. #define MX51_SPBA_SDHC3 0x20
  132. #define MX51_SPBA_SDHC4 0x24
  133. #define MX51_SPBA_SPDIF 0x28
  134. #define MX51_SPBA_ATA 0x30
  135. #define MX51_SPBA_SLIM 0x34
  136. #define MX51_SPBA_HSI2C 0x38
  137. #define MX51_SPBA_CTRL 0x3c
  138. /*
  139. * Defines for modules using static and dynamic DMA channels
  140. */
  141. #define MX51_MXC_DMA_CHANNEL_IRAM 30
  142. #define MX51_MXC_DMA_CHANNEL_SPDIF_TX MXC_DMA_DYNAMIC_CHANNEL
  143. #define MX51_MXC_DMA_CHANNEL_UART1_RX MXC_DMA_DYNAMIC_CHANNEL
  144. #define MX51_MXC_DMA_CHANNEL_UART1_TX MXC_DMA_DYNAMIC_CHANNEL
  145. #define MX51_MXC_DMA_CHANNEL_UART2_RX MXC_DMA_DYNAMIC_CHANNEL
  146. #define MX51_MXC_DMA_CHANNEL_UART2_TX MXC_DMA_DYNAMIC_CHANNEL
  147. #define MX51_MXC_DMA_CHANNEL_UART3_RX MXC_DMA_DYNAMIC_CHANNEL
  148. #define MX51_MXC_DMA_CHANNEL_UART3_TX MXC_DMA_DYNAMIC_CHANNEL
  149. #define MX51_MXC_DMA_CHANNEL_MMC1 MXC_DMA_DYNAMIC_CHANNEL
  150. #define MX51_MXC_DMA_CHANNEL_MMC2 MXC_DMA_DYNAMIC_CHANNEL
  151. #define MX51_MXC_DMA_CHANNEL_SSI1_RX MXC_DMA_DYNAMIC_CHANNEL
  152. #define MX51_MXC_DMA_CHANNEL_SSI1_TX MXC_DMA_DYNAMIC_CHANNEL
  153. #define MX51_MXC_DMA_CHANNEL_SSI2_RX MXC_DMA_DYNAMIC_CHANNEL
  154. #ifdef CONFIG_SDMA_IRAM
  155. #define MX51_MXC_DMA_CHANNEL_SSI2_TX (MX51_MXC_DMA_CHANNEL_IRAM + 1)
  156. #else /*CONFIG_SDMA_IRAM */
  157. #define MX51_MXC_DMA_CHANNEL_SSI2_TX MXC_DMA_DYNAMIC_CHANNEL
  158. #endif /*CONFIG_SDMA_IRAM */
  159. #define MX51_MXC_DMA_CHANNEL_CSPI1_RX MXC_DMA_DYNAMIC_CHANNEL
  160. #define MX51_MXC_DMA_CHANNEL_CSPI1_TX MXC_DMA_DYNAMIC_CHANNEL
  161. #define MX51_MXC_DMA_CHANNEL_CSPI2_RX MXC_DMA_DYNAMIC_CHANNEL
  162. #define MX51_MXC_DMA_CHANNEL_CSPI2_TX MXC_DMA_DYNAMIC_CHANNEL
  163. #define MX51_MXC_DMA_CHANNEL_CSPI3_RX MXC_DMA_DYNAMIC_CHANNEL
  164. #define MX51_MXC_DMA_CHANNEL_CSPI3_TX MXC_DMA_DYNAMIC_CHANNEL
  165. #define MX51_MXC_DMA_CHANNEL_ATA_RX MXC_DMA_DYNAMIC_CHANNEL
  166. #define MX51_MXC_DMA_CHANNEL_ATA_TX MXC_DMA_DYNAMIC_CHANNEL
  167. #define MX51_MXC_DMA_CHANNEL_MEMORY MXC_DMA_DYNAMIC_CHANNEL
  168. #define MX51_IS_MEM_DEVICE_NONSHARED(x) 0
  169. /*
  170. * DMA request assignments
  171. */
  172. #define MX51_DMA_REQ_VPU 0
  173. #define MX51_DMA_REQ_GPC 1
  174. #define MX51_DMA_REQ_ATA_RX 2
  175. #define MX51_DMA_REQ_ATA_TX 3
  176. #define MX51_DMA_REQ_ATA_TX_END 4
  177. #define MX51_DMA_REQ_SLIM_B 5
  178. #define MX51_DMA_REQ_CSPI1_RX 6
  179. #define MX51_DMA_REQ_CSPI1_TX 7
  180. #define MX51_DMA_REQ_CSPI2_RX 8
  181. #define MX51_DMA_REQ_CSPI2_TX 9
  182. #define MX51_DMA_REQ_HS_I2C_TX 10
  183. #define MX51_DMA_REQ_HS_I2C_RX 11
  184. #define MX51_DMA_REQ_FIRI_RX 12
  185. #define MX51_DMA_REQ_FIRI_TX 13
  186. #define MX51_DMA_REQ_EXTREQ1 14
  187. #define MX51_DMA_REQ_GPU 15
  188. #define MX51_DMA_REQ_UART2_RX 16
  189. #define MX51_DMA_REQ_UART2_TX 17
  190. #define MX51_DMA_REQ_UART1_RX 18
  191. #define MX51_DMA_REQ_UART1_TX 19
  192. #define MX51_DMA_REQ_SDHC1 20
  193. #define MX51_DMA_REQ_SDHC2 21
  194. #define MX51_DMA_REQ_SSI2_RX1 22
  195. #define MX51_DMA_REQ_SSI2_TX1 23
  196. #define MX51_DMA_REQ_SSI2_RX0 24
  197. #define MX51_DMA_REQ_SSI2_TX0 25
  198. #define MX51_DMA_REQ_SSI1_RX1 26
  199. #define MX51_DMA_REQ_SSI1_TX1 27
  200. #define MX51_DMA_REQ_SSI1_RX0 28
  201. #define MX51_DMA_REQ_SSI1_TX0 29
  202. #define MX51_DMA_REQ_EMI_RD 30
  203. #define MX51_DMA_REQ_CTI2_0 31
  204. #define MX51_DMA_REQ_EMI_WR 32
  205. #define MX51_DMA_REQ_CTI2_1 33
  206. #define MX51_DMA_REQ_EPIT2 34
  207. #define MX51_DMA_REQ_SSI3_RX1 35
  208. #define MX51_DMA_REQ_IPU 36
  209. #define MX51_DMA_REQ_SSI3_TX1 37
  210. #define MX51_DMA_REQ_CSPI_RX 38
  211. #define MX51_DMA_REQ_CSPI_TX 39
  212. #define MX51_DMA_REQ_SDHC3 40
  213. #define MX51_DMA_REQ_SDHC4 41
  214. #define MX51_DMA_REQ_SLIM_B_TX 42
  215. #define MX51_DMA_REQ_UART3_RX 43
  216. #define MX51_DMA_REQ_UART3_TX 44
  217. #define MX51_DMA_REQ_SPDIF 45
  218. #define MX51_DMA_REQ_SSI3_RX0 46
  219. #define MX51_DMA_REQ_SSI3_TX0 47
  220. /*
  221. * Interrupt numbers
  222. */
  223. #define MX51_MXC_INT_BASE 0
  224. #define MX51_MXC_INT_RESV0 0
  225. #define MX51_INT_ESDHC1 1
  226. #define MX51_INT_ESDHC2 2
  227. #define MX51_INT_ESDHC3 3
  228. #define MX51_INT_ESDHC4 4
  229. #define MX51_MXC_INT_RESV5 5
  230. #define MX51_INT_SDMA 6
  231. #define MX51_MXC_INT_IOMUX 7
  232. #define MX51_INT_NFC 8
  233. #define MX51_MXC_INT_VPU 9
  234. #define MX51_INT_IPU_ERR 10
  235. #define MX51_INT_IPU_SYN 11
  236. #define MX51_MXC_INT_GPU 12
  237. #define MX51_MXC_INT_RESV13 13
  238. #define MX51_MXC_INT_USB_H1 14
  239. #define MX51_MXC_INT_EMI 15
  240. #define MX51_MXC_INT_USB_H2 16
  241. #define MX51_MXC_INT_USB_H3 17
  242. #define MX51_MXC_INT_USB_OTG 18
  243. #define MX51_MXC_INT_SAHARA_H0 19
  244. #define MX51_MXC_INT_SAHARA_H1 20
  245. #define MX51_MXC_INT_SCC_SMN 21
  246. #define MX51_MXC_INT_SCC_STZ 22
  247. #define MX51_MXC_INT_SCC_SCM 23
  248. #define MX51_MXC_INT_SRTC_NTZ 24
  249. #define MX51_MXC_INT_SRTC_TZ 25
  250. #define MX51_MXC_INT_RTIC 26
  251. #define MX51_MXC_INT_CSU 27
  252. #define MX51_MXC_INT_SLIM_B 28
  253. #define MX51_INT_SSI1 29
  254. #define MX51_INT_SSI2 30
  255. #define MX51_INT_UART1 31
  256. #define MX51_INT_UART2 32
  257. #define MX51_INT_UART3 33
  258. #define MX51_MXC_INT_RESV34 34
  259. #define MX51_MXC_INT_RESV35 35
  260. #define MX51_INT_ECSPI1 36
  261. #define MX51_INT_ECSPI2 37
  262. #define MX51_INT_CSPI 38
  263. #define MX51_MXC_INT_GPT 39
  264. #define MX51_MXC_INT_EPIT1 40
  265. #define MX51_MXC_INT_EPIT2 41
  266. #define MX51_MXC_INT_GPIO1_INT7 42
  267. #define MX51_MXC_INT_GPIO1_INT6 43
  268. #define MX51_MXC_INT_GPIO1_INT5 44
  269. #define MX51_MXC_INT_GPIO1_INT4 45
  270. #define MX51_MXC_INT_GPIO1_INT3 46
  271. #define MX51_MXC_INT_GPIO1_INT2 47
  272. #define MX51_MXC_INT_GPIO1_INT1 48
  273. #define MX51_MXC_INT_GPIO1_INT0 49
  274. #define MX51_MXC_INT_GPIO1_LOW 50
  275. #define MX51_MXC_INT_GPIO1_HIGH 51
  276. #define MX51_MXC_INT_GPIO2_LOW 52
  277. #define MX51_MXC_INT_GPIO2_HIGH 53
  278. #define MX51_MXC_INT_GPIO3_LOW 54
  279. #define MX51_MXC_INT_GPIO3_HIGH 55
  280. #define MX51_MXC_INT_GPIO4_LOW 56
  281. #define MX51_MXC_INT_GPIO4_HIGH 57
  282. #define MX51_MXC_INT_WDOG1 58
  283. #define MX51_MXC_INT_WDOG2 59
  284. #define MX51_INT_KPP 60
  285. #define MX51_INT_PWM1 61
  286. #define MX51_INT_I2C1 62
  287. #define MX51_INT_I2C2 63
  288. #define MX51_MXC_INT_HS_I2C 64
  289. #define MX51_MXC_INT_RESV65 65
  290. #define MX51_MXC_INT_RESV66 66
  291. #define MX51_MXC_INT_SIM_IPB 67
  292. #define MX51_MXC_INT_SIM_DAT 68
  293. #define MX51_MXC_INT_IIM 69
  294. #define MX51_MXC_INT_ATA 70
  295. #define MX51_MXC_INT_CCM1 71
  296. #define MX51_MXC_INT_CCM2 72
  297. #define MX51_MXC_INT_GPC1 73
  298. #define MX51_MXC_INT_GPC2 74
  299. #define MX51_MXC_INT_SRC 75
  300. #define MX51_MXC_INT_NM 76
  301. #define MX51_MXC_INT_PMU 77
  302. #define MX51_MXC_INT_CTI_IRQ 78
  303. #define MX51_MXC_INT_CTI1_TG0 79
  304. #define MX51_MXC_INT_CTI1_TG1 80
  305. #define MX51_MXC_INT_MCG_ERR 81
  306. #define MX51_MXC_INT_MCG_TMR 82
  307. #define MX51_MXC_INT_MCG_FUNC 83
  308. #define MX51_MXC_INT_GPU2_IRQ 84
  309. #define MX51_MXC_INT_GPU2_BUSY 85
  310. #define MX51_MXC_INT_RESV86 86
  311. #define MX51_INT_FEC 87
  312. #define MX51_MXC_INT_OWIRE 88
  313. #define MX51_MXC_INT_CTI1_TG2 89
  314. #define MX51_MXC_INT_SJC 90
  315. #define MX51_MXC_INT_SPDIF 91
  316. #define MX51_MXC_INT_TVE 92
  317. #define MX51_MXC_INT_FIRI 93
  318. #define MX51_INT_PWM2 94
  319. #define MX51_MXC_INT_SLIM_EXP 95
  320. #define MX51_INT_SSI3 96
  321. #define MX51_MXC_INT_EMI_BOOT 97
  322. #define MX51_MXC_INT_CTI1_TG3 98
  323. #define MX51_MXC_INT_SMC_RX 99
  324. #define MX51_MXC_INT_VPU_IDLE 100
  325. #define MX51_MXC_INT_EMI_NFC 101
  326. #define MX51_MXC_INT_GPU_IDLE 102
  327. #if !defined(__ASSEMBLY__) && !defined(__MXC_BOOT_UNCOMPRESS)
  328. extern int mx51_revision(void);
  329. #endif
  330. /* tape-out 1 defines */
  331. #define MX51_TZIC_BASE_ADDR_TO1 0x8fffc000
  332. #endif /* ifndef __MACH_MX51_H__ */