epit.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * linux/arch/arm/plat-mxc/epit.c
  3. *
  4. * Copyright (C) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  18. * MA 02110-1301, USA.
  19. */
  20. #define EPITCR 0x00
  21. #define EPITSR 0x04
  22. #define EPITLR 0x08
  23. #define EPITCMPR 0x0c
  24. #define EPITCNR 0x10
  25. #define EPITCR_EN (1 << 0)
  26. #define EPITCR_ENMOD (1 << 1)
  27. #define EPITCR_OCIEN (1 << 2)
  28. #define EPITCR_RLD (1 << 3)
  29. #define EPITCR_PRESC(x) (((x) & 0xfff) << 4)
  30. #define EPITCR_SWR (1 << 16)
  31. #define EPITCR_IOVW (1 << 17)
  32. #define EPITCR_DBGEN (1 << 18)
  33. #define EPITCR_WAITEN (1 << 19)
  34. #define EPITCR_RES (1 << 20)
  35. #define EPITCR_STOPEN (1 << 21)
  36. #define EPITCR_OM_DISCON (0 << 22)
  37. #define EPITCR_OM_TOGGLE (1 << 22)
  38. #define EPITCR_OM_CLEAR (2 << 22)
  39. #define EPITCR_OM_SET (3 << 22)
  40. #define EPITCR_CLKSRC_OFF (0 << 24)
  41. #define EPITCR_CLKSRC_PERIPHERAL (1 << 24)
  42. #define EPITCR_CLKSRC_REF_HIGH (1 << 24)
  43. #define EPITCR_CLKSRC_REF_LOW (3 << 24)
  44. #define EPITSR_OCIF (1 << 0)
  45. #include <linux/interrupt.h>
  46. #include <linux/irq.h>
  47. #include <linux/clockchips.h>
  48. #include <linux/clk.h>
  49. #include <mach/hardware.h>
  50. #include <asm/mach/time.h>
  51. #include <mach/common.h>
  52. static struct clock_event_device clockevent_epit;
  53. static enum clock_event_mode clockevent_mode = CLOCK_EVT_MODE_UNUSED;
  54. static void __iomem *timer_base;
  55. static inline void epit_irq_disable(void)
  56. {
  57. u32 val;
  58. val = __raw_readl(timer_base + EPITCR);
  59. val &= ~EPITCR_OCIEN;
  60. __raw_writel(val, timer_base + EPITCR);
  61. }
  62. static inline void epit_irq_enable(void)
  63. {
  64. u32 val;
  65. val = __raw_readl(timer_base + EPITCR);
  66. val |= EPITCR_OCIEN;
  67. __raw_writel(val, timer_base + EPITCR);
  68. }
  69. static void epit_irq_acknowledge(void)
  70. {
  71. __raw_writel(EPITSR_OCIF, timer_base + EPITSR);
  72. }
  73. static cycle_t epit_read(struct clocksource *cs)
  74. {
  75. return 0 - __raw_readl(timer_base + EPITCNR);
  76. }
  77. static struct clocksource clocksource_epit = {
  78. .name = "epit",
  79. .rating = 200,
  80. .read = epit_read,
  81. .mask = CLOCKSOURCE_MASK(32),
  82. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  83. };
  84. static int __init epit_clocksource_init(struct clk *timer_clk)
  85. {
  86. unsigned int c = clk_get_rate(timer_clk);
  87. clocksource_register_hz(&clocksource_epit, c);
  88. return 0;
  89. }
  90. /* clock event */
  91. static int epit_set_next_event(unsigned long evt,
  92. struct clock_event_device *unused)
  93. {
  94. unsigned long tcmp;
  95. tcmp = __raw_readl(timer_base + EPITCNR);
  96. __raw_writel(tcmp - evt, timer_base + EPITCMPR);
  97. return 0;
  98. }
  99. static void epit_set_mode(enum clock_event_mode mode,
  100. struct clock_event_device *evt)
  101. {
  102. unsigned long flags;
  103. /*
  104. * The timer interrupt generation is disabled at least
  105. * for enough time to call epit_set_next_event()
  106. */
  107. local_irq_save(flags);
  108. /* Disable interrupt in GPT module */
  109. epit_irq_disable();
  110. if (mode != clockevent_mode) {
  111. /* Set event time into far-far future */
  112. /* Clear pending interrupt */
  113. epit_irq_acknowledge();
  114. }
  115. /* Remember timer mode */
  116. clockevent_mode = mode;
  117. local_irq_restore(flags);
  118. switch (mode) {
  119. case CLOCK_EVT_MODE_PERIODIC:
  120. printk(KERN_ERR "epit_set_mode: Periodic mode is not "
  121. "supported for i.MX EPIT\n");
  122. break;
  123. case CLOCK_EVT_MODE_ONESHOT:
  124. /*
  125. * Do not put overhead of interrupt enable/disable into
  126. * epit_set_next_event(), the core has about 4 minutes
  127. * to call epit_set_next_event() or shutdown clock after
  128. * mode switching
  129. */
  130. local_irq_save(flags);
  131. epit_irq_enable();
  132. local_irq_restore(flags);
  133. break;
  134. case CLOCK_EVT_MODE_SHUTDOWN:
  135. case CLOCK_EVT_MODE_UNUSED:
  136. case CLOCK_EVT_MODE_RESUME:
  137. /* Left event sources disabled, no more interrupts appear */
  138. break;
  139. }
  140. }
  141. /*
  142. * IRQ handler for the timer
  143. */
  144. static irqreturn_t epit_timer_interrupt(int irq, void *dev_id)
  145. {
  146. struct clock_event_device *evt = &clockevent_epit;
  147. epit_irq_acknowledge();
  148. evt->event_handler(evt);
  149. return IRQ_HANDLED;
  150. }
  151. static struct irqaction epit_timer_irq = {
  152. .name = "i.MX EPIT Timer Tick",
  153. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  154. .handler = epit_timer_interrupt,
  155. };
  156. static struct clock_event_device clockevent_epit = {
  157. .name = "epit",
  158. .features = CLOCK_EVT_FEAT_ONESHOT,
  159. .shift = 32,
  160. .set_mode = epit_set_mode,
  161. .set_next_event = epit_set_next_event,
  162. .rating = 200,
  163. };
  164. static int __init epit_clockevent_init(struct clk *timer_clk)
  165. {
  166. unsigned int c = clk_get_rate(timer_clk);
  167. clockevent_epit.mult = div_sc(c, NSEC_PER_SEC,
  168. clockevent_epit.shift);
  169. clockevent_epit.max_delta_ns =
  170. clockevent_delta2ns(0xfffffffe, &clockevent_epit);
  171. clockevent_epit.min_delta_ns =
  172. clockevent_delta2ns(0x800, &clockevent_epit);
  173. clockevent_epit.cpumask = cpumask_of(0);
  174. clockevents_register_device(&clockevent_epit);
  175. return 0;
  176. }
  177. void __init epit_timer_init(struct clk *timer_clk, void __iomem *base, int irq)
  178. {
  179. clk_enable(timer_clk);
  180. timer_base = base;
  181. /*
  182. * Initialise to a known state (all timers off, and timing reset)
  183. */
  184. __raw_writel(0x0, timer_base + EPITCR);
  185. __raw_writel(0xffffffff, timer_base + EPITLR);
  186. __raw_writel(EPITCR_EN | EPITCR_CLKSRC_REF_HIGH | EPITCR_WAITEN,
  187. timer_base + EPITCR);
  188. /* init and register the timer to the framework */
  189. epit_clocksource_init(timer_clk);
  190. epit_clockevent_init(timer_clk);
  191. /* Make irqs happen */
  192. setup_irq(irq, &epit_timer_irq);
  193. }