ct-ca9x4.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Versatile Express Core Tile Cortex A9x4 Support
  3. */
  4. #include <linux/init.h>
  5. #include <linux/gfp.h>
  6. #include <linux/device.h>
  7. #include <linux/dma-mapping.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/clcd.h>
  11. #include <linux/clkdev.h>
  12. #include <asm/hardware/arm_timer.h>
  13. #include <asm/hardware/cache-l2x0.h>
  14. #include <asm/hardware/gic.h>
  15. #include <asm/pmu.h>
  16. #include <asm/smp_scu.h>
  17. #include <asm/smp_twd.h>
  18. #include <mach/ct-ca9x4.h>
  19. #include <asm/hardware/timer-sp.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/mach/time.h>
  22. #include "core.h"
  23. #include <mach/motherboard.h>
  24. #include <plat/clcd.h>
  25. #define V2M_PA_CS7 0x10000000
  26. static struct map_desc ct_ca9x4_io_desc[] __initdata = {
  27. {
  28. .virtual = __MMIO_P2V(CT_CA9X4_MPIC),
  29. .pfn = __phys_to_pfn(CT_CA9X4_MPIC),
  30. .length = SZ_16K,
  31. .type = MT_DEVICE,
  32. }, {
  33. .virtual = __MMIO_P2V(CT_CA9X4_SP804_TIMER),
  34. .pfn = __phys_to_pfn(CT_CA9X4_SP804_TIMER),
  35. .length = SZ_4K,
  36. .type = MT_DEVICE,
  37. }, {
  38. .virtual = __MMIO_P2V(CT_CA9X4_L2CC),
  39. .pfn = __phys_to_pfn(CT_CA9X4_L2CC),
  40. .length = SZ_4K,
  41. .type = MT_DEVICE,
  42. },
  43. };
  44. static void __init ct_ca9x4_map_io(void)
  45. {
  46. #ifdef CONFIG_LOCAL_TIMERS
  47. twd_base = MMIO_P2V(A9_MPCORE_TWD);
  48. #endif
  49. iotable_init(ct_ca9x4_io_desc, ARRAY_SIZE(ct_ca9x4_io_desc));
  50. }
  51. static void __init ct_ca9x4_init_irq(void)
  52. {
  53. gic_init(0, 29, MMIO_P2V(A9_MPCORE_GIC_DIST),
  54. MMIO_P2V(A9_MPCORE_GIC_CPU));
  55. }
  56. #if 0
  57. static void __init ct_ca9x4_timer_init(void)
  58. {
  59. writel(0, MMIO_P2V(CT_CA9X4_TIMER0) + TIMER_CTRL);
  60. writel(0, MMIO_P2V(CT_CA9X4_TIMER1) + TIMER_CTRL);
  61. sp804_clocksource_init(MMIO_P2V(CT_CA9X4_TIMER1));
  62. sp804_clockevents_init(MMIO_P2V(CT_CA9X4_TIMER0), IRQ_CT_CA9X4_TIMER0);
  63. }
  64. static struct sys_timer ct_ca9x4_timer = {
  65. .init = ct_ca9x4_timer_init,
  66. };
  67. #endif
  68. static void ct_ca9x4_clcd_enable(struct clcd_fb *fb)
  69. {
  70. v2m_cfg_write(SYS_CFG_MUXFPGA | SYS_CFG_SITE_DB1, 0);
  71. v2m_cfg_write(SYS_CFG_DVIMODE | SYS_CFG_SITE_DB1, 2);
  72. }
  73. static int ct_ca9x4_clcd_setup(struct clcd_fb *fb)
  74. {
  75. unsigned long framesize = 1024 * 768 * 2;
  76. fb->panel = versatile_clcd_get_panel("XVGA");
  77. if (!fb->panel)
  78. return -EINVAL;
  79. return versatile_clcd_setup_dma(fb, framesize);
  80. }
  81. static struct clcd_board ct_ca9x4_clcd_data = {
  82. .name = "CT-CA9X4",
  83. .caps = CLCD_CAP_5551 | CLCD_CAP_565,
  84. .check = clcdfb_check,
  85. .decode = clcdfb_decode,
  86. .enable = ct_ca9x4_clcd_enable,
  87. .setup = ct_ca9x4_clcd_setup,
  88. .mmap = versatile_clcd_mmap_dma,
  89. .remove = versatile_clcd_remove_dma,
  90. };
  91. static AMBA_DEVICE(clcd, "ct:clcd", CT_CA9X4_CLCDC, &ct_ca9x4_clcd_data);
  92. static AMBA_DEVICE(dmc, "ct:dmc", CT_CA9X4_DMC, NULL);
  93. static AMBA_DEVICE(smc, "ct:smc", CT_CA9X4_SMC, NULL);
  94. static AMBA_DEVICE(gpio, "ct:gpio", CT_CA9X4_GPIO, NULL);
  95. static struct amba_device *ct_ca9x4_amba_devs[] __initdata = {
  96. &clcd_device,
  97. &dmc_device,
  98. &smc_device,
  99. &gpio_device,
  100. };
  101. static long ct_round(struct clk *clk, unsigned long rate)
  102. {
  103. return rate;
  104. }
  105. static int ct_set(struct clk *clk, unsigned long rate)
  106. {
  107. return v2m_cfg_write(SYS_CFG_OSC | SYS_CFG_SITE_DB1 | 1, rate);
  108. }
  109. static const struct clk_ops osc1_clk_ops = {
  110. .round = ct_round,
  111. .set = ct_set,
  112. };
  113. static struct clk osc1_clk = {
  114. .ops = &osc1_clk_ops,
  115. .rate = 24000000,
  116. };
  117. static struct clk_lookup lookups[] = {
  118. { /* CLCD */
  119. .dev_id = "ct:clcd",
  120. .clk = &osc1_clk,
  121. },
  122. };
  123. static struct resource pmu_resources[] = {
  124. [0] = {
  125. .start = IRQ_CT_CA9X4_PMU_CPU0,
  126. .end = IRQ_CT_CA9X4_PMU_CPU0,
  127. .flags = IORESOURCE_IRQ,
  128. },
  129. [1] = {
  130. .start = IRQ_CT_CA9X4_PMU_CPU1,
  131. .end = IRQ_CT_CA9X4_PMU_CPU1,
  132. .flags = IORESOURCE_IRQ,
  133. },
  134. [2] = {
  135. .start = IRQ_CT_CA9X4_PMU_CPU2,
  136. .end = IRQ_CT_CA9X4_PMU_CPU2,
  137. .flags = IORESOURCE_IRQ,
  138. },
  139. [3] = {
  140. .start = IRQ_CT_CA9X4_PMU_CPU3,
  141. .end = IRQ_CT_CA9X4_PMU_CPU3,
  142. .flags = IORESOURCE_IRQ,
  143. },
  144. };
  145. static struct platform_device pmu_device = {
  146. .name = "arm-pmu",
  147. .id = ARM_PMU_DEVICE_CPU,
  148. .num_resources = ARRAY_SIZE(pmu_resources),
  149. .resource = pmu_resources,
  150. };
  151. static void __init ct_ca9x4_init_early(void)
  152. {
  153. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  154. }
  155. static void __init ct_ca9x4_init(void)
  156. {
  157. int i;
  158. #ifdef CONFIG_CACHE_L2X0
  159. void __iomem *l2x0_base = MMIO_P2V(CT_CA9X4_L2CC);
  160. /* set RAM latencies to 1 cycle for this core tile. */
  161. writel(0, l2x0_base + L2X0_TAG_LATENCY_CTRL);
  162. writel(0, l2x0_base + L2X0_DATA_LATENCY_CTRL);
  163. l2x0_init(l2x0_base, 0x00400000, 0xfe0fffff);
  164. #endif
  165. for (i = 0; i < ARRAY_SIZE(ct_ca9x4_amba_devs); i++)
  166. amba_device_register(ct_ca9x4_amba_devs[i], &iomem_resource);
  167. platform_device_register(&pmu_device);
  168. }
  169. #ifdef CONFIG_SMP
  170. static void ct_ca9x4_init_cpu_map(void)
  171. {
  172. int i, ncores = scu_get_core_count(MMIO_P2V(A9_MPCORE_SCU));
  173. for (i = 0; i < ncores; ++i)
  174. set_cpu_possible(i, true);
  175. }
  176. static void ct_ca9x4_smp_enable(unsigned int max_cpus)
  177. {
  178. int i;
  179. for (i = 0; i < max_cpus; i++)
  180. set_cpu_present(i, true);
  181. scu_enable(MMIO_P2V(A9_MPCORE_SCU));
  182. }
  183. #endif
  184. struct ct_desc ct_ca9x4_desc __initdata = {
  185. .id = V2M_CT_ID_CA9,
  186. .name = "CA9x4",
  187. .map_io = ct_ca9x4_map_io,
  188. .init_early = ct_ca9x4_init_early,
  189. .init_irq = ct_ca9x4_init_irq,
  190. .init_tile = ct_ca9x4_init,
  191. #ifdef CONFIG_SMP
  192. .init_cpu_map = ct_ca9x4_init_cpu_map,
  193. .smp_enable = ct_ca9x4_smp_enable,
  194. #endif
  195. };