core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774
  1. /*
  2. * linux/arch/arm/mach-versatile/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/amba/clcd.h>
  29. #include <linux/amba/pl061.h>
  30. #include <linux/amba/mmci.h>
  31. #include <linux/amba/pl022.h>
  32. #include <linux/io.h>
  33. #include <linux/gfp.h>
  34. #include <linux/clkdev.h>
  35. #include <asm/system.h>
  36. #include <asm/irq.h>
  37. #include <asm/leds.h>
  38. #include <asm/hardware/arm_timer.h>
  39. #include <asm/hardware/icst.h>
  40. #include <asm/hardware/vic.h>
  41. #include <asm/mach-types.h>
  42. #include <asm/mach/arch.h>
  43. #include <asm/mach/flash.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/mach/map.h>
  47. #include <mach/hardware.h>
  48. #include <mach/platform.h>
  49. #include <asm/hardware/timer-sp.h>
  50. #include <plat/clcd.h>
  51. #include <plat/fpga-irq.h>
  52. #include <plat/sched_clock.h>
  53. #include "core.h"
  54. /*
  55. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  56. * is the (PA >> 12).
  57. *
  58. * Setup a VA for the Versatile Vectored Interrupt Controller.
  59. */
  60. #define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE)
  61. #define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE)
  62. static struct fpga_irq_data sic_irq = {
  63. .base = VA_SIC_BASE,
  64. .irq_start = IRQ_SIC_START,
  65. .chip.name = "SIC",
  66. };
  67. #if 1
  68. #define IRQ_MMCI0A IRQ_VICSOURCE22
  69. #define IRQ_AACI IRQ_VICSOURCE24
  70. #define IRQ_ETH IRQ_VICSOURCE25
  71. #define PIC_MASK 0xFFD00000
  72. #else
  73. #define IRQ_MMCI0A IRQ_SIC_MMCI0A
  74. #define IRQ_AACI IRQ_SIC_AACI
  75. #define IRQ_ETH IRQ_SIC_ETH
  76. #define PIC_MASK 0
  77. #endif
  78. void __init versatile_init_irq(void)
  79. {
  80. vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0, 0);
  81. writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
  82. fpga_irq_init(IRQ_VICSOURCE31, ~PIC_MASK, &sic_irq);
  83. /*
  84. * Interrupts on secondary controller from 0 to 8 are routed to
  85. * source 31 on PIC.
  86. * Interrupts from 21 to 31 are routed directly to the VIC on
  87. * the corresponding number on primary controller. This is controlled
  88. * by setting PIC_ENABLEx.
  89. */
  90. writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE);
  91. }
  92. static struct map_desc versatile_io_desc[] __initdata = {
  93. {
  94. .virtual = IO_ADDRESS(VERSATILE_SYS_BASE),
  95. .pfn = __phys_to_pfn(VERSATILE_SYS_BASE),
  96. .length = SZ_4K,
  97. .type = MT_DEVICE
  98. }, {
  99. .virtual = IO_ADDRESS(VERSATILE_SIC_BASE),
  100. .pfn = __phys_to_pfn(VERSATILE_SIC_BASE),
  101. .length = SZ_4K,
  102. .type = MT_DEVICE
  103. }, {
  104. .virtual = IO_ADDRESS(VERSATILE_VIC_BASE),
  105. .pfn = __phys_to_pfn(VERSATILE_VIC_BASE),
  106. .length = SZ_4K,
  107. .type = MT_DEVICE
  108. }, {
  109. .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE),
  110. .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE),
  111. .length = SZ_4K * 9,
  112. .type = MT_DEVICE
  113. },
  114. #ifdef CONFIG_MACH_VERSATILE_AB
  115. {
  116. .virtual = IO_ADDRESS(VERSATILE_GPIO0_BASE),
  117. .pfn = __phys_to_pfn(VERSATILE_GPIO0_BASE),
  118. .length = SZ_4K,
  119. .type = MT_DEVICE
  120. }, {
  121. .virtual = IO_ADDRESS(VERSATILE_IB2_BASE),
  122. .pfn = __phys_to_pfn(VERSATILE_IB2_BASE),
  123. .length = SZ_64M,
  124. .type = MT_DEVICE
  125. },
  126. #endif
  127. #ifdef CONFIG_DEBUG_LL
  128. {
  129. .virtual = IO_ADDRESS(VERSATILE_UART0_BASE),
  130. .pfn = __phys_to_pfn(VERSATILE_UART0_BASE),
  131. .length = SZ_4K,
  132. .type = MT_DEVICE
  133. },
  134. #endif
  135. #ifdef CONFIG_PCI
  136. {
  137. .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE),
  138. .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE),
  139. .length = SZ_4K,
  140. .type = MT_DEVICE
  141. }, {
  142. .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE,
  143. .pfn = __phys_to_pfn(VERSATILE_PCI_BASE),
  144. .length = VERSATILE_PCI_BASE_SIZE,
  145. .type = MT_DEVICE
  146. }, {
  147. .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE,
  148. .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE),
  149. .length = VERSATILE_PCI_CFG_BASE_SIZE,
  150. .type = MT_DEVICE
  151. },
  152. #if 0
  153. {
  154. .virtual = VERSATILE_PCI_VIRT_MEM_BASE0,
  155. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0),
  156. .length = SZ_16M,
  157. .type = MT_DEVICE
  158. }, {
  159. .virtual = VERSATILE_PCI_VIRT_MEM_BASE1,
  160. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1),
  161. .length = SZ_16M,
  162. .type = MT_DEVICE
  163. }, {
  164. .virtual = VERSATILE_PCI_VIRT_MEM_BASE2,
  165. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2),
  166. .length = SZ_16M,
  167. .type = MT_DEVICE
  168. },
  169. #endif
  170. #endif
  171. };
  172. void __init versatile_map_io(void)
  173. {
  174. iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc));
  175. }
  176. #define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET)
  177. static int versatile_flash_init(void)
  178. {
  179. u32 val;
  180. val = __raw_readl(VERSATILE_FLASHCTRL);
  181. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  182. __raw_writel(val, VERSATILE_FLASHCTRL);
  183. return 0;
  184. }
  185. static void versatile_flash_exit(void)
  186. {
  187. u32 val;
  188. val = __raw_readl(VERSATILE_FLASHCTRL);
  189. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  190. __raw_writel(val, VERSATILE_FLASHCTRL);
  191. }
  192. static void versatile_flash_set_vpp(int on)
  193. {
  194. u32 val;
  195. val = __raw_readl(VERSATILE_FLASHCTRL);
  196. if (on)
  197. val |= VERSATILE_FLASHPROG_FLVPPEN;
  198. else
  199. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  200. __raw_writel(val, VERSATILE_FLASHCTRL);
  201. }
  202. static struct flash_platform_data versatile_flash_data = {
  203. .map_name = "cfi_probe",
  204. .width = 4,
  205. .init = versatile_flash_init,
  206. .exit = versatile_flash_exit,
  207. .set_vpp = versatile_flash_set_vpp,
  208. };
  209. static struct resource versatile_flash_resource = {
  210. .start = VERSATILE_FLASH_BASE,
  211. .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1,
  212. .flags = IORESOURCE_MEM,
  213. };
  214. static struct platform_device versatile_flash_device = {
  215. .name = "armflash",
  216. .id = 0,
  217. .dev = {
  218. .platform_data = &versatile_flash_data,
  219. },
  220. .num_resources = 1,
  221. .resource = &versatile_flash_resource,
  222. };
  223. static struct resource smc91x_resources[] = {
  224. [0] = {
  225. .start = VERSATILE_ETH_BASE,
  226. .end = VERSATILE_ETH_BASE + SZ_64K - 1,
  227. .flags = IORESOURCE_MEM,
  228. },
  229. [1] = {
  230. .start = IRQ_ETH,
  231. .end = IRQ_ETH,
  232. .flags = IORESOURCE_IRQ,
  233. },
  234. };
  235. static struct platform_device smc91x_device = {
  236. .name = "smc91x",
  237. .id = 0,
  238. .num_resources = ARRAY_SIZE(smc91x_resources),
  239. .resource = smc91x_resources,
  240. };
  241. static struct resource versatile_i2c_resource = {
  242. .start = VERSATILE_I2C_BASE,
  243. .end = VERSATILE_I2C_BASE + SZ_4K - 1,
  244. .flags = IORESOURCE_MEM,
  245. };
  246. static struct platform_device versatile_i2c_device = {
  247. .name = "versatile-i2c",
  248. .id = 0,
  249. .num_resources = 1,
  250. .resource = &versatile_i2c_resource,
  251. };
  252. static struct i2c_board_info versatile_i2c_board_info[] = {
  253. {
  254. I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
  255. },
  256. };
  257. static int __init versatile_i2c_init(void)
  258. {
  259. return i2c_register_board_info(0, versatile_i2c_board_info,
  260. ARRAY_SIZE(versatile_i2c_board_info));
  261. }
  262. arch_initcall(versatile_i2c_init);
  263. #define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET)
  264. unsigned int mmc_status(struct device *dev)
  265. {
  266. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  267. u32 mask;
  268. if (adev->res.start == VERSATILE_MMCI0_BASE)
  269. mask = 1;
  270. else
  271. mask = 2;
  272. return readl(VERSATILE_SYSMCI) & mask;
  273. }
  274. static struct mmci_platform_data mmc0_plat_data = {
  275. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  276. .status = mmc_status,
  277. .gpio_wp = -1,
  278. .gpio_cd = -1,
  279. };
  280. static struct resource chalcd_resources[] = {
  281. {
  282. .start = VERSATILE_CHAR_LCD_BASE,
  283. .end = (VERSATILE_CHAR_LCD_BASE + SZ_4K - 1),
  284. .flags = IORESOURCE_MEM,
  285. },
  286. };
  287. static struct platform_device char_lcd_device = {
  288. .name = "arm-charlcd",
  289. .id = -1,
  290. .num_resources = ARRAY_SIZE(char_lcd_resources),
  291. .resource = char_lcd_resources,
  292. };
  293. /*
  294. * Clock handling
  295. */
  296. static const struct icst_params versatile_oscvco_params = {
  297. .ref = 24000000,
  298. .vco_max = ICST307_VCO_MAX,
  299. .vco_min = ICST307_VCO_MIN,
  300. .vd_min = 4 + 8,
  301. .vd_max = 511 + 8,
  302. .rd_min = 1 + 2,
  303. .rd_max = 127 + 2,
  304. .s2div = icst307_s2div,
  305. .idx2s = icst307_idx2s,
  306. };
  307. static void versatile_oscvco_set(struct clk *clk, struct icst_vco vco)
  308. {
  309. void __iomem *sys_lock = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LOCK_OFFSET;
  310. u32 val;
  311. val = readl(clk->vcoreg) & ~0x7ffff;
  312. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  313. writel(0xa05f, sys_lock);
  314. writel(val, clk->vcoreg);
  315. writel(0, sys_lock);
  316. }
  317. static const struct clk_ops osc4_clk_ops = {
  318. .round = icst_clk_round,
  319. .set = icst_clk_set,
  320. .setvco = versatile_oscvco_set,
  321. };
  322. static struct clk osc4_clk = {
  323. .ops = &osc4_clk_ops,
  324. .params = &versatile_oscvco_params,
  325. };
  326. /*
  327. * These are fixed clocks.
  328. */
  329. static struct clk ref24_clk = {
  330. .rate = 24000000,
  331. };
  332. static struct clk dummy_apb_pclk;
  333. static struct clk_lookup lookups[] = {
  334. { /* AMBA bus clock */
  335. .con_id = "apb_pclk",
  336. .clk = &dummy_apb_pclk,
  337. }, { /* UART0 */
  338. .dev_id = "dev:f1",
  339. .clk = &ref24_clk,
  340. }, { /* UART1 */
  341. .dev_id = "dev:f2",
  342. .clk = &ref24_clk,
  343. }, { /* UART2 */
  344. .dev_id = "dev:f3",
  345. .clk = &ref24_clk,
  346. }, { /* UART3 */
  347. .dev_id = "fpga:09",
  348. .clk = &ref24_clk,
  349. }, { /* KMI0 */
  350. .dev_id = "fpga:06",
  351. .clk = &ref24_clk,
  352. }, { /* KMI1 */
  353. .dev_id = "fpga:07",
  354. .clk = &ref24_clk,
  355. }, { /* MMC0 */
  356. .dev_id = "fpga:05",
  357. .clk = &ref24_clk,
  358. }, { /* MMC1 */
  359. .dev_id = "fpga:0b",
  360. .clk = &ref24_clk,
  361. }, { /* SSP */
  362. .dev_id = "dev:f4",
  363. .clk = &ref24_clk,
  364. }, { /* CLCD */
  365. .dev_id = "dev:20",
  366. .clk = &osc4_clk,
  367. }
  368. };
  369. /*
  370. * CLCD support.
  371. */
  372. #define SYS_CLCD_MODE_MASK (3 << 0)
  373. #define SYS_CLCD_MODE_888 (0 << 0)
  374. #define SYS_CLCD_MODE_5551 (1 << 0)
  375. #define SYS_CLCD_MODE_565_RLSB (2 << 0)
  376. #define SYS_CLCD_MODE_565_BLSB (3 << 0)
  377. #define SYS_CLCD_NLCDIOON (1 << 2)
  378. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  379. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  380. #define SYS_CLCD_ID_MASK (0x1f << 8)
  381. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  382. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  383. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  384. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  385. #define SYS_CLCD_ID_VGA (0x1f << 8)
  386. static bool is_sanyo_2_5_lcd;
  387. /*
  388. * Disable all display connectors on the interface module.
  389. */
  390. static void versatile_clcd_disable(struct clcd_fb *fb)
  391. {
  392. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  393. u32 val;
  394. val = readl(sys_clcd);
  395. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  396. writel(val, sys_clcd);
  397. #ifdef CONFIG_MACH_VERSATILE_AB
  398. /*
  399. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off
  400. */
  401. if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
  402. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  403. unsigned long ctrl;
  404. ctrl = readl(versatile_ib2_ctrl);
  405. ctrl &= ~0x01;
  406. writel(ctrl, versatile_ib2_ctrl);
  407. }
  408. #endif
  409. }
  410. /*
  411. * Enable the relevant connector on the interface module.
  412. */
  413. static void versatile_clcd_enable(struct clcd_fb *fb)
  414. {
  415. struct fb_var_screeninfo *var = &fb->fb.var;
  416. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  417. u32 val;
  418. val = readl(sys_clcd);
  419. val &= ~SYS_CLCD_MODE_MASK;
  420. switch (var->green.length) {
  421. case 5:
  422. val |= SYS_CLCD_MODE_5551;
  423. break;
  424. case 6:
  425. if (var->red.offset == 0)
  426. val |= SYS_CLCD_MODE_565_RLSB;
  427. else
  428. val |= SYS_CLCD_MODE_565_BLSB;
  429. break;
  430. case 8:
  431. val |= SYS_CLCD_MODE_888;
  432. break;
  433. }
  434. /*
  435. * Set the MUX
  436. */
  437. writel(val, sys_clcd);
  438. /*
  439. * And now enable the PSUs
  440. */
  441. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  442. writel(val, sys_clcd);
  443. #ifdef CONFIG_MACH_VERSATILE_AB
  444. /*
  445. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on
  446. */
  447. if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
  448. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  449. unsigned long ctrl;
  450. ctrl = readl(versatile_ib2_ctrl);
  451. ctrl |= 0x01;
  452. writel(ctrl, versatile_ib2_ctrl);
  453. }
  454. #endif
  455. }
  456. /*
  457. * Detect which LCD panel is connected, and return the appropriate
  458. * clcd_panel structure. Note: we do not have any information on
  459. * the required timings for the 8.4in panel, so we presently assume
  460. * VGA timings.
  461. */
  462. static int versatile_clcd_setup(struct clcd_fb *fb)
  463. {
  464. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  465. const char *panel_name;
  466. u32 val;
  467. is_sanyo_2_5_lcd = false;
  468. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  469. if (val == SYS_CLCD_ID_SANYO_3_8)
  470. panel_name = "Sanyo TM38QV67A02A";
  471. else if (val == SYS_CLCD_ID_SANYO_2_5) {
  472. panel_name = "Sanyo QVGA Portrait";
  473. is_sanyo_2_5_lcd = true;
  474. } else if (val == SYS_CLCD_ID_EPSON_2_2)
  475. panel_name = "Epson L2F50113T00";
  476. else if (val == SYS_CLCD_ID_VGA)
  477. panel_name = "VGA";
  478. else {
  479. printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
  480. val);
  481. panel_name = "VGA";
  482. }
  483. fb->panel = versatile_clcd_get_panel(panel_name);
  484. if (!fb->panel)
  485. return -EINVAL;
  486. return versatile_clcd_setup_dma(fb, SZ_1M);
  487. }
  488. static void versatile_clcd_decode(struct clcd_fb *fb, struct clcd_regs *regs)
  489. {
  490. clcdfb_decode(fb, regs);
  491. /* Always clear BGR for RGB565: we do the routing externally */
  492. if (fb->fb.var.green.length == 6)
  493. regs->cntl &= ~CNTL_BGR;
  494. }
  495. static struct clcd_board clcd_plat_data = {
  496. .name = "Versatile",
  497. .caps = CLCD_CAP_5551 | CLCD_CAP_565 | CLCD_CAP_888,
  498. .check = clcdfb_check,
  499. .decode = versatile_clcd_decode,
  500. .disable = versatile_clcd_disable,
  501. .enable = versatile_clcd_enable,
  502. .setup = versatile_clcd_setup,
  503. .mmap = versatile_clcd_mmap_dma,
  504. .remove = versatile_clcd_remove_dma,
  505. };
  506. static struct pl061_platform_data gpio0_plat_data = {
  507. .gpio_base = 0,
  508. .irq_base = IRQ_GPIO0_START,
  509. };
  510. static struct pl061_platform_data gpio1_plat_data = {
  511. .gpio_base = 8,
  512. .irq_base = IRQ_GPIO1_START,
  513. };
  514. static struct pl022_ssp_controller ssp0_plat_data = {
  515. .bus_id = 0,
  516. .enable_dma = 0,
  517. .num_chipselect = 1,
  518. };
  519. #define AACI_IRQ { IRQ_AACI, NO_IRQ }
  520. #define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B }
  521. #define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ }
  522. #define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ }
  523. /*
  524. * These devices are connected directly to the multi-layer AHB switch
  525. */
  526. #define SMC_IRQ { NO_IRQ, NO_IRQ }
  527. #define MPMC_IRQ { NO_IRQ, NO_IRQ }
  528. #define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ }
  529. #define DMAC_IRQ { IRQ_DMAINT, NO_IRQ }
  530. /*
  531. * These devices are connected via the core APB bridge
  532. */
  533. #define SCTL_IRQ { NO_IRQ, NO_IRQ }
  534. #define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ }
  535. #define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ }
  536. #define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ }
  537. #define RTC_IRQ { IRQ_RTCINT, NO_IRQ }
  538. /*
  539. * These devices are connected via the DMA APB bridge
  540. */
  541. #define SCI_IRQ { IRQ_SCIINT, NO_IRQ }
  542. #define UART0_IRQ { IRQ_UARTINT0, NO_IRQ }
  543. #define UART1_IRQ { IRQ_UARTINT1, NO_IRQ }
  544. #define UART2_IRQ { IRQ_UARTINT2, NO_IRQ }
  545. #define SSP_IRQ { IRQ_SSPINT, NO_IRQ }
  546. /* FPGA Primecells */
  547. AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
  548. AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data);
  549. AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
  550. AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
  551. /* DevChip Primecells */
  552. AMBA_DEVICE(smc, "dev:00", SMC, NULL);
  553. AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL);
  554. AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
  555. AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
  556. AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
  557. AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
  558. AMBA_DEVICE(gpio0, "dev:e4", GPIO0, &gpio0_plat_data);
  559. AMBA_DEVICE(gpio1, "dev:e5", GPIO1, &gpio1_plat_data);
  560. AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
  561. AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
  562. AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
  563. AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
  564. AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
  565. AMBA_DEVICE(ssp0, "dev:f4", SSP, &ssp0_plat_data);
  566. static struct amba_device *amba_devs[] __initdata = {
  567. &dmac_device,
  568. &uart0_device,
  569. &uart1_device,
  570. &uart2_device,
  571. &smc_device,
  572. &mpmc_device,
  573. &clcd_device,
  574. &sctl_device,
  575. &wdog_device,
  576. &gpio0_device,
  577. &gpio1_device,
  578. &rtc_device,
  579. &sci0_device,
  580. &ssp0_device,
  581. &aaci_device,
  582. &mmc0_device,
  583. &kmi0_device,
  584. &kmi1_device,
  585. };
  586. #ifdef CONFIG_LEDS
  587. #define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET)
  588. static void versatile_leds_event(led_event_t ledevt)
  589. {
  590. unsigned long flags;
  591. u32 val;
  592. local_irq_save(flags);
  593. val = readl(VA_LEDS_BASE);
  594. switch (ledevt) {
  595. case led_idle_start:
  596. val = val & ~VERSATILE_SYS_LED0;
  597. break;
  598. case led_idle_end:
  599. val = val | VERSATILE_SYS_LED0;
  600. break;
  601. case led_timer:
  602. val = val ^ VERSATILE_SYS_LED1;
  603. break;
  604. case led_halted:
  605. val = 0;
  606. break;
  607. default:
  608. break;
  609. }
  610. writel(val, VA_LEDS_BASE);
  611. local_irq_restore(flags);
  612. }
  613. #endif /* CONFIG_LEDS */
  614. /* Early initializations */
  615. void __init versatile_init_early(void)
  616. {
  617. void __iomem *sys = __io_address(VERSATILE_SYS_BASE);
  618. osc4_clk.vcoreg = sys + VERSATILE_SYS_OSCCLCD_OFFSET;
  619. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  620. versatile_sched_clock_init(sys + VERSATILE_SYS_24MHz_OFFSET, 24000000);
  621. }
  622. void __init versatile_init(void)
  623. {
  624. int i;
  625. platform_device_register(&versatile_flash_device);
  626. platform_device_register(&versatile_i2c_device);
  627. platform_device_register(&smc91x_device);
  628. platform_device_register(&char_lcd_device);
  629. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  630. struct amba_device *d = amba_devs[i];
  631. amba_device_register(d, &iomem_resource);
  632. }
  633. #ifdef CONFIG_LEDS
  634. leds_event = versatile_leds_event;
  635. #endif
  636. }
  637. /*
  638. * Where is the timer (VA)?
  639. */
  640. #define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE)
  641. #define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20)
  642. #define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE)
  643. #define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20)
  644. /*
  645. * Set up timer interrupt, and return the current time in seconds.
  646. */
  647. static void __init versatile_timer_init(void)
  648. {
  649. u32 val;
  650. /*
  651. * set clock frequency:
  652. * VERSATILE_REFCLK is 32KHz
  653. * VERSATILE_TIMCLK is 1MHz
  654. */
  655. val = readl(__io_address(VERSATILE_SCTL_BASE));
  656. writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) |
  657. (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) |
  658. (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) |
  659. (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val,
  660. __io_address(VERSATILE_SCTL_BASE));
  661. /*
  662. * Initialise to a known state (all timers off)
  663. */
  664. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  665. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  666. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  667. writel(0, TIMER3_VA_BASE + TIMER_CTRL);
  668. sp804_clocksource_init(TIMER3_VA_BASE);
  669. sp804_clockevents_init(TIMER0_VA_BASE, IRQ_TIMERINT0_1);
  670. }
  671. struct sys_timer versatile_timer = {
  672. .init = versatile_timer_init,
  673. };