platsmp.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/smp_scu.h>
  21. #include <mach/hardware.h>
  22. #include <mach/setup.h>
  23. /*
  24. * control for which core is the next to come out of the secondary
  25. * boot "holding pen"
  26. */
  27. volatile int pen_release = -1;
  28. /*
  29. * Write pen_release in a way that is guaranteed to be visible to all
  30. * observers, irrespective of whether they're taking part in coherency
  31. * or not. This is necessary for the hotplug code to work reliably.
  32. */
  33. static void write_pen_release(int val)
  34. {
  35. pen_release = val;
  36. smp_wmb();
  37. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  38. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  39. }
  40. static void __iomem *scu_base_addr(void)
  41. {
  42. if (cpu_is_u5500())
  43. return __io_address(U5500_SCU_BASE);
  44. else if (cpu_is_u8500())
  45. return __io_address(U8500_SCU_BASE);
  46. else
  47. ux500_unknown_soc();
  48. return NULL;
  49. }
  50. static DEFINE_SPINLOCK(boot_lock);
  51. void __cpuinit platform_secondary_init(unsigned int cpu)
  52. {
  53. /*
  54. * if any interrupts are already enabled for the primary
  55. * core (e.g. timer irq), then they will not have been enabled
  56. * for us: do so
  57. */
  58. gic_secondary_init(0);
  59. /*
  60. * let the primary processor know we're out of the
  61. * pen, then head off into the C entry point
  62. */
  63. write_pen_release(-1);
  64. /*
  65. * Synchronise with the boot thread.
  66. */
  67. spin_lock(&boot_lock);
  68. spin_unlock(&boot_lock);
  69. }
  70. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  71. {
  72. unsigned long timeout;
  73. /*
  74. * set synchronisation state between this boot processor
  75. * and the secondary one
  76. */
  77. spin_lock(&boot_lock);
  78. /*
  79. * The secondary processor is waiting to be released from
  80. * the holding pen - release it, then wait for it to flag
  81. * that it has been released by resetting pen_release.
  82. */
  83. write_pen_release(cpu);
  84. smp_cross_call(cpumask_of(cpu), 1);
  85. timeout = jiffies + (1 * HZ);
  86. while (time_before(jiffies, timeout)) {
  87. if (pen_release == -1)
  88. break;
  89. }
  90. /*
  91. * now the secondary core is starting up let it run its
  92. * calibrations, then wait for it to finish
  93. */
  94. spin_unlock(&boot_lock);
  95. return pen_release != -1 ? -ENOSYS : 0;
  96. }
  97. static void __init wakeup_secondary(void)
  98. {
  99. void __iomem *backupram;
  100. if (cpu_is_u5500())
  101. backupram = __io_address(U5500_BACKUPRAM0_BASE);
  102. else if (cpu_is_u8500())
  103. backupram = __io_address(U8500_BACKUPRAM0_BASE);
  104. else
  105. ux500_unknown_soc();
  106. /*
  107. * write the address of secondary startup into the backup ram register
  108. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  109. * backup ram register at offset 0x1FF0, which is what boot rom code
  110. * is waiting for. This would wake up the secondary core from WFE
  111. */
  112. #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
  113. __raw_writel(virt_to_phys(u8500_secondary_startup),
  114. backupram + UX500_CPU1_JUMPADDR_OFFSET);
  115. #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  116. __raw_writel(0xA1FEED01,
  117. backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
  118. /* make sure write buffer is drained */
  119. mb();
  120. }
  121. /*
  122. * Initialise the CPU possible map early - this describes the CPUs
  123. * which may be present or become present in the system.
  124. */
  125. void __init smp_init_cpus(void)
  126. {
  127. void __iomem *scu_base = scu_base_addr();
  128. unsigned int i, ncores;
  129. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  130. /* sanity check */
  131. if (ncores > NR_CPUS) {
  132. printk(KERN_WARNING
  133. "U8500: no. of cores (%d) greater than configured "
  134. "maximum of %d - clipping\n",
  135. ncores, NR_CPUS);
  136. ncores = NR_CPUS;
  137. }
  138. for (i = 0; i < ncores; i++)
  139. set_cpu_possible(i, true);
  140. }
  141. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  142. {
  143. int i;
  144. /*
  145. * Initialise the present map, which describes the set of CPUs
  146. * actually populated at the present time.
  147. */
  148. for (i = 0; i < max_cpus; i++)
  149. set_cpu_present(i, true);
  150. scu_enable(scu_base_addr());
  151. wakeup_secondary();
  152. }