cpu-db8500.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Copyright (C) 2008-2009 ST-Ericsson
  3. *
  4. * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/amba/bus.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/gpio.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/io.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/pmu.h>
  22. #include <mach/hardware.h>
  23. #include <mach/setup.h>
  24. #include <mach/devices.h>
  25. #include <mach/usb.h>
  26. #include "devices-db8500.h"
  27. #include "ste-dma40-db8500.h"
  28. /* minimum static i/o mapping required to boot U8500 platforms */
  29. static struct map_desc u8500_uart_io_desc[] __initdata = {
  30. __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
  31. __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
  32. };
  33. static struct map_desc u8500_io_desc[] __initdata = {
  34. __IO_DEV_DESC(U8500_GIC_CPU_BASE, SZ_4K),
  35. __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
  36. __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
  37. __IO_DEV_DESC(U8500_TWD_BASE, SZ_4K),
  38. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  39. __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
  40. __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
  41. __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
  42. __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
  43. __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
  44. __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
  45. __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
  46. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
  47. __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
  48. __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
  49. __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
  50. __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
  51. };
  52. static struct map_desc u8500_ed_io_desc[] __initdata = {
  53. __IO_DEV_DESC(U8500_MTU0_BASE_ED, SZ_4K),
  54. __IO_DEV_DESC(U8500_CLKRST7_BASE_ED, SZ_8K),
  55. };
  56. static struct map_desc u8500_v1_io_desc[] __initdata = {
  57. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  58. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE_V1, SZ_4K),
  59. };
  60. static struct map_desc u8500_v2_io_desc[] __initdata = {
  61. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
  62. };
  63. void __init u8500_map_io(void)
  64. {
  65. /*
  66. * Map the UARTs early so that the DEBUG_LL stuff continues to work.
  67. */
  68. iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
  69. ux500_map_io();
  70. iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
  71. if (cpu_is_u8500ed())
  72. iotable_init(u8500_ed_io_desc, ARRAY_SIZE(u8500_ed_io_desc));
  73. else if (cpu_is_u8500v1())
  74. iotable_init(u8500_v1_io_desc, ARRAY_SIZE(u8500_v1_io_desc));
  75. else if (cpu_is_u8500v2())
  76. iotable_init(u8500_v2_io_desc, ARRAY_SIZE(u8500_v2_io_desc));
  77. }
  78. static struct resource db8500_pmu_resources[] = {
  79. [0] = {
  80. .start = IRQ_DB8500_PMU,
  81. .end = IRQ_DB8500_PMU,
  82. .flags = IORESOURCE_IRQ,
  83. },
  84. };
  85. /*
  86. * The PMU IRQ lines of two cores are wired together into a single interrupt.
  87. * Bounce the interrupt to the other core if it's not ours.
  88. */
  89. static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
  90. {
  91. irqreturn_t ret = handler(irq, dev);
  92. int other = !smp_processor_id();
  93. if (ret == IRQ_NONE && cpu_online(other))
  94. irq_set_affinity(irq, cpumask_of(other));
  95. /*
  96. * We should be able to get away with the amount of IRQ_NONEs we give,
  97. * while still having the spurious IRQ detection code kick in if the
  98. * interrupt really starts hitting spuriously.
  99. */
  100. return ret;
  101. }
  102. static struct arm_pmu_platdata db8500_pmu_platdata = {
  103. .handle_irq = db8500_pmu_handler,
  104. };
  105. static struct platform_device db8500_pmu_device = {
  106. .name = "arm-pmu",
  107. .id = ARM_PMU_DEVICE_CPU,
  108. .num_resources = ARRAY_SIZE(db8500_pmu_resources),
  109. .resource = db8500_pmu_resources,
  110. .dev.platform_data = &db8500_pmu_platdata,
  111. };
  112. static struct platform_device *platform_devs[] __initdata = {
  113. &u8500_dma40_device,
  114. &db8500_pmu_device,
  115. };
  116. static resource_size_t __initdata db8500_gpio_base[] = {
  117. U8500_GPIOBANK0_BASE,
  118. U8500_GPIOBANK1_BASE,
  119. U8500_GPIOBANK2_BASE,
  120. U8500_GPIOBANK3_BASE,
  121. U8500_GPIOBANK4_BASE,
  122. U8500_GPIOBANK5_BASE,
  123. U8500_GPIOBANK6_BASE,
  124. U8500_GPIOBANK7_BASE,
  125. U8500_GPIOBANK8_BASE,
  126. };
  127. static void __init db8500_add_gpios(void)
  128. {
  129. struct nmk_gpio_platform_data pdata = {
  130. /* No custom data yet */
  131. };
  132. dbx500_add_gpios(ARRAY_AND_SIZE(db8500_gpio_base),
  133. IRQ_DB8500_GPIO0, &pdata);
  134. }
  135. static int usb_db8500_rx_dma_cfg[] = {
  136. DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
  137. DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
  138. DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
  139. DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
  140. DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
  141. DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
  142. DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
  143. DB8500_DMA_DEV39_USB_OTG_IEP_8
  144. };
  145. static int usb_db8500_tx_dma_cfg[] = {
  146. DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
  147. DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
  148. DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
  149. DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
  150. DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
  151. DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
  152. DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
  153. DB8500_DMA_DEV39_USB_OTG_OEP_8
  154. };
  155. /*
  156. * This function is called from the board init
  157. */
  158. void __init u8500_init_devices(void)
  159. {
  160. if (cpu_is_u8500ed())
  161. dma40_u8500ed_fixup();
  162. db8500_add_rtc();
  163. db8500_add_gpios();
  164. db8500_add_usb(usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
  165. platform_device_register_simple("cpufreq-u8500", -1, NULL, 0);
  166. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  167. return ;
  168. }