entry-macro.S 1.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445
  1. /*
  2. * arch/arm/mach-spear3xx/include/mach/entry-macro.S
  3. *
  4. * Low-level IRQ helper macros for SPEAr3xx machine family
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Viresh Kumar<viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <asm/hardware/vic.h>
  14. #include <mach/hardware.h>
  15. .macro disable_fiq
  16. .endm
  17. .macro get_irqnr_preamble, base, tmp
  18. .endm
  19. .macro arch_ret_to_user, tmp1, tmp2
  20. .endm
  21. .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
  22. ldr \base, =VA_SPEAR3XX_ML1_VIC_BASE
  23. ldr \irqstat, [\base, #VIC_IRQ_STATUS] @ get status
  24. teq \irqstat, #0
  25. beq 1001f @ this will set/reset
  26. @ zero register
  27. /*
  28. * Following code will find bit position of least significang
  29. * bit set in irqstat, using following equation
  30. * least significant bit set in n = (n & ~(n-1))
  31. */
  32. sub \tmp, \irqstat, #1 @ tmp = irqstat - 1
  33. mvn \tmp, \tmp @ tmp = ~tmp
  34. and \irqstat, \irqstat, \tmp @ irqstat &= tmp
  35. /* Now, irqstat is = bit no. of 1st bit set in vic irq status */
  36. clz \tmp, \irqstat @ tmp = leading zeros
  37. rsb \irqnr, \tmp, #0x1F @ irqnr = 32 - tmp - 1
  38. 1001: /* EQ will be set if no irqs pending */
  39. .endm