dev-spi.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /* linux/arch/arm/mach-s5pc100/dev-spi.c
  2. *
  3. * Copyright (C) 2010 Samsung Electronics Co. Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/gpio.h>
  13. #include <mach/dma.h>
  14. #include <mach/map.h>
  15. #include <mach/spi-clocks.h>
  16. #include <plat/s3c64xx-spi.h>
  17. #include <plat/gpio-cfg.h>
  18. #include <plat/irqs.h>
  19. static char *spi_src_clks[] = {
  20. [S5PC100_SPI_SRCCLK_PCLK] = "pclk",
  21. [S5PC100_SPI_SRCCLK_48M] = "spi_48m",
  22. [S5PC100_SPI_SRCCLK_SPIBUS] = "spi_bus",
  23. };
  24. /* SPI Controller platform_devices */
  25. /* Since we emulate multi-cs capability, we do not touch the CS.
  26. * The emulated CS is toggled by board specific mechanism, as it can
  27. * be either some immediate GPIO or some signal out of some other
  28. * chip in between ... or some yet another way.
  29. * We simply do not assume anything about CS.
  30. */
  31. static int s5pc100_spi_cfg_gpio(struct platform_device *pdev)
  32. {
  33. switch (pdev->id) {
  34. case 0:
  35. s3c_gpio_cfgall_range(S5PC100_GPB(0), 3,
  36. S3C_GPIO_SFN(2), S3C_GPIO_PULL_UP);
  37. break;
  38. case 1:
  39. s3c_gpio_cfgall_range(S5PC100_GPB(4), 3,
  40. S3C_GPIO_SFN(2), S3C_GPIO_PULL_UP);
  41. break;
  42. case 2:
  43. s3c_gpio_cfgpin(S5PC100_GPG3(0), S3C_GPIO_SFN(3));
  44. s3c_gpio_setpull(S5PC100_GPG3(0), S3C_GPIO_PULL_UP);
  45. s3c_gpio_cfgall_range(S5PC100_GPB(2), 2,
  46. S3C_GPIO_SFN(3), S3C_GPIO_PULL_UP);
  47. break;
  48. default:
  49. dev_err(&pdev->dev, "Invalid SPI Controller number!");
  50. return -EINVAL;
  51. }
  52. return 0;
  53. }
  54. static struct resource s5pc100_spi0_resource[] = {
  55. [0] = {
  56. .start = S5PC100_PA_SPI0,
  57. .end = S5PC100_PA_SPI0 + 0x100 - 1,
  58. .flags = IORESOURCE_MEM,
  59. },
  60. [1] = {
  61. .start = DMACH_SPI0_TX,
  62. .end = DMACH_SPI0_TX,
  63. .flags = IORESOURCE_DMA,
  64. },
  65. [2] = {
  66. .start = DMACH_SPI0_RX,
  67. .end = DMACH_SPI0_RX,
  68. .flags = IORESOURCE_DMA,
  69. },
  70. [3] = {
  71. .start = IRQ_SPI0,
  72. .end = IRQ_SPI0,
  73. .flags = IORESOURCE_IRQ,
  74. },
  75. };
  76. static struct s3c64xx_spi_info s5pc100_spi0_pdata = {
  77. .cfg_gpio = s5pc100_spi_cfg_gpio,
  78. .fifo_lvl_mask = 0x7f,
  79. .rx_lvl_offset = 13,
  80. .high_speed = 1,
  81. };
  82. static u64 spi_dmamask = DMA_BIT_MASK(32);
  83. struct platform_device s5pc100_device_spi0 = {
  84. .name = "s3c64xx-spi",
  85. .id = 0,
  86. .num_resources = ARRAY_SIZE(s5pc100_spi0_resource),
  87. .resource = s5pc100_spi0_resource,
  88. .dev = {
  89. .dma_mask = &spi_dmamask,
  90. .coherent_dma_mask = DMA_BIT_MASK(32),
  91. .platform_data = &s5pc100_spi0_pdata,
  92. },
  93. };
  94. static struct resource s5pc100_spi1_resource[] = {
  95. [0] = {
  96. .start = S5PC100_PA_SPI1,
  97. .end = S5PC100_PA_SPI1 + 0x100 - 1,
  98. .flags = IORESOURCE_MEM,
  99. },
  100. [1] = {
  101. .start = DMACH_SPI1_TX,
  102. .end = DMACH_SPI1_TX,
  103. .flags = IORESOURCE_DMA,
  104. },
  105. [2] = {
  106. .start = DMACH_SPI1_RX,
  107. .end = DMACH_SPI1_RX,
  108. .flags = IORESOURCE_DMA,
  109. },
  110. [3] = {
  111. .start = IRQ_SPI1,
  112. .end = IRQ_SPI1,
  113. .flags = IORESOURCE_IRQ,
  114. },
  115. };
  116. static struct s3c64xx_spi_info s5pc100_spi1_pdata = {
  117. .cfg_gpio = s5pc100_spi_cfg_gpio,
  118. .fifo_lvl_mask = 0x7f,
  119. .rx_lvl_offset = 13,
  120. .high_speed = 1,
  121. };
  122. struct platform_device s5pc100_device_spi1 = {
  123. .name = "s3c64xx-spi",
  124. .id = 1,
  125. .num_resources = ARRAY_SIZE(s5pc100_spi1_resource),
  126. .resource = s5pc100_spi1_resource,
  127. .dev = {
  128. .dma_mask = &spi_dmamask,
  129. .coherent_dma_mask = DMA_BIT_MASK(32),
  130. .platform_data = &s5pc100_spi1_pdata,
  131. },
  132. };
  133. static struct resource s5pc100_spi2_resource[] = {
  134. [0] = {
  135. .start = S5PC100_PA_SPI2,
  136. .end = S5PC100_PA_SPI2 + 0x100 - 1,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. [1] = {
  140. .start = DMACH_SPI2_TX,
  141. .end = DMACH_SPI2_TX,
  142. .flags = IORESOURCE_DMA,
  143. },
  144. [2] = {
  145. .start = DMACH_SPI2_RX,
  146. .end = DMACH_SPI2_RX,
  147. .flags = IORESOURCE_DMA,
  148. },
  149. [3] = {
  150. .start = IRQ_SPI2,
  151. .end = IRQ_SPI2,
  152. .flags = IORESOURCE_IRQ,
  153. },
  154. };
  155. static struct s3c64xx_spi_info s5pc100_spi2_pdata = {
  156. .cfg_gpio = s5pc100_spi_cfg_gpio,
  157. .fifo_lvl_mask = 0x7f,
  158. .rx_lvl_offset = 13,
  159. .high_speed = 1,
  160. };
  161. struct platform_device s5pc100_device_spi2 = {
  162. .name = "s3c64xx-spi",
  163. .id = 2,
  164. .num_resources = ARRAY_SIZE(s5pc100_spi2_resource),
  165. .resource = s5pc100_spi2_resource,
  166. .dev = {
  167. .dma_mask = &spi_dmamask,
  168. .coherent_dma_mask = DMA_BIT_MASK(32),
  169. .platform_data = &s5pc100_spi2_pdata,
  170. },
  171. };
  172. void __init s5pc100_spi_set_info(int cntrlr, int src_clk_nr, int num_cs)
  173. {
  174. struct s3c64xx_spi_info *pd;
  175. /* Reject invalid configuration */
  176. if (!num_cs || src_clk_nr < 0
  177. || src_clk_nr > S5PC100_SPI_SRCCLK_SPIBUS) {
  178. printk(KERN_ERR "%s: Invalid SPI configuration\n", __func__);
  179. return;
  180. }
  181. switch (cntrlr) {
  182. case 0:
  183. pd = &s5pc100_spi0_pdata;
  184. break;
  185. case 1:
  186. pd = &s5pc100_spi1_pdata;
  187. break;
  188. case 2:
  189. pd = &s5pc100_spi2_pdata;
  190. break;
  191. default:
  192. printk(KERN_ERR "%s: Invalid SPI controller(%d)\n",
  193. __func__, cntrlr);
  194. return;
  195. }
  196. pd->num_cs = num_cs;
  197. pd->src_clk_nr = src_clk_nr;
  198. pd->src_clk_name = spi_src_clks[src_clk_nr];
  199. }